omap_hwmod_2430_data.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100
  1. /*
  2. * omap_hwmod_2430_data.c - hardware modules present on the OMAP2430 chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * XXX handle crossbar/shared link difference for L3?
  13. * XXX these should be marked initdata for multi-OMAP kernels
  14. */
  15. #include <plat/omap_hwmod.h>
  16. #include <mach/irqs.h>
  17. #include <plat/cpu.h>
  18. #include <plat/dma.h>
  19. #include <plat/serial.h>
  20. #include <plat/i2c.h>
  21. #include <plat/gpio.h>
  22. #include <plat/mcbsp.h>
  23. #include <plat/mcspi.h>
  24. #include <plat/dmtimer.h>
  25. #include <plat/mmc.h>
  26. #include <plat/l3_2xxx.h>
  27. #include "omap_hwmod_common_data.h"
  28. #include "prm-regbits-24xx.h"
  29. #include "cm-regbits-24xx.h"
  30. #include "wd_timer.h"
  31. /*
  32. * OMAP2430 hardware module integration data
  33. *
  34. * All of the data in this section should be autogeneratable from the
  35. * TI hardware database or other technical documentation. Data that
  36. * is driver-specific or driver-kernel integration-specific belongs
  37. * elsewhere.
  38. */
  39. /*
  40. * IP blocks
  41. */
  42. /* IVA2 (IVA2) */
  43. static struct omap_hwmod omap2430_iva_hwmod = {
  44. .name = "iva",
  45. .class = &iva_hwmod_class,
  46. };
  47. /* I2C common */
  48. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  49. .rev_offs = 0x00,
  50. .sysc_offs = 0x20,
  51. .syss_offs = 0x10,
  52. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  53. SYSS_HAS_RESET_STATUS),
  54. .sysc_fields = &omap_hwmod_sysc_type1,
  55. };
  56. static struct omap_hwmod_class i2c_class = {
  57. .name = "i2c",
  58. .sysc = &i2c_sysc,
  59. .rev = OMAP_I2C_IP_VERSION_1,
  60. .reset = &omap_i2c_reset,
  61. };
  62. static struct omap_i2c_dev_attr i2c_dev_attr = {
  63. .fifo_depth = 8, /* bytes */
  64. .flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
  65. OMAP_I2C_FLAG_BUS_SHIFT_2 |
  66. OMAP_I2C_FLAG_FORCE_19200_INT_CLK,
  67. };
  68. /* I2C1 */
  69. static struct omap_hwmod omap2430_i2c1_hwmod = {
  70. .name = "i2c1",
  71. .flags = HWMOD_16BIT_REG,
  72. .mpu_irqs = omap2_i2c1_mpu_irqs,
  73. .sdma_reqs = omap2_i2c1_sdma_reqs,
  74. .main_clk = "i2chs1_fck",
  75. .prcm = {
  76. .omap2 = {
  77. /*
  78. * NOTE: The CM_FCLKEN* and CM_ICLKEN* for
  79. * I2CHS IP's do not follow the usual pattern.
  80. * prcm_reg_id alone cannot be used to program
  81. * the iclk and fclk. Needs to be handled using
  82. * additional flags when clk handling is moved
  83. * to hwmod framework.
  84. */
  85. .module_offs = CORE_MOD,
  86. .prcm_reg_id = 1,
  87. .module_bit = OMAP2430_EN_I2CHS1_SHIFT,
  88. .idlest_reg_id = 1,
  89. .idlest_idle_bit = OMAP2430_ST_I2CHS1_SHIFT,
  90. },
  91. },
  92. .class = &i2c_class,
  93. .dev_attr = &i2c_dev_attr,
  94. };
  95. /* I2C2 */
  96. static struct omap_hwmod omap2430_i2c2_hwmod = {
  97. .name = "i2c2",
  98. .flags = HWMOD_16BIT_REG,
  99. .mpu_irqs = omap2_i2c2_mpu_irqs,
  100. .sdma_reqs = omap2_i2c2_sdma_reqs,
  101. .main_clk = "i2chs2_fck",
  102. .prcm = {
  103. .omap2 = {
  104. .module_offs = CORE_MOD,
  105. .prcm_reg_id = 1,
  106. .module_bit = OMAP2430_EN_I2CHS2_SHIFT,
  107. .idlest_reg_id = 1,
  108. .idlest_idle_bit = OMAP2430_ST_I2CHS2_SHIFT,
  109. },
  110. },
  111. .class = &i2c_class,
  112. .dev_attr = &i2c_dev_attr,
  113. };
  114. /* gpio5 */
  115. static struct omap_hwmod_irq_info omap243x_gpio5_irqs[] = {
  116. { .irq = 33 }, /* INT_24XX_GPIO_BANK5 */
  117. { .irq = -1 }
  118. };
  119. static struct omap_hwmod omap2430_gpio5_hwmod = {
  120. .name = "gpio5",
  121. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  122. .mpu_irqs = omap243x_gpio5_irqs,
  123. .main_clk = "gpio5_fck",
  124. .prcm = {
  125. .omap2 = {
  126. .prcm_reg_id = 2,
  127. .module_bit = OMAP2430_EN_GPIO5_SHIFT,
  128. .module_offs = CORE_MOD,
  129. .idlest_reg_id = 2,
  130. .idlest_idle_bit = OMAP2430_ST_GPIO5_SHIFT,
  131. },
  132. },
  133. .class = &omap2xxx_gpio_hwmod_class,
  134. .dev_attr = &omap2xxx_gpio_dev_attr,
  135. };
  136. /* dma attributes */
  137. static struct omap_dma_dev_attr dma_dev_attr = {
  138. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  139. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  140. .lch_count = 32,
  141. };
  142. static struct omap_hwmod omap2430_dma_system_hwmod = {
  143. .name = "dma",
  144. .class = &omap2xxx_dma_hwmod_class,
  145. .mpu_irqs = omap2_dma_system_irqs,
  146. .main_clk = "core_l3_ck",
  147. .dev_attr = &dma_dev_attr,
  148. .flags = HWMOD_NO_IDLEST,
  149. };
  150. /* mailbox */
  151. static struct omap_hwmod_irq_info omap2430_mailbox_irqs[] = {
  152. { .irq = 26 },
  153. { .irq = -1 }
  154. };
  155. static struct omap_hwmod omap2430_mailbox_hwmod = {
  156. .name = "mailbox",
  157. .class = &omap2xxx_mailbox_hwmod_class,
  158. .mpu_irqs = omap2430_mailbox_irqs,
  159. .main_clk = "mailboxes_ick",
  160. .prcm = {
  161. .omap2 = {
  162. .prcm_reg_id = 1,
  163. .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  164. .module_offs = CORE_MOD,
  165. .idlest_reg_id = 1,
  166. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  167. },
  168. },
  169. };
  170. /* mcspi3 */
  171. static struct omap_hwmod_irq_info omap2430_mcspi3_mpu_irqs[] = {
  172. { .irq = 91 },
  173. { .irq = -1 }
  174. };
  175. static struct omap_hwmod_dma_info omap2430_mcspi3_sdma_reqs[] = {
  176. { .name = "tx0", .dma_req = 15 }, /* DMA_SPI3_TX0 */
  177. { .name = "rx0", .dma_req = 16 }, /* DMA_SPI3_RX0 */
  178. { .name = "tx1", .dma_req = 23 }, /* DMA_SPI3_TX1 */
  179. { .name = "rx1", .dma_req = 24 }, /* DMA_SPI3_RX1 */
  180. { .dma_req = -1 }
  181. };
  182. static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
  183. .num_chipselect = 2,
  184. };
  185. static struct omap_hwmod omap2430_mcspi3_hwmod = {
  186. .name = "mcspi3",
  187. .mpu_irqs = omap2430_mcspi3_mpu_irqs,
  188. .sdma_reqs = omap2430_mcspi3_sdma_reqs,
  189. .main_clk = "mcspi3_fck",
  190. .prcm = {
  191. .omap2 = {
  192. .module_offs = CORE_MOD,
  193. .prcm_reg_id = 2,
  194. .module_bit = OMAP2430_EN_MCSPI3_SHIFT,
  195. .idlest_reg_id = 2,
  196. .idlest_idle_bit = OMAP2430_ST_MCSPI3_SHIFT,
  197. },
  198. },
  199. .class = &omap2xxx_mcspi_class,
  200. .dev_attr = &omap_mcspi3_dev_attr,
  201. };
  202. /* usbhsotg */
  203. static struct omap_hwmod_class_sysconfig omap2430_usbhsotg_sysc = {
  204. .rev_offs = 0x0400,
  205. .sysc_offs = 0x0404,
  206. .syss_offs = 0x0408,
  207. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
  208. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  209. SYSC_HAS_AUTOIDLE),
  210. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  211. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  212. .sysc_fields = &omap_hwmod_sysc_type1,
  213. };
  214. static struct omap_hwmod_class usbotg_class = {
  215. .name = "usbotg",
  216. .sysc = &omap2430_usbhsotg_sysc,
  217. };
  218. /* usb_otg_hs */
  219. static struct omap_hwmod_irq_info omap2430_usbhsotg_mpu_irqs[] = {
  220. { .name = "mc", .irq = 92 },
  221. { .name = "dma", .irq = 93 },
  222. { .irq = -1 }
  223. };
  224. static struct omap_hwmod omap2430_usbhsotg_hwmod = {
  225. .name = "usb_otg_hs",
  226. .mpu_irqs = omap2430_usbhsotg_mpu_irqs,
  227. .main_clk = "usbhs_ick",
  228. .prcm = {
  229. .omap2 = {
  230. .prcm_reg_id = 1,
  231. .module_bit = OMAP2430_EN_USBHS_MASK,
  232. .module_offs = CORE_MOD,
  233. .idlest_reg_id = 1,
  234. .idlest_idle_bit = OMAP2430_ST_USBHS_SHIFT,
  235. },
  236. },
  237. .class = &usbotg_class,
  238. /*
  239. * Erratum ID: i479 idle_req / idle_ack mechanism potentially
  240. * broken when autoidle is enabled
  241. * workaround is to disable the autoidle bit at module level.
  242. */
  243. .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
  244. | HWMOD_SWSUP_MSTANDBY,
  245. };
  246. /*
  247. * 'mcbsp' class
  248. * multi channel buffered serial port controller
  249. */
  250. static struct omap_hwmod_class_sysconfig omap2430_mcbsp_sysc = {
  251. .rev_offs = 0x007C,
  252. .sysc_offs = 0x008C,
  253. .sysc_flags = (SYSC_HAS_SOFTRESET),
  254. .sysc_fields = &omap_hwmod_sysc_type1,
  255. };
  256. static struct omap_hwmod_class omap2430_mcbsp_hwmod_class = {
  257. .name = "mcbsp",
  258. .sysc = &omap2430_mcbsp_sysc,
  259. .rev = MCBSP_CONFIG_TYPE2,
  260. };
  261. /* mcbsp1 */
  262. static struct omap_hwmod_irq_info omap2430_mcbsp1_irqs[] = {
  263. { .name = "tx", .irq = 59 },
  264. { .name = "rx", .irq = 60 },
  265. { .name = "ovr", .irq = 61 },
  266. { .name = "common", .irq = 64 },
  267. { .irq = -1 }
  268. };
  269. static struct omap_hwmod omap2430_mcbsp1_hwmod = {
  270. .name = "mcbsp1",
  271. .class = &omap2430_mcbsp_hwmod_class,
  272. .mpu_irqs = omap2430_mcbsp1_irqs,
  273. .sdma_reqs = omap2_mcbsp1_sdma_reqs,
  274. .main_clk = "mcbsp1_fck",
  275. .prcm = {
  276. .omap2 = {
  277. .prcm_reg_id = 1,
  278. .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  279. .module_offs = CORE_MOD,
  280. .idlest_reg_id = 1,
  281. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  282. },
  283. },
  284. };
  285. /* mcbsp2 */
  286. static struct omap_hwmod_irq_info omap2430_mcbsp2_irqs[] = {
  287. { .name = "tx", .irq = 62 },
  288. { .name = "rx", .irq = 63 },
  289. { .name = "common", .irq = 16 },
  290. { .irq = -1 }
  291. };
  292. static struct omap_hwmod omap2430_mcbsp2_hwmod = {
  293. .name = "mcbsp2",
  294. .class = &omap2430_mcbsp_hwmod_class,
  295. .mpu_irqs = omap2430_mcbsp2_irqs,
  296. .sdma_reqs = omap2_mcbsp2_sdma_reqs,
  297. .main_clk = "mcbsp2_fck",
  298. .prcm = {
  299. .omap2 = {
  300. .prcm_reg_id = 1,
  301. .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  302. .module_offs = CORE_MOD,
  303. .idlest_reg_id = 1,
  304. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  305. },
  306. },
  307. };
  308. /* mcbsp3 */
  309. static struct omap_hwmod_irq_info omap2430_mcbsp3_irqs[] = {
  310. { .name = "tx", .irq = 89 },
  311. { .name = "rx", .irq = 90 },
  312. { .name = "common", .irq = 17 },
  313. { .irq = -1 }
  314. };
  315. static struct omap_hwmod omap2430_mcbsp3_hwmod = {
  316. .name = "mcbsp3",
  317. .class = &omap2430_mcbsp_hwmod_class,
  318. .mpu_irqs = omap2430_mcbsp3_irqs,
  319. .sdma_reqs = omap2_mcbsp3_sdma_reqs,
  320. .main_clk = "mcbsp3_fck",
  321. .prcm = {
  322. .omap2 = {
  323. .prcm_reg_id = 1,
  324. .module_bit = OMAP2430_EN_MCBSP3_SHIFT,
  325. .module_offs = CORE_MOD,
  326. .idlest_reg_id = 2,
  327. .idlest_idle_bit = OMAP2430_ST_MCBSP3_SHIFT,
  328. },
  329. },
  330. };
  331. /* mcbsp4 */
  332. static struct omap_hwmod_irq_info omap2430_mcbsp4_irqs[] = {
  333. { .name = "tx", .irq = 54 },
  334. { .name = "rx", .irq = 55 },
  335. { .name = "common", .irq = 18 },
  336. { .irq = -1 }
  337. };
  338. static struct omap_hwmod_dma_info omap2430_mcbsp4_sdma_chs[] = {
  339. { .name = "rx", .dma_req = 20 },
  340. { .name = "tx", .dma_req = 19 },
  341. { .dma_req = -1 }
  342. };
  343. static struct omap_hwmod omap2430_mcbsp4_hwmod = {
  344. .name = "mcbsp4",
  345. .class = &omap2430_mcbsp_hwmod_class,
  346. .mpu_irqs = omap2430_mcbsp4_irqs,
  347. .sdma_reqs = omap2430_mcbsp4_sdma_chs,
  348. .main_clk = "mcbsp4_fck",
  349. .prcm = {
  350. .omap2 = {
  351. .prcm_reg_id = 1,
  352. .module_bit = OMAP2430_EN_MCBSP4_SHIFT,
  353. .module_offs = CORE_MOD,
  354. .idlest_reg_id = 2,
  355. .idlest_idle_bit = OMAP2430_ST_MCBSP4_SHIFT,
  356. },
  357. },
  358. };
  359. /* mcbsp5 */
  360. static struct omap_hwmod_irq_info omap2430_mcbsp5_irqs[] = {
  361. { .name = "tx", .irq = 81 },
  362. { .name = "rx", .irq = 82 },
  363. { .name = "common", .irq = 19 },
  364. { .irq = -1 }
  365. };
  366. static struct omap_hwmod_dma_info omap2430_mcbsp5_sdma_chs[] = {
  367. { .name = "rx", .dma_req = 22 },
  368. { .name = "tx", .dma_req = 21 },
  369. { .dma_req = -1 }
  370. };
  371. static struct omap_hwmod omap2430_mcbsp5_hwmod = {
  372. .name = "mcbsp5",
  373. .class = &omap2430_mcbsp_hwmod_class,
  374. .mpu_irqs = omap2430_mcbsp5_irqs,
  375. .sdma_reqs = omap2430_mcbsp5_sdma_chs,
  376. .main_clk = "mcbsp5_fck",
  377. .prcm = {
  378. .omap2 = {
  379. .prcm_reg_id = 1,
  380. .module_bit = OMAP2430_EN_MCBSP5_SHIFT,
  381. .module_offs = CORE_MOD,
  382. .idlest_reg_id = 2,
  383. .idlest_idle_bit = OMAP2430_ST_MCBSP5_SHIFT,
  384. },
  385. },
  386. };
  387. /* MMC/SD/SDIO common */
  388. static struct omap_hwmod_class_sysconfig omap2430_mmc_sysc = {
  389. .rev_offs = 0x1fc,
  390. .sysc_offs = 0x10,
  391. .syss_offs = 0x14,
  392. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  393. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  394. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  395. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  396. .sysc_fields = &omap_hwmod_sysc_type1,
  397. };
  398. static struct omap_hwmod_class omap2430_mmc_class = {
  399. .name = "mmc",
  400. .sysc = &omap2430_mmc_sysc,
  401. };
  402. /* MMC/SD/SDIO1 */
  403. static struct omap_hwmod_irq_info omap2430_mmc1_mpu_irqs[] = {
  404. { .irq = 83 },
  405. { .irq = -1 }
  406. };
  407. static struct omap_hwmod_dma_info omap2430_mmc1_sdma_reqs[] = {
  408. { .name = "tx", .dma_req = 61 }, /* DMA_MMC1_TX */
  409. { .name = "rx", .dma_req = 62 }, /* DMA_MMC1_RX */
  410. { .dma_req = -1 }
  411. };
  412. static struct omap_hwmod_opt_clk omap2430_mmc1_opt_clks[] = {
  413. { .role = "dbck", .clk = "mmchsdb1_fck" },
  414. };
  415. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  416. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  417. };
  418. static struct omap_hwmod omap2430_mmc1_hwmod = {
  419. .name = "mmc1",
  420. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  421. .mpu_irqs = omap2430_mmc1_mpu_irqs,
  422. .sdma_reqs = omap2430_mmc1_sdma_reqs,
  423. .opt_clks = omap2430_mmc1_opt_clks,
  424. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc1_opt_clks),
  425. .main_clk = "mmchs1_fck",
  426. .prcm = {
  427. .omap2 = {
  428. .module_offs = CORE_MOD,
  429. .prcm_reg_id = 2,
  430. .module_bit = OMAP2430_EN_MMCHS1_SHIFT,
  431. .idlest_reg_id = 2,
  432. .idlest_idle_bit = OMAP2430_ST_MMCHS1_SHIFT,
  433. },
  434. },
  435. .dev_attr = &mmc1_dev_attr,
  436. .class = &omap2430_mmc_class,
  437. };
  438. /* MMC/SD/SDIO2 */
  439. static struct omap_hwmod_irq_info omap2430_mmc2_mpu_irqs[] = {
  440. { .irq = 86 },
  441. { .irq = -1 }
  442. };
  443. static struct omap_hwmod_dma_info omap2430_mmc2_sdma_reqs[] = {
  444. { .name = "tx", .dma_req = 47 }, /* DMA_MMC2_TX */
  445. { .name = "rx", .dma_req = 48 }, /* DMA_MMC2_RX */
  446. { .dma_req = -1 }
  447. };
  448. static struct omap_hwmod_opt_clk omap2430_mmc2_opt_clks[] = {
  449. { .role = "dbck", .clk = "mmchsdb2_fck" },
  450. };
  451. static struct omap_hwmod omap2430_mmc2_hwmod = {
  452. .name = "mmc2",
  453. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  454. .mpu_irqs = omap2430_mmc2_mpu_irqs,
  455. .sdma_reqs = omap2430_mmc2_sdma_reqs,
  456. .opt_clks = omap2430_mmc2_opt_clks,
  457. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc2_opt_clks),
  458. .main_clk = "mmchs2_fck",
  459. .prcm = {
  460. .omap2 = {
  461. .module_offs = CORE_MOD,
  462. .prcm_reg_id = 2,
  463. .module_bit = OMAP2430_EN_MMCHS2_SHIFT,
  464. .idlest_reg_id = 2,
  465. .idlest_idle_bit = OMAP2430_ST_MMCHS2_SHIFT,
  466. },
  467. },
  468. .class = &omap2430_mmc_class,
  469. };
  470. /*
  471. * interfaces
  472. */
  473. /* L3 -> L4_CORE interface */
  474. static struct omap_hwmod_ocp_if omap2430_l3_main__l4_core = {
  475. .master = &omap2xxx_l3_main_hwmod,
  476. .slave = &omap2xxx_l4_core_hwmod,
  477. .user = OCP_USER_MPU | OCP_USER_SDMA,
  478. };
  479. /* MPU -> L3 interface */
  480. static struct omap_hwmod_ocp_if omap2430_mpu__l3_main = {
  481. .master = &omap2xxx_mpu_hwmod,
  482. .slave = &omap2xxx_l3_main_hwmod,
  483. .user = OCP_USER_MPU,
  484. };
  485. /* DSS -> l3 */
  486. static struct omap_hwmod_ocp_if omap2430_dss__l3 = {
  487. .master = &omap2xxx_dss_core_hwmod,
  488. .slave = &omap2xxx_l3_main_hwmod,
  489. .fw = {
  490. .omap2 = {
  491. .l3_perm_bit = OMAP2_L3_CORE_FW_CONNID_DSS,
  492. .flags = OMAP_FIREWALL_L3,
  493. }
  494. },
  495. .user = OCP_USER_MPU | OCP_USER_SDMA,
  496. };
  497. /* l3_core -> usbhsotg interface */
  498. static struct omap_hwmod_ocp_if omap2430_usbhsotg__l3 = {
  499. .master = &omap2430_usbhsotg_hwmod,
  500. .slave = &omap2xxx_l3_main_hwmod,
  501. .clk = "core_l3_ck",
  502. .user = OCP_USER_MPU,
  503. };
  504. /* L4 CORE -> I2C1 interface */
  505. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c1 = {
  506. .master = &omap2xxx_l4_core_hwmod,
  507. .slave = &omap2430_i2c1_hwmod,
  508. .clk = "i2c1_ick",
  509. .addr = omap2_i2c1_addr_space,
  510. .user = OCP_USER_MPU | OCP_USER_SDMA,
  511. };
  512. /* L4 CORE -> I2C2 interface */
  513. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c2 = {
  514. .master = &omap2xxx_l4_core_hwmod,
  515. .slave = &omap2430_i2c2_hwmod,
  516. .clk = "i2c2_ick",
  517. .addr = omap2_i2c2_addr_space,
  518. .user = OCP_USER_MPU | OCP_USER_SDMA,
  519. };
  520. /* L4_CORE -> L4_WKUP interface */
  521. static struct omap_hwmod_ocp_if omap2430_l4_core__l4_wkup = {
  522. .master = &omap2xxx_l4_core_hwmod,
  523. .slave = &omap2xxx_l4_wkup_hwmod,
  524. .user = OCP_USER_MPU | OCP_USER_SDMA,
  525. };
  526. /* L4 CORE -> UART1 interface */
  527. static struct omap_hwmod_ocp_if omap2_l4_core__uart1 = {
  528. .master = &omap2xxx_l4_core_hwmod,
  529. .slave = &omap2xxx_uart1_hwmod,
  530. .clk = "uart1_ick",
  531. .addr = omap2xxx_uart1_addr_space,
  532. .user = OCP_USER_MPU | OCP_USER_SDMA,
  533. };
  534. /* L4 CORE -> UART2 interface */
  535. static struct omap_hwmod_ocp_if omap2_l4_core__uart2 = {
  536. .master = &omap2xxx_l4_core_hwmod,
  537. .slave = &omap2xxx_uart2_hwmod,
  538. .clk = "uart2_ick",
  539. .addr = omap2xxx_uart2_addr_space,
  540. .user = OCP_USER_MPU | OCP_USER_SDMA,
  541. };
  542. /* L4 PER -> UART3 interface */
  543. static struct omap_hwmod_ocp_if omap2_l4_core__uart3 = {
  544. .master = &omap2xxx_l4_core_hwmod,
  545. .slave = &omap2xxx_uart3_hwmod,
  546. .clk = "uart3_ick",
  547. .addr = omap2xxx_uart3_addr_space,
  548. .user = OCP_USER_MPU | OCP_USER_SDMA,
  549. };
  550. static struct omap_hwmod_addr_space omap2430_usbhsotg_addrs[] = {
  551. {
  552. .pa_start = OMAP243X_HS_BASE,
  553. .pa_end = OMAP243X_HS_BASE + SZ_4K - 1,
  554. .flags = ADDR_TYPE_RT
  555. },
  556. { }
  557. };
  558. /* l4_core ->usbhsotg interface */
  559. static struct omap_hwmod_ocp_if omap2430_l4_core__usbhsotg = {
  560. .master = &omap2xxx_l4_core_hwmod,
  561. .slave = &omap2430_usbhsotg_hwmod,
  562. .clk = "usb_l4_ick",
  563. .addr = omap2430_usbhsotg_addrs,
  564. .user = OCP_USER_MPU,
  565. };
  566. /* L4 CORE -> MMC1 interface */
  567. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc1 = {
  568. .master = &omap2xxx_l4_core_hwmod,
  569. .slave = &omap2430_mmc1_hwmod,
  570. .clk = "mmchs1_ick",
  571. .addr = omap2430_mmc1_addr_space,
  572. .user = OCP_USER_MPU | OCP_USER_SDMA,
  573. };
  574. /* L4 CORE -> MMC2 interface */
  575. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc2 = {
  576. .master = &omap2xxx_l4_core_hwmod,
  577. .slave = &omap2430_mmc2_hwmod,
  578. .clk = "mmchs2_ick",
  579. .addr = omap2430_mmc2_addr_space,
  580. .user = OCP_USER_MPU | OCP_USER_SDMA,
  581. };
  582. /* l4 core -> mcspi1 interface */
  583. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi1 = {
  584. .master = &omap2xxx_l4_core_hwmod,
  585. .slave = &omap2xxx_mcspi1_hwmod,
  586. .clk = "mcspi1_ick",
  587. .addr = omap2_mcspi1_addr_space,
  588. .user = OCP_USER_MPU | OCP_USER_SDMA,
  589. };
  590. /* l4 core -> mcspi2 interface */
  591. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi2 = {
  592. .master = &omap2xxx_l4_core_hwmod,
  593. .slave = &omap2xxx_mcspi2_hwmod,
  594. .clk = "mcspi2_ick",
  595. .addr = omap2_mcspi2_addr_space,
  596. .user = OCP_USER_MPU | OCP_USER_SDMA,
  597. };
  598. /* l4 core -> mcspi3 interface */
  599. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi3 = {
  600. .master = &omap2xxx_l4_core_hwmod,
  601. .slave = &omap2430_mcspi3_hwmod,
  602. .clk = "mcspi3_ick",
  603. .addr = omap2430_mcspi3_addr_space,
  604. .user = OCP_USER_MPU | OCP_USER_SDMA,
  605. };
  606. /* IVA2 <- L3 interface */
  607. static struct omap_hwmod_ocp_if omap2430_l3__iva = {
  608. .master = &omap2xxx_l3_main_hwmod,
  609. .slave = &omap2430_iva_hwmod,
  610. .clk = "dsp_fck",
  611. .user = OCP_USER_MPU | OCP_USER_SDMA,
  612. };
  613. static struct omap_hwmod_addr_space omap2430_timer1_addrs[] = {
  614. {
  615. .pa_start = 0x49018000,
  616. .pa_end = 0x49018000 + SZ_1K - 1,
  617. .flags = ADDR_TYPE_RT
  618. },
  619. { }
  620. };
  621. /* l4_wkup -> timer1 */
  622. static struct omap_hwmod_ocp_if omap2430_l4_wkup__timer1 = {
  623. .master = &omap2xxx_l4_wkup_hwmod,
  624. .slave = &omap2xxx_timer1_hwmod,
  625. .clk = "gpt1_ick",
  626. .addr = omap2430_timer1_addrs,
  627. .user = OCP_USER_MPU | OCP_USER_SDMA,
  628. };
  629. /* l4_core -> timer2 */
  630. static struct omap_hwmod_ocp_if omap2430_l4_core__timer2 = {
  631. .master = &omap2xxx_l4_core_hwmod,
  632. .slave = &omap2xxx_timer2_hwmod,
  633. .clk = "gpt2_ick",
  634. .addr = omap2xxx_timer2_addrs,
  635. .user = OCP_USER_MPU | OCP_USER_SDMA,
  636. };
  637. /* l4_core -> timer3 */
  638. static struct omap_hwmod_ocp_if omap2430_l4_core__timer3 = {
  639. .master = &omap2xxx_l4_core_hwmod,
  640. .slave = &omap2xxx_timer3_hwmod,
  641. .clk = "gpt3_ick",
  642. .addr = omap2xxx_timer3_addrs,
  643. .user = OCP_USER_MPU | OCP_USER_SDMA,
  644. };
  645. /* l4_core -> timer4 */
  646. static struct omap_hwmod_ocp_if omap2430_l4_core__timer4 = {
  647. .master = &omap2xxx_l4_core_hwmod,
  648. .slave = &omap2xxx_timer4_hwmod,
  649. .clk = "gpt4_ick",
  650. .addr = omap2xxx_timer4_addrs,
  651. .user = OCP_USER_MPU | OCP_USER_SDMA,
  652. };
  653. /* l4_core -> timer5 */
  654. static struct omap_hwmod_ocp_if omap2430_l4_core__timer5 = {
  655. .master = &omap2xxx_l4_core_hwmod,
  656. .slave = &omap2xxx_timer5_hwmod,
  657. .clk = "gpt5_ick",
  658. .addr = omap2xxx_timer5_addrs,
  659. .user = OCP_USER_MPU | OCP_USER_SDMA,
  660. };
  661. /* l4_core -> timer6 */
  662. static struct omap_hwmod_ocp_if omap2430_l4_core__timer6 = {
  663. .master = &omap2xxx_l4_core_hwmod,
  664. .slave = &omap2xxx_timer6_hwmod,
  665. .clk = "gpt6_ick",
  666. .addr = omap2xxx_timer6_addrs,
  667. .user = OCP_USER_MPU | OCP_USER_SDMA,
  668. };
  669. /* l4_core -> timer7 */
  670. static struct omap_hwmod_ocp_if omap2430_l4_core__timer7 = {
  671. .master = &omap2xxx_l4_core_hwmod,
  672. .slave = &omap2xxx_timer7_hwmod,
  673. .clk = "gpt7_ick",
  674. .addr = omap2xxx_timer7_addrs,
  675. .user = OCP_USER_MPU | OCP_USER_SDMA,
  676. };
  677. /* l4_core -> timer8 */
  678. static struct omap_hwmod_ocp_if omap2430_l4_core__timer8 = {
  679. .master = &omap2xxx_l4_core_hwmod,
  680. .slave = &omap2xxx_timer8_hwmod,
  681. .clk = "gpt8_ick",
  682. .addr = omap2xxx_timer8_addrs,
  683. .user = OCP_USER_MPU | OCP_USER_SDMA,
  684. };
  685. /* l4_core -> timer9 */
  686. static struct omap_hwmod_ocp_if omap2430_l4_core__timer9 = {
  687. .master = &omap2xxx_l4_core_hwmod,
  688. .slave = &omap2xxx_timer9_hwmod,
  689. .clk = "gpt9_ick",
  690. .addr = omap2xxx_timer9_addrs,
  691. .user = OCP_USER_MPU | OCP_USER_SDMA,
  692. };
  693. /* l4_core -> timer10 */
  694. static struct omap_hwmod_ocp_if omap2430_l4_core__timer10 = {
  695. .master = &omap2xxx_l4_core_hwmod,
  696. .slave = &omap2xxx_timer10_hwmod,
  697. .clk = "gpt10_ick",
  698. .addr = omap2_timer10_addrs,
  699. .user = OCP_USER_MPU | OCP_USER_SDMA,
  700. };
  701. /* l4_core -> timer11 */
  702. static struct omap_hwmod_ocp_if omap2430_l4_core__timer11 = {
  703. .master = &omap2xxx_l4_core_hwmod,
  704. .slave = &omap2xxx_timer11_hwmod,
  705. .clk = "gpt11_ick",
  706. .addr = omap2_timer11_addrs,
  707. .user = OCP_USER_MPU | OCP_USER_SDMA,
  708. };
  709. /* l4_core -> timer12 */
  710. static struct omap_hwmod_ocp_if omap2430_l4_core__timer12 = {
  711. .master = &omap2xxx_l4_core_hwmod,
  712. .slave = &omap2xxx_timer12_hwmod,
  713. .clk = "gpt12_ick",
  714. .addr = omap2xxx_timer12_addrs,
  715. .user = OCP_USER_MPU | OCP_USER_SDMA,
  716. };
  717. /* l4_wkup -> wd_timer2 */
  718. static struct omap_hwmod_addr_space omap2430_wd_timer2_addrs[] = {
  719. {
  720. .pa_start = 0x49016000,
  721. .pa_end = 0x4901607f,
  722. .flags = ADDR_TYPE_RT
  723. },
  724. { }
  725. };
  726. static struct omap_hwmod_ocp_if omap2430_l4_wkup__wd_timer2 = {
  727. .master = &omap2xxx_l4_wkup_hwmod,
  728. .slave = &omap2xxx_wd_timer2_hwmod,
  729. .clk = "mpu_wdt_ick",
  730. .addr = omap2430_wd_timer2_addrs,
  731. .user = OCP_USER_MPU | OCP_USER_SDMA,
  732. };
  733. /* l4_core -> dss */
  734. static struct omap_hwmod_ocp_if omap2430_l4_core__dss = {
  735. .master = &omap2xxx_l4_core_hwmod,
  736. .slave = &omap2xxx_dss_core_hwmod,
  737. .clk = "dss_ick",
  738. .addr = omap2_dss_addrs,
  739. .user = OCP_USER_MPU | OCP_USER_SDMA,
  740. };
  741. /* l4_core -> dss_dispc */
  742. static struct omap_hwmod_ocp_if omap2430_l4_core__dss_dispc = {
  743. .master = &omap2xxx_l4_core_hwmod,
  744. .slave = &omap2xxx_dss_dispc_hwmod,
  745. .clk = "dss_ick",
  746. .addr = omap2_dss_dispc_addrs,
  747. .user = OCP_USER_MPU | OCP_USER_SDMA,
  748. };
  749. /* l4_core -> dss_rfbi */
  750. static struct omap_hwmod_ocp_if omap2430_l4_core__dss_rfbi = {
  751. .master = &omap2xxx_l4_core_hwmod,
  752. .slave = &omap2xxx_dss_rfbi_hwmod,
  753. .clk = "dss_ick",
  754. .addr = omap2_dss_rfbi_addrs,
  755. .user = OCP_USER_MPU | OCP_USER_SDMA,
  756. };
  757. /* l4_core -> dss_venc */
  758. static struct omap_hwmod_ocp_if omap2430_l4_core__dss_venc = {
  759. .master = &omap2xxx_l4_core_hwmod,
  760. .slave = &omap2xxx_dss_venc_hwmod,
  761. .clk = "dss_ick",
  762. .addr = omap2_dss_venc_addrs,
  763. .flags = OCPIF_SWSUP_IDLE,
  764. .user = OCP_USER_MPU | OCP_USER_SDMA,
  765. };
  766. /* l4_wkup -> gpio1 */
  767. static struct omap_hwmod_addr_space omap2430_gpio1_addr_space[] = {
  768. {
  769. .pa_start = 0x4900C000,
  770. .pa_end = 0x4900C1ff,
  771. .flags = ADDR_TYPE_RT
  772. },
  773. { }
  774. };
  775. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio1 = {
  776. .master = &omap2xxx_l4_wkup_hwmod,
  777. .slave = &omap2xxx_gpio1_hwmod,
  778. .clk = "gpios_ick",
  779. .addr = omap2430_gpio1_addr_space,
  780. .user = OCP_USER_MPU | OCP_USER_SDMA,
  781. };
  782. /* l4_wkup -> gpio2 */
  783. static struct omap_hwmod_addr_space omap2430_gpio2_addr_space[] = {
  784. {
  785. .pa_start = 0x4900E000,
  786. .pa_end = 0x4900E1ff,
  787. .flags = ADDR_TYPE_RT
  788. },
  789. { }
  790. };
  791. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio2 = {
  792. .master = &omap2xxx_l4_wkup_hwmod,
  793. .slave = &omap2xxx_gpio2_hwmod,
  794. .clk = "gpios_ick",
  795. .addr = omap2430_gpio2_addr_space,
  796. .user = OCP_USER_MPU | OCP_USER_SDMA,
  797. };
  798. /* l4_wkup -> gpio3 */
  799. static struct omap_hwmod_addr_space omap2430_gpio3_addr_space[] = {
  800. {
  801. .pa_start = 0x49010000,
  802. .pa_end = 0x490101ff,
  803. .flags = ADDR_TYPE_RT
  804. },
  805. { }
  806. };
  807. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio3 = {
  808. .master = &omap2xxx_l4_wkup_hwmod,
  809. .slave = &omap2xxx_gpio3_hwmod,
  810. .clk = "gpios_ick",
  811. .addr = omap2430_gpio3_addr_space,
  812. .user = OCP_USER_MPU | OCP_USER_SDMA,
  813. };
  814. /* l4_wkup -> gpio4 */
  815. static struct omap_hwmod_addr_space omap2430_gpio4_addr_space[] = {
  816. {
  817. .pa_start = 0x49012000,
  818. .pa_end = 0x490121ff,
  819. .flags = ADDR_TYPE_RT
  820. },
  821. { }
  822. };
  823. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio4 = {
  824. .master = &omap2xxx_l4_wkup_hwmod,
  825. .slave = &omap2xxx_gpio4_hwmod,
  826. .clk = "gpios_ick",
  827. .addr = omap2430_gpio4_addr_space,
  828. .user = OCP_USER_MPU | OCP_USER_SDMA,
  829. };
  830. /* l4_core -> gpio5 */
  831. static struct omap_hwmod_addr_space omap2430_gpio5_addr_space[] = {
  832. {
  833. .pa_start = 0x480B6000,
  834. .pa_end = 0x480B61ff,
  835. .flags = ADDR_TYPE_RT
  836. },
  837. { }
  838. };
  839. static struct omap_hwmod_ocp_if omap2430_l4_core__gpio5 = {
  840. .master = &omap2xxx_l4_core_hwmod,
  841. .slave = &omap2430_gpio5_hwmod,
  842. .clk = "gpio5_ick",
  843. .addr = omap2430_gpio5_addr_space,
  844. .user = OCP_USER_MPU | OCP_USER_SDMA,
  845. };
  846. /* dma_system -> L3 */
  847. static struct omap_hwmod_ocp_if omap2430_dma_system__l3 = {
  848. .master = &omap2430_dma_system_hwmod,
  849. .slave = &omap2xxx_l3_main_hwmod,
  850. .clk = "core_l3_ck",
  851. .user = OCP_USER_MPU | OCP_USER_SDMA,
  852. };
  853. /* l4_core -> dma_system */
  854. static struct omap_hwmod_ocp_if omap2430_l4_core__dma_system = {
  855. .master = &omap2xxx_l4_core_hwmod,
  856. .slave = &omap2430_dma_system_hwmod,
  857. .clk = "sdma_ick",
  858. .addr = omap2_dma_system_addrs,
  859. .user = OCP_USER_MPU | OCP_USER_SDMA,
  860. };
  861. /* l4_core -> mailbox */
  862. static struct omap_hwmod_ocp_if omap2430_l4_core__mailbox = {
  863. .master = &omap2xxx_l4_core_hwmod,
  864. .slave = &omap2430_mailbox_hwmod,
  865. .addr = omap2_mailbox_addrs,
  866. .user = OCP_USER_MPU | OCP_USER_SDMA,
  867. };
  868. /* l4_core -> mcbsp1 */
  869. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp1 = {
  870. .master = &omap2xxx_l4_core_hwmod,
  871. .slave = &omap2430_mcbsp1_hwmod,
  872. .clk = "mcbsp1_ick",
  873. .addr = omap2_mcbsp1_addrs,
  874. .user = OCP_USER_MPU | OCP_USER_SDMA,
  875. };
  876. /* l4_core -> mcbsp2 */
  877. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp2 = {
  878. .master = &omap2xxx_l4_core_hwmod,
  879. .slave = &omap2430_mcbsp2_hwmod,
  880. .clk = "mcbsp2_ick",
  881. .addr = omap2xxx_mcbsp2_addrs,
  882. .user = OCP_USER_MPU | OCP_USER_SDMA,
  883. };
  884. static struct omap_hwmod_addr_space omap2430_mcbsp3_addrs[] = {
  885. {
  886. .name = "mpu",
  887. .pa_start = 0x4808C000,
  888. .pa_end = 0x4808C0ff,
  889. .flags = ADDR_TYPE_RT
  890. },
  891. { }
  892. };
  893. /* l4_core -> mcbsp3 */
  894. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp3 = {
  895. .master = &omap2xxx_l4_core_hwmod,
  896. .slave = &omap2430_mcbsp3_hwmod,
  897. .clk = "mcbsp3_ick",
  898. .addr = omap2430_mcbsp3_addrs,
  899. .user = OCP_USER_MPU | OCP_USER_SDMA,
  900. };
  901. static struct omap_hwmod_addr_space omap2430_mcbsp4_addrs[] = {
  902. {
  903. .name = "mpu",
  904. .pa_start = 0x4808E000,
  905. .pa_end = 0x4808E0ff,
  906. .flags = ADDR_TYPE_RT
  907. },
  908. { }
  909. };
  910. /* l4_core -> mcbsp4 */
  911. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp4 = {
  912. .master = &omap2xxx_l4_core_hwmod,
  913. .slave = &omap2430_mcbsp4_hwmod,
  914. .clk = "mcbsp4_ick",
  915. .addr = omap2430_mcbsp4_addrs,
  916. .user = OCP_USER_MPU | OCP_USER_SDMA,
  917. };
  918. static struct omap_hwmod_addr_space omap2430_mcbsp5_addrs[] = {
  919. {
  920. .name = "mpu",
  921. .pa_start = 0x48096000,
  922. .pa_end = 0x480960ff,
  923. .flags = ADDR_TYPE_RT
  924. },
  925. { }
  926. };
  927. /* l4_core -> mcbsp5 */
  928. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp5 = {
  929. .master = &omap2xxx_l4_core_hwmod,
  930. .slave = &omap2430_mcbsp5_hwmod,
  931. .clk = "mcbsp5_ick",
  932. .addr = omap2430_mcbsp5_addrs,
  933. .user = OCP_USER_MPU | OCP_USER_SDMA,
  934. };
  935. static struct omap_hwmod_ocp_if *omap2430_hwmod_ocp_ifs[] __initdata = {
  936. &omap2430_l3_main__l4_core,
  937. &omap2430_mpu__l3_main,
  938. &omap2430_dss__l3,
  939. &omap2430_usbhsotg__l3,
  940. &omap2430_l4_core__i2c1,
  941. &omap2430_l4_core__i2c2,
  942. &omap2430_l4_core__l4_wkup,
  943. &omap2_l4_core__uart1,
  944. &omap2_l4_core__uart2,
  945. &omap2_l4_core__uart3,
  946. &omap2430_l4_core__usbhsotg,
  947. &omap2430_l4_core__mmc1,
  948. &omap2430_l4_core__mmc2,
  949. &omap2430_l4_core__mcspi1,
  950. &omap2430_l4_core__mcspi2,
  951. &omap2430_l4_core__mcspi3,
  952. &omap2430_l3__iva,
  953. &omap2430_l4_wkup__timer1,
  954. &omap2430_l4_core__timer2,
  955. &omap2430_l4_core__timer3,
  956. &omap2430_l4_core__timer4,
  957. &omap2430_l4_core__timer5,
  958. &omap2430_l4_core__timer6,
  959. &omap2430_l4_core__timer7,
  960. &omap2430_l4_core__timer8,
  961. &omap2430_l4_core__timer9,
  962. &omap2430_l4_core__timer10,
  963. &omap2430_l4_core__timer11,
  964. &omap2430_l4_core__timer12,
  965. &omap2430_l4_wkup__wd_timer2,
  966. &omap2430_l4_core__dss,
  967. &omap2430_l4_core__dss_dispc,
  968. &omap2430_l4_core__dss_rfbi,
  969. &omap2430_l4_core__dss_venc,
  970. &omap2430_l4_wkup__gpio1,
  971. &omap2430_l4_wkup__gpio2,
  972. &omap2430_l4_wkup__gpio3,
  973. &omap2430_l4_wkup__gpio4,
  974. &omap2430_l4_core__gpio5,
  975. &omap2430_dma_system__l3,
  976. &omap2430_l4_core__dma_system,
  977. &omap2430_l4_core__mailbox,
  978. &omap2430_l4_core__mcbsp1,
  979. &omap2430_l4_core__mcbsp2,
  980. &omap2430_l4_core__mcbsp3,
  981. &omap2430_l4_core__mcbsp4,
  982. &omap2430_l4_core__mcbsp5,
  983. NULL,
  984. };
  985. int __init omap2430_hwmod_init(void)
  986. {
  987. return omap_hwmod_register_links(omap2430_hwmod_ocp_ifs);
  988. }