omap_hwmod_2420_data.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676
  1. /*
  2. * omap_hwmod_2420_data.c - hardware modules present on the OMAP2420 chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * XXX handle crossbar/shared link difference for L3?
  13. * XXX these should be marked initdata for multi-OMAP kernels
  14. */
  15. #include <plat/omap_hwmod.h>
  16. #include <mach/irqs.h>
  17. #include <plat/cpu.h>
  18. #include <plat/dma.h>
  19. #include <plat/serial.h>
  20. #include <plat/i2c.h>
  21. #include <plat/gpio.h>
  22. #include <plat/mcspi.h>
  23. #include <plat/dmtimer.h>
  24. #include <plat/l3_2xxx.h>
  25. #include <plat/l4_2xxx.h>
  26. #include "omap_hwmod_common_data.h"
  27. #include "cm-regbits-24xx.h"
  28. #include "prm-regbits-24xx.h"
  29. #include "wd_timer.h"
  30. /*
  31. * OMAP2420 hardware module integration data
  32. *
  33. * All of the data in this section should be autogeneratable from the
  34. * TI hardware database or other technical documentation. Data that
  35. * is driver-specific or driver-kernel integration-specific belongs
  36. * elsewhere.
  37. */
  38. /*
  39. * IP blocks
  40. */
  41. /* IVA2 (IVA2) */
  42. static struct omap_hwmod omap2420_iva_hwmod = {
  43. .name = "iva",
  44. .class = &iva_hwmod_class,
  45. };
  46. /* I2C common */
  47. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  48. .rev_offs = 0x00,
  49. .sysc_offs = 0x20,
  50. .syss_offs = 0x10,
  51. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  52. .sysc_fields = &omap_hwmod_sysc_type1,
  53. };
  54. static struct omap_hwmod_class i2c_class = {
  55. .name = "i2c",
  56. .sysc = &i2c_sysc,
  57. .rev = OMAP_I2C_IP_VERSION_1,
  58. .reset = &omap_i2c_reset,
  59. };
  60. static struct omap_i2c_dev_attr i2c_dev_attr = {
  61. .flags = OMAP_I2C_FLAG_NO_FIFO |
  62. OMAP_I2C_FLAG_SIMPLE_CLOCK |
  63. OMAP_I2C_FLAG_16BIT_DATA_REG |
  64. OMAP_I2C_FLAG_BUS_SHIFT_2,
  65. };
  66. /* I2C1 */
  67. static struct omap_hwmod omap2420_i2c1_hwmod = {
  68. .name = "i2c1",
  69. .mpu_irqs = omap2_i2c1_mpu_irqs,
  70. .sdma_reqs = omap2_i2c1_sdma_reqs,
  71. .main_clk = "i2c1_fck",
  72. .prcm = {
  73. .omap2 = {
  74. .module_offs = CORE_MOD,
  75. .prcm_reg_id = 1,
  76. .module_bit = OMAP2420_EN_I2C1_SHIFT,
  77. .idlest_reg_id = 1,
  78. .idlest_idle_bit = OMAP2420_ST_I2C1_SHIFT,
  79. },
  80. },
  81. .class = &i2c_class,
  82. .dev_attr = &i2c_dev_attr,
  83. .flags = HWMOD_16BIT_REG,
  84. };
  85. /* I2C2 */
  86. static struct omap_hwmod omap2420_i2c2_hwmod = {
  87. .name = "i2c2",
  88. .mpu_irqs = omap2_i2c2_mpu_irqs,
  89. .sdma_reqs = omap2_i2c2_sdma_reqs,
  90. .main_clk = "i2c2_fck",
  91. .prcm = {
  92. .omap2 = {
  93. .module_offs = CORE_MOD,
  94. .prcm_reg_id = 1,
  95. .module_bit = OMAP2420_EN_I2C2_SHIFT,
  96. .idlest_reg_id = 1,
  97. .idlest_idle_bit = OMAP2420_ST_I2C2_SHIFT,
  98. },
  99. },
  100. .class = &i2c_class,
  101. .dev_attr = &i2c_dev_attr,
  102. .flags = HWMOD_16BIT_REG,
  103. };
  104. /* dma attributes */
  105. static struct omap_dma_dev_attr dma_dev_attr = {
  106. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  107. IS_CSSA_32 | IS_CDSA_32,
  108. .lch_count = 32,
  109. };
  110. static struct omap_hwmod omap2420_dma_system_hwmod = {
  111. .name = "dma",
  112. .class = &omap2xxx_dma_hwmod_class,
  113. .mpu_irqs = omap2_dma_system_irqs,
  114. .main_clk = "core_l3_ck",
  115. .dev_attr = &dma_dev_attr,
  116. .flags = HWMOD_NO_IDLEST,
  117. };
  118. /* mailbox */
  119. static struct omap_hwmod_irq_info omap2420_mailbox_irqs[] = {
  120. { .name = "dsp", .irq = 26 },
  121. { .name = "iva", .irq = 34 },
  122. { .irq = -1 }
  123. };
  124. static struct omap_hwmod omap2420_mailbox_hwmod = {
  125. .name = "mailbox",
  126. .class = &omap2xxx_mailbox_hwmod_class,
  127. .mpu_irqs = omap2420_mailbox_irqs,
  128. .main_clk = "mailboxes_ick",
  129. .prcm = {
  130. .omap2 = {
  131. .prcm_reg_id = 1,
  132. .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  133. .module_offs = CORE_MOD,
  134. .idlest_reg_id = 1,
  135. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  136. },
  137. },
  138. };
  139. /*
  140. * 'mcbsp' class
  141. * multi channel buffered serial port controller
  142. */
  143. static struct omap_hwmod_class omap2420_mcbsp_hwmod_class = {
  144. .name = "mcbsp",
  145. };
  146. /* mcbsp1 */
  147. static struct omap_hwmod_irq_info omap2420_mcbsp1_irqs[] = {
  148. { .name = "tx", .irq = 59 },
  149. { .name = "rx", .irq = 60 },
  150. { .irq = -1 }
  151. };
  152. static struct omap_hwmod omap2420_mcbsp1_hwmod = {
  153. .name = "mcbsp1",
  154. .class = &omap2420_mcbsp_hwmod_class,
  155. .mpu_irqs = omap2420_mcbsp1_irqs,
  156. .sdma_reqs = omap2_mcbsp1_sdma_reqs,
  157. .main_clk = "mcbsp1_fck",
  158. .prcm = {
  159. .omap2 = {
  160. .prcm_reg_id = 1,
  161. .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  162. .module_offs = CORE_MOD,
  163. .idlest_reg_id = 1,
  164. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  165. },
  166. },
  167. };
  168. /* mcbsp2 */
  169. static struct omap_hwmod_irq_info omap2420_mcbsp2_irqs[] = {
  170. { .name = "tx", .irq = 62 },
  171. { .name = "rx", .irq = 63 },
  172. { .irq = -1 }
  173. };
  174. static struct omap_hwmod omap2420_mcbsp2_hwmod = {
  175. .name = "mcbsp2",
  176. .class = &omap2420_mcbsp_hwmod_class,
  177. .mpu_irqs = omap2420_mcbsp2_irqs,
  178. .sdma_reqs = omap2_mcbsp2_sdma_reqs,
  179. .main_clk = "mcbsp2_fck",
  180. .prcm = {
  181. .omap2 = {
  182. .prcm_reg_id = 1,
  183. .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  184. .module_offs = CORE_MOD,
  185. .idlest_reg_id = 1,
  186. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  187. },
  188. },
  189. };
  190. /*
  191. * interfaces
  192. */
  193. /* L3 -> L4_CORE interface */
  194. static struct omap_hwmod_ocp_if omap2420_l3_main__l4_core = {
  195. .master = &omap2xxx_l3_main_hwmod,
  196. .slave = &omap2xxx_l4_core_hwmod,
  197. .user = OCP_USER_MPU | OCP_USER_SDMA,
  198. };
  199. /* MPU -> L3 interface */
  200. static struct omap_hwmod_ocp_if omap2420_mpu__l3_main = {
  201. .master = &omap2xxx_mpu_hwmod,
  202. .slave = &omap2xxx_l3_main_hwmod,
  203. .user = OCP_USER_MPU,
  204. };
  205. /* DSS -> l3 */
  206. static struct omap_hwmod_ocp_if omap2420_dss__l3 = {
  207. .master = &omap2xxx_dss_core_hwmod,
  208. .slave = &omap2xxx_l3_main_hwmod,
  209. .fw = {
  210. .omap2 = {
  211. .l3_perm_bit = OMAP2_L3_CORE_FW_CONNID_DSS,
  212. .flags = OMAP_FIREWALL_L3,
  213. }
  214. },
  215. .user = OCP_USER_MPU | OCP_USER_SDMA,
  216. };
  217. /* l4 core -> mcspi1 interface */
  218. static struct omap_hwmod_ocp_if omap2420_l4_core__mcspi1 = {
  219. .master = &omap2xxx_l4_core_hwmod,
  220. .slave = &omap2xxx_mcspi1_hwmod,
  221. .clk = "mcspi1_ick",
  222. .addr = omap2_mcspi1_addr_space,
  223. .user = OCP_USER_MPU | OCP_USER_SDMA,
  224. };
  225. /* l4 core -> mcspi2 interface */
  226. static struct omap_hwmod_ocp_if omap2420_l4_core__mcspi2 = {
  227. .master = &omap2xxx_l4_core_hwmod,
  228. .slave = &omap2xxx_mcspi2_hwmod,
  229. .clk = "mcspi2_ick",
  230. .addr = omap2_mcspi2_addr_space,
  231. .user = OCP_USER_MPU | OCP_USER_SDMA,
  232. };
  233. /* L4_CORE -> L4_WKUP interface */
  234. static struct omap_hwmod_ocp_if omap2420_l4_core__l4_wkup = {
  235. .master = &omap2xxx_l4_core_hwmod,
  236. .slave = &omap2xxx_l4_wkup_hwmod,
  237. .user = OCP_USER_MPU | OCP_USER_SDMA,
  238. };
  239. /* L4 CORE -> UART1 interface */
  240. static struct omap_hwmod_ocp_if omap2_l4_core__uart1 = {
  241. .master = &omap2xxx_l4_core_hwmod,
  242. .slave = &omap2xxx_uart1_hwmod,
  243. .clk = "uart1_ick",
  244. .addr = omap2xxx_uart1_addr_space,
  245. .user = OCP_USER_MPU | OCP_USER_SDMA,
  246. };
  247. /* L4 CORE -> UART2 interface */
  248. static struct omap_hwmod_ocp_if omap2_l4_core__uart2 = {
  249. .master = &omap2xxx_l4_core_hwmod,
  250. .slave = &omap2xxx_uart2_hwmod,
  251. .clk = "uart2_ick",
  252. .addr = omap2xxx_uart2_addr_space,
  253. .user = OCP_USER_MPU | OCP_USER_SDMA,
  254. };
  255. /* L4 PER -> UART3 interface */
  256. static struct omap_hwmod_ocp_if omap2_l4_core__uart3 = {
  257. .master = &omap2xxx_l4_core_hwmod,
  258. .slave = &omap2xxx_uart3_hwmod,
  259. .clk = "uart3_ick",
  260. .addr = omap2xxx_uart3_addr_space,
  261. .user = OCP_USER_MPU | OCP_USER_SDMA,
  262. };
  263. /* L4 CORE -> I2C1 interface */
  264. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c1 = {
  265. .master = &omap2xxx_l4_core_hwmod,
  266. .slave = &omap2420_i2c1_hwmod,
  267. .clk = "i2c1_ick",
  268. .addr = omap2_i2c1_addr_space,
  269. .user = OCP_USER_MPU | OCP_USER_SDMA,
  270. };
  271. /* L4 CORE -> I2C2 interface */
  272. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c2 = {
  273. .master = &omap2xxx_l4_core_hwmod,
  274. .slave = &omap2420_i2c2_hwmod,
  275. .clk = "i2c2_ick",
  276. .addr = omap2_i2c2_addr_space,
  277. .user = OCP_USER_MPU | OCP_USER_SDMA,
  278. };
  279. /* IVA <- L3 interface */
  280. static struct omap_hwmod_ocp_if omap2420_l3__iva = {
  281. .master = &omap2xxx_l3_main_hwmod,
  282. .slave = &omap2420_iva_hwmod,
  283. .clk = "iva1_ifck",
  284. .user = OCP_USER_MPU | OCP_USER_SDMA,
  285. };
  286. static struct omap_hwmod_addr_space omap2420_timer1_addrs[] = {
  287. {
  288. .pa_start = 0x48028000,
  289. .pa_end = 0x48028000 + SZ_1K - 1,
  290. .flags = ADDR_TYPE_RT
  291. },
  292. { }
  293. };
  294. /* l4_wkup -> timer1 */
  295. static struct omap_hwmod_ocp_if omap2420_l4_wkup__timer1 = {
  296. .master = &omap2xxx_l4_wkup_hwmod,
  297. .slave = &omap2xxx_timer1_hwmod,
  298. .clk = "gpt1_ick",
  299. .addr = omap2420_timer1_addrs,
  300. .user = OCP_USER_MPU | OCP_USER_SDMA,
  301. };
  302. /* l4_core -> timer2 */
  303. static struct omap_hwmod_ocp_if omap2420_l4_core__timer2 = {
  304. .master = &omap2xxx_l4_core_hwmod,
  305. .slave = &omap2xxx_timer2_hwmod,
  306. .clk = "gpt2_ick",
  307. .addr = omap2xxx_timer2_addrs,
  308. .user = OCP_USER_MPU | OCP_USER_SDMA,
  309. };
  310. /* l4_core -> timer3 */
  311. static struct omap_hwmod_ocp_if omap2420_l4_core__timer3 = {
  312. .master = &omap2xxx_l4_core_hwmod,
  313. .slave = &omap2xxx_timer3_hwmod,
  314. .clk = "gpt3_ick",
  315. .addr = omap2xxx_timer3_addrs,
  316. .user = OCP_USER_MPU | OCP_USER_SDMA,
  317. };
  318. /* l4_core -> timer4 */
  319. static struct omap_hwmod_ocp_if omap2420_l4_core__timer4 = {
  320. .master = &omap2xxx_l4_core_hwmod,
  321. .slave = &omap2xxx_timer4_hwmod,
  322. .clk = "gpt4_ick",
  323. .addr = omap2xxx_timer4_addrs,
  324. .user = OCP_USER_MPU | OCP_USER_SDMA,
  325. };
  326. /* l4_core -> timer5 */
  327. static struct omap_hwmod_ocp_if omap2420_l4_core__timer5 = {
  328. .master = &omap2xxx_l4_core_hwmod,
  329. .slave = &omap2xxx_timer5_hwmod,
  330. .clk = "gpt5_ick",
  331. .addr = omap2xxx_timer5_addrs,
  332. .user = OCP_USER_MPU | OCP_USER_SDMA,
  333. };
  334. /* l4_core -> timer6 */
  335. static struct omap_hwmod_ocp_if omap2420_l4_core__timer6 = {
  336. .master = &omap2xxx_l4_core_hwmod,
  337. .slave = &omap2xxx_timer6_hwmod,
  338. .clk = "gpt6_ick",
  339. .addr = omap2xxx_timer6_addrs,
  340. .user = OCP_USER_MPU | OCP_USER_SDMA,
  341. };
  342. /* l4_core -> timer7 */
  343. static struct omap_hwmod_ocp_if omap2420_l4_core__timer7 = {
  344. .master = &omap2xxx_l4_core_hwmod,
  345. .slave = &omap2xxx_timer7_hwmod,
  346. .clk = "gpt7_ick",
  347. .addr = omap2xxx_timer7_addrs,
  348. .user = OCP_USER_MPU | OCP_USER_SDMA,
  349. };
  350. /* l4_core -> timer8 */
  351. static struct omap_hwmod_ocp_if omap2420_l4_core__timer8 = {
  352. .master = &omap2xxx_l4_core_hwmod,
  353. .slave = &omap2xxx_timer8_hwmod,
  354. .clk = "gpt8_ick",
  355. .addr = omap2xxx_timer8_addrs,
  356. .user = OCP_USER_MPU | OCP_USER_SDMA,
  357. };
  358. /* l4_core -> timer9 */
  359. static struct omap_hwmod_ocp_if omap2420_l4_core__timer9 = {
  360. .master = &omap2xxx_l4_core_hwmod,
  361. .slave = &omap2xxx_timer9_hwmod,
  362. .clk = "gpt9_ick",
  363. .addr = omap2xxx_timer9_addrs,
  364. .user = OCP_USER_MPU | OCP_USER_SDMA,
  365. };
  366. /* l4_core -> timer10 */
  367. static struct omap_hwmod_ocp_if omap2420_l4_core__timer10 = {
  368. .master = &omap2xxx_l4_core_hwmod,
  369. .slave = &omap2xxx_timer10_hwmod,
  370. .clk = "gpt10_ick",
  371. .addr = omap2_timer10_addrs,
  372. .user = OCP_USER_MPU | OCP_USER_SDMA,
  373. };
  374. /* l4_core -> timer11 */
  375. static struct omap_hwmod_ocp_if omap2420_l4_core__timer11 = {
  376. .master = &omap2xxx_l4_core_hwmod,
  377. .slave = &omap2xxx_timer11_hwmod,
  378. .clk = "gpt11_ick",
  379. .addr = omap2_timer11_addrs,
  380. .user = OCP_USER_MPU | OCP_USER_SDMA,
  381. };
  382. /* l4_core -> timer12 */
  383. static struct omap_hwmod_ocp_if omap2420_l4_core__timer12 = {
  384. .master = &omap2xxx_l4_core_hwmod,
  385. .slave = &omap2xxx_timer12_hwmod,
  386. .clk = "gpt12_ick",
  387. .addr = omap2xxx_timer12_addrs,
  388. .user = OCP_USER_MPU | OCP_USER_SDMA,
  389. };
  390. /* l4_wkup -> wd_timer2 */
  391. static struct omap_hwmod_addr_space omap2420_wd_timer2_addrs[] = {
  392. {
  393. .pa_start = 0x48022000,
  394. .pa_end = 0x4802207f,
  395. .flags = ADDR_TYPE_RT
  396. },
  397. { }
  398. };
  399. static struct omap_hwmod_ocp_if omap2420_l4_wkup__wd_timer2 = {
  400. .master = &omap2xxx_l4_wkup_hwmod,
  401. .slave = &omap2xxx_wd_timer2_hwmod,
  402. .clk = "mpu_wdt_ick",
  403. .addr = omap2420_wd_timer2_addrs,
  404. .user = OCP_USER_MPU | OCP_USER_SDMA,
  405. };
  406. /* l4_core -> dss */
  407. static struct omap_hwmod_ocp_if omap2420_l4_core__dss = {
  408. .master = &omap2xxx_l4_core_hwmod,
  409. .slave = &omap2xxx_dss_core_hwmod,
  410. .clk = "dss_ick",
  411. .addr = omap2_dss_addrs,
  412. .fw = {
  413. .omap2 = {
  414. .l4_fw_region = OMAP2420_L4_CORE_FW_DSS_CORE_REGION,
  415. .flags = OMAP_FIREWALL_L4,
  416. }
  417. },
  418. .user = OCP_USER_MPU | OCP_USER_SDMA,
  419. };
  420. /* l4_core -> dss_dispc */
  421. static struct omap_hwmod_ocp_if omap2420_l4_core__dss_dispc = {
  422. .master = &omap2xxx_l4_core_hwmod,
  423. .slave = &omap2xxx_dss_dispc_hwmod,
  424. .clk = "dss_ick",
  425. .addr = omap2_dss_dispc_addrs,
  426. .fw = {
  427. .omap2 = {
  428. .l4_fw_region = OMAP2420_L4_CORE_FW_DSS_DISPC_REGION,
  429. .flags = OMAP_FIREWALL_L4,
  430. }
  431. },
  432. .user = OCP_USER_MPU | OCP_USER_SDMA,
  433. };
  434. /* l4_core -> dss_rfbi */
  435. static struct omap_hwmod_ocp_if omap2420_l4_core__dss_rfbi = {
  436. .master = &omap2xxx_l4_core_hwmod,
  437. .slave = &omap2xxx_dss_rfbi_hwmod,
  438. .clk = "dss_ick",
  439. .addr = omap2_dss_rfbi_addrs,
  440. .fw = {
  441. .omap2 = {
  442. .l4_fw_region = OMAP2420_L4_CORE_FW_DSS_CORE_REGION,
  443. .flags = OMAP_FIREWALL_L4,
  444. }
  445. },
  446. .user = OCP_USER_MPU | OCP_USER_SDMA,
  447. };
  448. /* l4_core -> dss_venc */
  449. static struct omap_hwmod_ocp_if omap2420_l4_core__dss_venc = {
  450. .master = &omap2xxx_l4_core_hwmod,
  451. .slave = &omap2xxx_dss_venc_hwmod,
  452. .clk = "dss_ick",
  453. .addr = omap2_dss_venc_addrs,
  454. .fw = {
  455. .omap2 = {
  456. .l4_fw_region = OMAP2420_L4_CORE_FW_DSS_VENC_REGION,
  457. .flags = OMAP_FIREWALL_L4,
  458. }
  459. },
  460. .flags = OCPIF_SWSUP_IDLE,
  461. .user = OCP_USER_MPU | OCP_USER_SDMA,
  462. };
  463. /* l4_wkup -> gpio1 */
  464. static struct omap_hwmod_addr_space omap2420_gpio1_addr_space[] = {
  465. {
  466. .pa_start = 0x48018000,
  467. .pa_end = 0x480181ff,
  468. .flags = ADDR_TYPE_RT
  469. },
  470. { }
  471. };
  472. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio1 = {
  473. .master = &omap2xxx_l4_wkup_hwmod,
  474. .slave = &omap2xxx_gpio1_hwmod,
  475. .clk = "gpios_ick",
  476. .addr = omap2420_gpio1_addr_space,
  477. .user = OCP_USER_MPU | OCP_USER_SDMA,
  478. };
  479. /* l4_wkup -> gpio2 */
  480. static struct omap_hwmod_addr_space omap2420_gpio2_addr_space[] = {
  481. {
  482. .pa_start = 0x4801a000,
  483. .pa_end = 0x4801a1ff,
  484. .flags = ADDR_TYPE_RT
  485. },
  486. { }
  487. };
  488. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio2 = {
  489. .master = &omap2xxx_l4_wkup_hwmod,
  490. .slave = &omap2xxx_gpio2_hwmod,
  491. .clk = "gpios_ick",
  492. .addr = omap2420_gpio2_addr_space,
  493. .user = OCP_USER_MPU | OCP_USER_SDMA,
  494. };
  495. /* l4_wkup -> gpio3 */
  496. static struct omap_hwmod_addr_space omap2420_gpio3_addr_space[] = {
  497. {
  498. .pa_start = 0x4801c000,
  499. .pa_end = 0x4801c1ff,
  500. .flags = ADDR_TYPE_RT
  501. },
  502. { }
  503. };
  504. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio3 = {
  505. .master = &omap2xxx_l4_wkup_hwmod,
  506. .slave = &omap2xxx_gpio3_hwmod,
  507. .clk = "gpios_ick",
  508. .addr = omap2420_gpio3_addr_space,
  509. .user = OCP_USER_MPU | OCP_USER_SDMA,
  510. };
  511. /* l4_wkup -> gpio4 */
  512. static struct omap_hwmod_addr_space omap2420_gpio4_addr_space[] = {
  513. {
  514. .pa_start = 0x4801e000,
  515. .pa_end = 0x4801e1ff,
  516. .flags = ADDR_TYPE_RT
  517. },
  518. { }
  519. };
  520. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio4 = {
  521. .master = &omap2xxx_l4_wkup_hwmod,
  522. .slave = &omap2xxx_gpio4_hwmod,
  523. .clk = "gpios_ick",
  524. .addr = omap2420_gpio4_addr_space,
  525. .user = OCP_USER_MPU | OCP_USER_SDMA,
  526. };
  527. /* dma_system -> L3 */
  528. static struct omap_hwmod_ocp_if omap2420_dma_system__l3 = {
  529. .master = &omap2420_dma_system_hwmod,
  530. .slave = &omap2xxx_l3_main_hwmod,
  531. .clk = "core_l3_ck",
  532. .user = OCP_USER_MPU | OCP_USER_SDMA,
  533. };
  534. /* l4_core -> dma_system */
  535. static struct omap_hwmod_ocp_if omap2420_l4_core__dma_system = {
  536. .master = &omap2xxx_l4_core_hwmod,
  537. .slave = &omap2420_dma_system_hwmod,
  538. .clk = "sdma_ick",
  539. .addr = omap2_dma_system_addrs,
  540. .user = OCP_USER_MPU | OCP_USER_SDMA,
  541. };
  542. /* l4_core -> mailbox */
  543. static struct omap_hwmod_ocp_if omap2420_l4_core__mailbox = {
  544. .master = &omap2xxx_l4_core_hwmod,
  545. .slave = &omap2420_mailbox_hwmod,
  546. .addr = omap2_mailbox_addrs,
  547. .user = OCP_USER_MPU | OCP_USER_SDMA,
  548. };
  549. /* l4_core -> mcbsp1 */
  550. static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp1 = {
  551. .master = &omap2xxx_l4_core_hwmod,
  552. .slave = &omap2420_mcbsp1_hwmod,
  553. .clk = "mcbsp1_ick",
  554. .addr = omap2_mcbsp1_addrs,
  555. .user = OCP_USER_MPU | OCP_USER_SDMA,
  556. };
  557. /* l4_core -> mcbsp2 */
  558. static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp2 = {
  559. .master = &omap2xxx_l4_core_hwmod,
  560. .slave = &omap2420_mcbsp2_hwmod,
  561. .clk = "mcbsp2_ick",
  562. .addr = omap2xxx_mcbsp2_addrs,
  563. .user = OCP_USER_MPU | OCP_USER_SDMA,
  564. };
  565. static struct omap_hwmod_ocp_if *omap2420_hwmod_ocp_ifs[] __initdata = {
  566. &omap2420_l3_main__l4_core,
  567. &omap2420_mpu__l3_main,
  568. &omap2420_dss__l3,
  569. &omap2420_l4_core__mcspi1,
  570. &omap2420_l4_core__mcspi2,
  571. &omap2420_l4_core__l4_wkup,
  572. &omap2_l4_core__uart1,
  573. &omap2_l4_core__uart2,
  574. &omap2_l4_core__uart3,
  575. &omap2420_l4_core__i2c1,
  576. &omap2420_l4_core__i2c2,
  577. &omap2420_l3__iva,
  578. &omap2420_l4_wkup__timer1,
  579. &omap2420_l4_core__timer2,
  580. &omap2420_l4_core__timer3,
  581. &omap2420_l4_core__timer4,
  582. &omap2420_l4_core__timer5,
  583. &omap2420_l4_core__timer6,
  584. &omap2420_l4_core__timer7,
  585. &omap2420_l4_core__timer8,
  586. &omap2420_l4_core__timer9,
  587. &omap2420_l4_core__timer10,
  588. &omap2420_l4_core__timer11,
  589. &omap2420_l4_core__timer12,
  590. &omap2420_l4_wkup__wd_timer2,
  591. &omap2420_l4_core__dss,
  592. &omap2420_l4_core__dss_dispc,
  593. &omap2420_l4_core__dss_rfbi,
  594. &omap2420_l4_core__dss_venc,
  595. &omap2420_l4_wkup__gpio1,
  596. &omap2420_l4_wkup__gpio2,
  597. &omap2420_l4_wkup__gpio3,
  598. &omap2420_l4_wkup__gpio4,
  599. &omap2420_dma_system__l3,
  600. &omap2420_l4_core__dma_system,
  601. &omap2420_l4_core__mailbox,
  602. &omap2420_l4_core__mcbsp1,
  603. &omap2420_l4_core__mcbsp2,
  604. NULL,
  605. };
  606. int __init omap2420_hwmod_init(void)
  607. {
  608. return omap_hwmod_register_links(omap2420_hwmod_ocp_ifs);
  609. }