omap-mcbsp.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789
  1. /*
  2. * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
  3. *
  4. * Copyright (C) 2008 Nokia Corporation
  5. *
  6. * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
  7. * Peter Ujfalusi <peter.ujfalusi@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. */
  24. #include <linux/init.h>
  25. #include <linux/module.h>
  26. #include <linux/device.h>
  27. #include <sound/core.h>
  28. #include <sound/pcm.h>
  29. #include <sound/pcm_params.h>
  30. #include <sound/initval.h>
  31. #include <sound/soc.h>
  32. #include <plat/dma.h>
  33. #include <plat/mcbsp.h>
  34. #include "mcbsp.h"
  35. #include "omap-mcbsp.h"
  36. #include "omap-pcm.h"
  37. #define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000)
  38. #define OMAP_MCBSP_SOC_SINGLE_S16_EXT(xname, xmin, xmax, \
  39. xhandler_get, xhandler_put) \
  40. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  41. .info = omap_mcbsp_st_info_volsw, \
  42. .get = xhandler_get, .put = xhandler_put, \
  43. .private_value = (unsigned long) &(struct soc_mixer_control) \
  44. {.min = xmin, .max = xmax} }
  45. enum {
  46. OMAP_MCBSP_WORD_8 = 0,
  47. OMAP_MCBSP_WORD_12,
  48. OMAP_MCBSP_WORD_16,
  49. OMAP_MCBSP_WORD_20,
  50. OMAP_MCBSP_WORD_24,
  51. OMAP_MCBSP_WORD_32,
  52. };
  53. /*
  54. * Stream DMA parameters. DMA request line and port address are set runtime
  55. * since they are different between OMAP1 and later OMAPs
  56. */
  57. static void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream)
  58. {
  59. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  60. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  61. struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
  62. struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
  63. struct omap_pcm_dma_data *dma_data;
  64. int words;
  65. dma_data = snd_soc_dai_get_dma_data(rtd->cpu_dai, substream);
  66. /* TODO: Currently, MODE_ELEMENT == MODE_FRAME */
  67. if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD)
  68. /*
  69. * Configure McBSP threshold based on either:
  70. * packet_size, when the sDMA is in packet mode, or
  71. * based on the period size.
  72. */
  73. if (dma_data->packet_size)
  74. words = dma_data->packet_size;
  75. else
  76. words = snd_pcm_lib_period_bytes(substream) /
  77. (mcbsp_data->wlen / 8);
  78. else
  79. words = 1;
  80. /* Configure McBSP internal buffer usage */
  81. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  82. omap_mcbsp_set_tx_threshold(mcbsp, words);
  83. else
  84. omap_mcbsp_set_rx_threshold(mcbsp, words);
  85. }
  86. static int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params,
  87. struct snd_pcm_hw_rule *rule)
  88. {
  89. struct snd_interval *buffer_size = hw_param_interval(params,
  90. SNDRV_PCM_HW_PARAM_BUFFER_SIZE);
  91. struct snd_interval *channels = hw_param_interval(params,
  92. SNDRV_PCM_HW_PARAM_CHANNELS);
  93. struct omap_mcbsp *mcbsp = rule->private;
  94. struct snd_interval frames;
  95. int size;
  96. snd_interval_any(&frames);
  97. size = mcbsp->pdata->buffer_size;
  98. frames.min = size / channels->min;
  99. frames.integer = 1;
  100. return snd_interval_refine(buffer_size, &frames);
  101. }
  102. static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
  103. struct snd_soc_dai *cpu_dai)
  104. {
  105. struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
  106. int err = 0;
  107. if (!cpu_dai->active)
  108. err = omap_mcbsp_request(mcbsp);
  109. /*
  110. * OMAP3 McBSP FIFO is word structured.
  111. * McBSP2 has 1024 + 256 = 1280 word long buffer,
  112. * McBSP1,3,4,5 has 128 word long buffer
  113. * This means that the size of the FIFO depends on the sample format.
  114. * For example on McBSP3:
  115. * 16bit samples: size is 128 * 2 = 256 bytes
  116. * 32bit samples: size is 128 * 4 = 512 bytes
  117. * It is simpler to place constraint for buffer and period based on
  118. * channels.
  119. * McBSP3 as example again (16 or 32 bit samples):
  120. * 1 channel (mono): size is 128 frames (128 words)
  121. * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words)
  122. * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words)
  123. */
  124. if (mcbsp->pdata->buffer_size) {
  125. /*
  126. * Rule for the buffer size. We should not allow
  127. * smaller buffer than the FIFO size to avoid underruns
  128. */
  129. snd_pcm_hw_rule_add(substream->runtime, 0,
  130. SNDRV_PCM_HW_PARAM_CHANNELS,
  131. omap_mcbsp_hwrule_min_buffersize,
  132. mcbsp,
  133. SNDRV_PCM_HW_PARAM_BUFFER_SIZE, -1);
  134. /* Make sure, that the period size is always even */
  135. snd_pcm_hw_constraint_step(substream->runtime, 0,
  136. SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
  137. }
  138. return err;
  139. }
  140. static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
  141. struct snd_soc_dai *cpu_dai)
  142. {
  143. struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
  144. struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
  145. if (!cpu_dai->active) {
  146. omap_mcbsp_free(mcbsp);
  147. mcbsp_data->configured = 0;
  148. }
  149. }
  150. static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
  151. struct snd_soc_dai *cpu_dai)
  152. {
  153. struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
  154. struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
  155. int err = 0, play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  156. switch (cmd) {
  157. case SNDRV_PCM_TRIGGER_START:
  158. case SNDRV_PCM_TRIGGER_RESUME:
  159. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  160. mcbsp_data->active++;
  161. omap_mcbsp_start(mcbsp, play, !play);
  162. break;
  163. case SNDRV_PCM_TRIGGER_STOP:
  164. case SNDRV_PCM_TRIGGER_SUSPEND:
  165. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  166. omap_mcbsp_stop(mcbsp, play, !play);
  167. mcbsp_data->active--;
  168. break;
  169. default:
  170. err = -EINVAL;
  171. }
  172. return err;
  173. }
  174. static snd_pcm_sframes_t omap_mcbsp_dai_delay(
  175. struct snd_pcm_substream *substream,
  176. struct snd_soc_dai *dai)
  177. {
  178. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  179. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  180. struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
  181. u16 fifo_use;
  182. snd_pcm_sframes_t delay;
  183. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  184. fifo_use = omap_mcbsp_get_tx_delay(mcbsp);
  185. else
  186. fifo_use = omap_mcbsp_get_rx_delay(mcbsp);
  187. /*
  188. * Divide the used locations with the channel count to get the
  189. * FIFO usage in samples (don't care about partial samples in the
  190. * buffer).
  191. */
  192. delay = fifo_use / substream->runtime->channels;
  193. return delay;
  194. }
  195. static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
  196. struct snd_pcm_hw_params *params,
  197. struct snd_soc_dai *cpu_dai)
  198. {
  199. struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
  200. struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
  201. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  202. struct omap_pcm_dma_data *dma_data;
  203. int dma;
  204. int wlen, channels, wpf, sync_mode = OMAP_DMA_SYNC_ELEMENT;
  205. int pkt_size = 0;
  206. unsigned long port;
  207. unsigned int format, div, framesize, master;
  208. dma_data = &mcbsp_data->dma_data[substream->stream];
  209. dma = omap_mcbsp_dma_ch_params(mcbsp, substream->stream);
  210. port = omap_mcbsp_dma_reg_params(mcbsp, substream->stream);
  211. switch (params_format(params)) {
  212. case SNDRV_PCM_FORMAT_S16_LE:
  213. dma_data->data_type = OMAP_DMA_DATA_TYPE_S16;
  214. wlen = 16;
  215. break;
  216. case SNDRV_PCM_FORMAT_S32_LE:
  217. dma_data->data_type = OMAP_DMA_DATA_TYPE_S32;
  218. wlen = 32;
  219. break;
  220. default:
  221. return -EINVAL;
  222. }
  223. if (mcbsp->pdata->buffer_size) {
  224. dma_data->set_threshold = omap_mcbsp_set_threshold;
  225. /* TODO: Currently, MODE_ELEMENT == MODE_FRAME */
  226. if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
  227. int period_words, max_thrsh;
  228. period_words = params_period_bytes(params) / (wlen / 8);
  229. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  230. max_thrsh = mcbsp->max_tx_thres;
  231. else
  232. max_thrsh = mcbsp->max_rx_thres;
  233. /*
  234. * If the period contains less or equal number of words,
  235. * we are using the original threshold mode setup:
  236. * McBSP threshold = sDMA frame size = period_size
  237. * Otherwise we switch to sDMA packet mode:
  238. * McBSP threshold = sDMA packet size
  239. * sDMA frame size = period size
  240. */
  241. if (period_words > max_thrsh) {
  242. int divider = 0;
  243. /*
  244. * Look for the biggest threshold value, which
  245. * divides the period size evenly.
  246. */
  247. divider = period_words / max_thrsh;
  248. if (period_words % max_thrsh)
  249. divider++;
  250. while (period_words % divider &&
  251. divider < period_words)
  252. divider++;
  253. if (divider == period_words)
  254. return -EINVAL;
  255. pkt_size = period_words / divider;
  256. sync_mode = OMAP_DMA_SYNC_PACKET;
  257. } else {
  258. sync_mode = OMAP_DMA_SYNC_FRAME;
  259. }
  260. }
  261. }
  262. dma_data->name = substream->stream ? "Audio Capture" : "Audio Playback";
  263. dma_data->dma_req = dma;
  264. dma_data->port_addr = port;
  265. dma_data->sync_mode = sync_mode;
  266. dma_data->packet_size = pkt_size;
  267. snd_soc_dai_set_dma_data(cpu_dai, substream, dma_data);
  268. if (mcbsp_data->configured) {
  269. /* McBSP already configured by another stream */
  270. return 0;
  271. }
  272. regs->rcr2 &= ~(RPHASE | RFRLEN2(0x7f) | RWDLEN2(7));
  273. regs->xcr2 &= ~(RPHASE | XFRLEN2(0x7f) | XWDLEN2(7));
  274. regs->rcr1 &= ~(RFRLEN1(0x7f) | RWDLEN1(7));
  275. regs->xcr1 &= ~(XFRLEN1(0x7f) | XWDLEN1(7));
  276. format = mcbsp_data->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
  277. wpf = channels = params_channels(params);
  278. if (channels == 2 && (format == SND_SOC_DAIFMT_I2S ||
  279. format == SND_SOC_DAIFMT_LEFT_J)) {
  280. /* Use dual-phase frames */
  281. regs->rcr2 |= RPHASE;
  282. regs->xcr2 |= XPHASE;
  283. /* Set 1 word per (McBSP) frame for phase1 and phase2 */
  284. wpf--;
  285. regs->rcr2 |= RFRLEN2(wpf - 1);
  286. regs->xcr2 |= XFRLEN2(wpf - 1);
  287. }
  288. regs->rcr1 |= RFRLEN1(wpf - 1);
  289. regs->xcr1 |= XFRLEN1(wpf - 1);
  290. switch (params_format(params)) {
  291. case SNDRV_PCM_FORMAT_S16_LE:
  292. /* Set word lengths */
  293. regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
  294. regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
  295. regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
  296. regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
  297. break;
  298. case SNDRV_PCM_FORMAT_S32_LE:
  299. /* Set word lengths */
  300. regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_32);
  301. regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_32);
  302. regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_32);
  303. regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_32);
  304. break;
  305. default:
  306. /* Unsupported PCM format */
  307. return -EINVAL;
  308. }
  309. /* In McBSP master modes, FRAME (i.e. sample rate) is generated
  310. * by _counting_ BCLKs. Calculate frame size in BCLKs */
  311. master = mcbsp_data->fmt & SND_SOC_DAIFMT_MASTER_MASK;
  312. if (master == SND_SOC_DAIFMT_CBS_CFS) {
  313. div = mcbsp_data->clk_div ? mcbsp_data->clk_div : 1;
  314. framesize = (mcbsp_data->in_freq / div) / params_rate(params);
  315. if (framesize < wlen * channels) {
  316. printk(KERN_ERR "%s: not enough bandwidth for desired rate and "
  317. "channels\n", __func__);
  318. return -EINVAL;
  319. }
  320. } else
  321. framesize = wlen * channels;
  322. /* Set FS period and length in terms of bit clock periods */
  323. regs->srgr2 &= ~FPER(0xfff);
  324. regs->srgr1 &= ~FWID(0xff);
  325. switch (format) {
  326. case SND_SOC_DAIFMT_I2S:
  327. case SND_SOC_DAIFMT_LEFT_J:
  328. regs->srgr2 |= FPER(framesize - 1);
  329. regs->srgr1 |= FWID((framesize >> 1) - 1);
  330. break;
  331. case SND_SOC_DAIFMT_DSP_A:
  332. case SND_SOC_DAIFMT_DSP_B:
  333. regs->srgr2 |= FPER(framesize - 1);
  334. regs->srgr1 |= FWID(0);
  335. break;
  336. }
  337. omap_mcbsp_config(mcbsp, &mcbsp_data->regs);
  338. mcbsp_data->wlen = wlen;
  339. mcbsp_data->configured = 1;
  340. return 0;
  341. }
  342. /*
  343. * This must be called before _set_clkdiv and _set_sysclk since McBSP register
  344. * cache is initialized here
  345. */
  346. static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  347. unsigned int fmt)
  348. {
  349. struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
  350. struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
  351. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  352. bool inv_fs = false;
  353. if (mcbsp_data->configured)
  354. return 0;
  355. mcbsp_data->fmt = fmt;
  356. memset(regs, 0, sizeof(*regs));
  357. /* Generic McBSP register settings */
  358. regs->spcr2 |= XINTM(3) | FREE;
  359. regs->spcr1 |= RINTM(3);
  360. /* RFIG and XFIG are not defined in 34xx */
  361. if (!cpu_is_omap34xx() && !cpu_is_omap44xx()) {
  362. regs->rcr2 |= RFIG;
  363. regs->xcr2 |= XFIG;
  364. }
  365. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  366. regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE;
  367. regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE;
  368. }
  369. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  370. case SND_SOC_DAIFMT_I2S:
  371. /* 1-bit data delay */
  372. regs->rcr2 |= RDATDLY(1);
  373. regs->xcr2 |= XDATDLY(1);
  374. break;
  375. case SND_SOC_DAIFMT_LEFT_J:
  376. /* 0-bit data delay */
  377. regs->rcr2 |= RDATDLY(0);
  378. regs->xcr2 |= XDATDLY(0);
  379. regs->spcr1 |= RJUST(2);
  380. /* Invert FS polarity configuration */
  381. inv_fs = true;
  382. break;
  383. case SND_SOC_DAIFMT_DSP_A:
  384. /* 1-bit data delay */
  385. regs->rcr2 |= RDATDLY(1);
  386. regs->xcr2 |= XDATDLY(1);
  387. /* Invert FS polarity configuration */
  388. inv_fs = true;
  389. break;
  390. case SND_SOC_DAIFMT_DSP_B:
  391. /* 0-bit data delay */
  392. regs->rcr2 |= RDATDLY(0);
  393. regs->xcr2 |= XDATDLY(0);
  394. /* Invert FS polarity configuration */
  395. inv_fs = true;
  396. break;
  397. default:
  398. /* Unsupported data format */
  399. return -EINVAL;
  400. }
  401. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  402. case SND_SOC_DAIFMT_CBS_CFS:
  403. /* McBSP master. Set FS and bit clocks as outputs */
  404. regs->pcr0 |= FSXM | FSRM |
  405. CLKXM | CLKRM;
  406. /* Sample rate generator drives the FS */
  407. regs->srgr2 |= FSGM;
  408. break;
  409. case SND_SOC_DAIFMT_CBM_CFM:
  410. /* McBSP slave */
  411. break;
  412. default:
  413. /* Unsupported master/slave configuration */
  414. return -EINVAL;
  415. }
  416. /* Set bit clock (CLKX/CLKR) and FS polarities */
  417. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  418. case SND_SOC_DAIFMT_NB_NF:
  419. /*
  420. * Normal BCLK + FS.
  421. * FS active low. TX data driven on falling edge of bit clock
  422. * and RX data sampled on rising edge of bit clock.
  423. */
  424. regs->pcr0 |= FSXP | FSRP |
  425. CLKXP | CLKRP;
  426. break;
  427. case SND_SOC_DAIFMT_NB_IF:
  428. regs->pcr0 |= CLKXP | CLKRP;
  429. break;
  430. case SND_SOC_DAIFMT_IB_NF:
  431. regs->pcr0 |= FSXP | FSRP;
  432. break;
  433. case SND_SOC_DAIFMT_IB_IF:
  434. break;
  435. default:
  436. return -EINVAL;
  437. }
  438. if (inv_fs == true)
  439. regs->pcr0 ^= FSXP | FSRP;
  440. return 0;
  441. }
  442. static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
  443. int div_id, int div)
  444. {
  445. struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
  446. struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
  447. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  448. if (div_id != OMAP_MCBSP_CLKGDV)
  449. return -ENODEV;
  450. mcbsp_data->clk_div = div;
  451. regs->srgr1 &= ~CLKGDV(0xff);
  452. regs->srgr1 |= CLKGDV(div - 1);
  453. return 0;
  454. }
  455. static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
  456. int clk_id, unsigned int freq,
  457. int dir)
  458. {
  459. struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
  460. struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
  461. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  462. int err = 0;
  463. if (mcbsp_data->active) {
  464. if (freq == mcbsp_data->in_freq)
  465. return 0;
  466. else
  467. return -EBUSY;
  468. }
  469. /* The McBSP signal muxing functions are only available on McBSP1 */
  470. if (clk_id == OMAP_MCBSP_CLKR_SRC_CLKR ||
  471. clk_id == OMAP_MCBSP_CLKR_SRC_CLKX ||
  472. clk_id == OMAP_MCBSP_FSR_SRC_FSR ||
  473. clk_id == OMAP_MCBSP_FSR_SRC_FSX)
  474. if (cpu_class_is_omap1() || cpu_dai->id != 1)
  475. return -EINVAL;
  476. mcbsp_data->in_freq = freq;
  477. regs->srgr2 &= ~CLKSM;
  478. regs->pcr0 &= ~SCLKME;
  479. switch (clk_id) {
  480. case OMAP_MCBSP_SYSCLK_CLK:
  481. regs->srgr2 |= CLKSM;
  482. break;
  483. case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
  484. if (cpu_class_is_omap1()) {
  485. err = -EINVAL;
  486. break;
  487. }
  488. err = omap2_mcbsp_set_clks_src(mcbsp,
  489. MCBSP_CLKS_PRCM_SRC);
  490. break;
  491. case OMAP_MCBSP_SYSCLK_CLKS_EXT:
  492. if (cpu_class_is_omap1()) {
  493. err = 0;
  494. break;
  495. }
  496. err = omap2_mcbsp_set_clks_src(mcbsp,
  497. MCBSP_CLKS_PAD_SRC);
  498. break;
  499. case OMAP_MCBSP_SYSCLK_CLKX_EXT:
  500. regs->srgr2 |= CLKSM;
  501. case OMAP_MCBSP_SYSCLK_CLKR_EXT:
  502. regs->pcr0 |= SCLKME;
  503. break;
  504. case OMAP_MCBSP_CLKR_SRC_CLKR:
  505. if (cpu_class_is_omap1())
  506. break;
  507. omap2_mcbsp1_mux_clkr_src(mcbsp, CLKR_SRC_CLKR);
  508. break;
  509. case OMAP_MCBSP_CLKR_SRC_CLKX:
  510. if (cpu_class_is_omap1())
  511. break;
  512. omap2_mcbsp1_mux_clkr_src(mcbsp, CLKR_SRC_CLKX);
  513. break;
  514. case OMAP_MCBSP_FSR_SRC_FSR:
  515. if (cpu_class_is_omap1())
  516. break;
  517. omap2_mcbsp1_mux_fsr_src(mcbsp, FSR_SRC_FSR);
  518. break;
  519. case OMAP_MCBSP_FSR_SRC_FSX:
  520. if (cpu_class_is_omap1())
  521. break;
  522. omap2_mcbsp1_mux_fsr_src(mcbsp, FSR_SRC_FSX);
  523. break;
  524. default:
  525. err = -ENODEV;
  526. }
  527. return err;
  528. }
  529. static const struct snd_soc_dai_ops mcbsp_dai_ops = {
  530. .startup = omap_mcbsp_dai_startup,
  531. .shutdown = omap_mcbsp_dai_shutdown,
  532. .trigger = omap_mcbsp_dai_trigger,
  533. .delay = omap_mcbsp_dai_delay,
  534. .hw_params = omap_mcbsp_dai_hw_params,
  535. .set_fmt = omap_mcbsp_dai_set_dai_fmt,
  536. .set_clkdiv = omap_mcbsp_dai_set_clkdiv,
  537. .set_sysclk = omap_mcbsp_dai_set_dai_sysclk,
  538. };
  539. static struct snd_soc_dai_driver omap_mcbsp_dai = {
  540. .playback = {
  541. .channels_min = 1,
  542. .channels_max = 16,
  543. .rates = OMAP_MCBSP_RATES,
  544. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
  545. },
  546. .capture = {
  547. .channels_min = 1,
  548. .channels_max = 16,
  549. .rates = OMAP_MCBSP_RATES,
  550. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
  551. },
  552. .ops = &mcbsp_dai_ops,
  553. };
  554. static int omap_mcbsp_st_info_volsw(struct snd_kcontrol *kcontrol,
  555. struct snd_ctl_elem_info *uinfo)
  556. {
  557. struct soc_mixer_control *mc =
  558. (struct soc_mixer_control *)kcontrol->private_value;
  559. int max = mc->max;
  560. int min = mc->min;
  561. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  562. uinfo->count = 1;
  563. uinfo->value.integer.min = min;
  564. uinfo->value.integer.max = max;
  565. return 0;
  566. }
  567. #define OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(channel) \
  568. static int \
  569. omap_mcbsp_set_st_ch##channel##_volume(struct snd_kcontrol *kc, \
  570. struct snd_ctl_elem_value *uc) \
  571. { \
  572. struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
  573. struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
  574. struct soc_mixer_control *mc = \
  575. (struct soc_mixer_control *)kc->private_value; \
  576. int max = mc->max; \
  577. int min = mc->min; \
  578. int val = uc->value.integer.value[0]; \
  579. \
  580. if (val < min || val > max) \
  581. return -EINVAL; \
  582. \
  583. /* OMAP McBSP implementation uses index values 0..4 */ \
  584. return omap_st_set_chgain(mcbsp, channel, val); \
  585. }
  586. #define OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(channel) \
  587. static int \
  588. omap_mcbsp_get_st_ch##channel##_volume(struct snd_kcontrol *kc, \
  589. struct snd_ctl_elem_value *uc) \
  590. { \
  591. struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
  592. struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
  593. s16 chgain; \
  594. \
  595. if (omap_st_get_chgain(mcbsp, channel, &chgain)) \
  596. return -EAGAIN; \
  597. \
  598. uc->value.integer.value[0] = chgain; \
  599. return 0; \
  600. }
  601. OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(0)
  602. OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(1)
  603. OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(0)
  604. OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(1)
  605. static int omap_mcbsp_st_put_mode(struct snd_kcontrol *kcontrol,
  606. struct snd_ctl_elem_value *ucontrol)
  607. {
  608. struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
  609. struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
  610. u8 value = ucontrol->value.integer.value[0];
  611. if (value == omap_st_is_enabled(mcbsp))
  612. return 0;
  613. if (value)
  614. omap_st_enable(mcbsp);
  615. else
  616. omap_st_disable(mcbsp);
  617. return 1;
  618. }
  619. static int omap_mcbsp_st_get_mode(struct snd_kcontrol *kcontrol,
  620. struct snd_ctl_elem_value *ucontrol)
  621. {
  622. struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
  623. struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
  624. ucontrol->value.integer.value[0] = omap_st_is_enabled(mcbsp);
  625. return 0;
  626. }
  627. static const struct snd_kcontrol_new omap_mcbsp2_st_controls[] = {
  628. SOC_SINGLE_EXT("McBSP2 Sidetone Switch", 1, 0, 1, 0,
  629. omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
  630. OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 0 Volume",
  631. -32768, 32767,
  632. omap_mcbsp_get_st_ch0_volume,
  633. omap_mcbsp_set_st_ch0_volume),
  634. OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 1 Volume",
  635. -32768, 32767,
  636. omap_mcbsp_get_st_ch1_volume,
  637. omap_mcbsp_set_st_ch1_volume),
  638. };
  639. static const struct snd_kcontrol_new omap_mcbsp3_st_controls[] = {
  640. SOC_SINGLE_EXT("McBSP3 Sidetone Switch", 2, 0, 1, 0,
  641. omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
  642. OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 0 Volume",
  643. -32768, 32767,
  644. omap_mcbsp_get_st_ch0_volume,
  645. omap_mcbsp_set_st_ch0_volume),
  646. OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 1 Volume",
  647. -32768, 32767,
  648. omap_mcbsp_get_st_ch1_volume,
  649. omap_mcbsp_set_st_ch1_volume),
  650. };
  651. int omap_mcbsp_st_add_controls(struct snd_soc_pcm_runtime *rtd)
  652. {
  653. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  654. struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
  655. if (!mcbsp->st_data)
  656. return -ENODEV;
  657. switch (cpu_dai->id) {
  658. case 2: /* McBSP 2 */
  659. return snd_soc_add_dai_controls(cpu_dai,
  660. omap_mcbsp2_st_controls,
  661. ARRAY_SIZE(omap_mcbsp2_st_controls));
  662. case 3: /* McBSP 3 */
  663. return snd_soc_add_dai_controls(cpu_dai,
  664. omap_mcbsp3_st_controls,
  665. ARRAY_SIZE(omap_mcbsp3_st_controls));
  666. default:
  667. break;
  668. }
  669. return -EINVAL;
  670. }
  671. EXPORT_SYMBOL_GPL(omap_mcbsp_st_add_controls);
  672. static __devinit int asoc_mcbsp_probe(struct platform_device *pdev)
  673. {
  674. int ret;
  675. ret = omap_mcbsp_probe(pdev);
  676. if (!ret)
  677. return snd_soc_register_dai(&pdev->dev, &omap_mcbsp_dai);
  678. return ret;
  679. }
  680. static int __devexit asoc_mcbsp_remove(struct platform_device *pdev)
  681. {
  682. omap_mcbsp_remove(pdev);
  683. snd_soc_unregister_dai(&pdev->dev);
  684. return 0;
  685. }
  686. static struct platform_driver asoc_mcbsp_driver = {
  687. .driver = {
  688. .name = "omap-mcbsp",
  689. .owner = THIS_MODULE,
  690. },
  691. .probe = asoc_mcbsp_probe,
  692. .remove = __devexit_p(asoc_mcbsp_remove),
  693. };
  694. module_platform_driver(asoc_mcbsp_driver);
  695. MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@bitmer.com>");
  696. MODULE_DESCRIPTION("OMAP I2S SoC Interface");
  697. MODULE_LICENSE("GPL");