emulate.c 87 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_emulate.h>
  33. #include "x86.h"
  34. #include "tss.h"
  35. /*
  36. * Opcode effective-address decode tables.
  37. * Note that we only emulate instructions that have at least one memory
  38. * operand (excluding implicit stack references). We assume that stack
  39. * references and instruction fetches will never occur in special memory
  40. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  41. * not be handled.
  42. */
  43. /* Operand sizes: 8-bit operands or specified/overridden size. */
  44. #define ByteOp (1<<0) /* 8-bit operands. */
  45. /* Destination operand type. */
  46. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  47. #define DstReg (2<<1) /* Register operand. */
  48. #define DstMem (3<<1) /* Memory operand. */
  49. #define DstAcc (4<<1) /* Destination Accumulator */
  50. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  51. #define DstMask (7<<1)
  52. /* Source operand type. */
  53. #define SrcNone (0<<4) /* No source operand. */
  54. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  55. #define SrcReg (1<<4) /* Register operand. */
  56. #define SrcMem (2<<4) /* Memory operand. */
  57. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  58. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  59. #define SrcImm (5<<4) /* Immediate operand. */
  60. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  61. #define SrcOne (7<<4) /* Implied '1' */
  62. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  63. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  64. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  65. #define SrcMask (0xf<<4)
  66. /* Generic ModRM decode. */
  67. #define ModRM (1<<8)
  68. /* Destination is only written; never read. */
  69. #define Mov (1<<9)
  70. #define BitOp (1<<10)
  71. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  72. #define String (1<<12) /* String instruction (rep capable) */
  73. #define Stack (1<<13) /* Stack instruction (push/pop) */
  74. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  75. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  76. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  77. /* Misc flags */
  78. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  79. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  80. #define No64 (1<<28)
  81. /* Source 2 operand type */
  82. #define Src2None (0<<29)
  83. #define Src2CL (1<<29)
  84. #define Src2ImmByte (2<<29)
  85. #define Src2One (3<<29)
  86. #define Src2Imm16 (4<<29)
  87. #define Src2Mem16 (5<<29) /* Used for Ep encoding. First argument has to be
  88. in memory and second argument is located
  89. immediately after the first one in memory. */
  90. #define Src2Mask (7<<29)
  91. enum {
  92. Group1_80, Group1_81, Group1_82, Group1_83,
  93. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  94. Group8, Group9,
  95. };
  96. static u32 opcode_table[256] = {
  97. /* 0x00 - 0x07 */
  98. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  99. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  100. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  101. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  102. /* 0x08 - 0x0F */
  103. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  104. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  105. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  106. ImplicitOps | Stack | No64, 0,
  107. /* 0x10 - 0x17 */
  108. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  109. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  110. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  111. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  112. /* 0x18 - 0x1F */
  113. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  114. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  115. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  116. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  117. /* 0x20 - 0x27 */
  118. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  119. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  120. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  121. /* 0x28 - 0x2F */
  122. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  123. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  124. 0, 0, 0, 0,
  125. /* 0x30 - 0x37 */
  126. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  127. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  128. 0, 0, 0, 0,
  129. /* 0x38 - 0x3F */
  130. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  131. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  132. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  133. 0, 0,
  134. /* 0x40 - 0x47 */
  135. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  136. /* 0x48 - 0x4F */
  137. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  138. /* 0x50 - 0x57 */
  139. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  140. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  141. /* 0x58 - 0x5F */
  142. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  143. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  144. /* 0x60 - 0x67 */
  145. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  146. 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  147. 0, 0, 0, 0,
  148. /* 0x68 - 0x6F */
  149. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  150. DstDI | ByteOp | Mov | String, DstDI | Mov | String, /* insb, insw/insd */
  151. SrcSI | ByteOp | ImplicitOps | String, SrcSI | ImplicitOps | String, /* outsb, outsw/outsd */
  152. /* 0x70 - 0x77 */
  153. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  154. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  155. /* 0x78 - 0x7F */
  156. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  157. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  158. /* 0x80 - 0x87 */
  159. Group | Group1_80, Group | Group1_81,
  160. Group | Group1_82, Group | Group1_83,
  161. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  162. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  163. /* 0x88 - 0x8F */
  164. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  165. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  166. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  167. DstReg | SrcMem | ModRM | Mov, Group | Group1A,
  168. /* 0x90 - 0x97 */
  169. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  170. /* 0x98 - 0x9F */
  171. 0, 0, SrcImm | Src2Imm16 | No64, 0,
  172. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  173. /* 0xA0 - 0xA7 */
  174. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  175. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  176. ByteOp | SrcSI | DstDI | Mov | String, SrcSI | DstDI | Mov | String,
  177. ByteOp | SrcSI | DstDI | String, SrcSI | DstDI | String,
  178. /* 0xA8 - 0xAF */
  179. 0, 0, ByteOp | DstDI | Mov | String, DstDI | Mov | String,
  180. ByteOp | SrcSI | DstAcc | Mov | String, SrcSI | DstAcc | Mov | String,
  181. ByteOp | DstDI | String, DstDI | String,
  182. /* 0xB0 - 0xB7 */
  183. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  184. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  185. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  186. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  187. /* 0xB8 - 0xBF */
  188. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  189. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  190. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  191. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  192. /* 0xC0 - 0xC7 */
  193. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  194. 0, ImplicitOps | Stack, 0, 0,
  195. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  196. /* 0xC8 - 0xCF */
  197. 0, 0, 0, ImplicitOps | Stack,
  198. ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
  199. /* 0xD0 - 0xD7 */
  200. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  201. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  202. 0, 0, 0, 0,
  203. /* 0xD8 - 0xDF */
  204. 0, 0, 0, 0, 0, 0, 0, 0,
  205. /* 0xE0 - 0xE7 */
  206. 0, 0, 0, 0,
  207. ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
  208. ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
  209. /* 0xE8 - 0xEF */
  210. SrcImm | Stack, SrcImm | ImplicitOps,
  211. SrcImmU | Src2Imm16 | No64, SrcImmByte | ImplicitOps,
  212. SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
  213. SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
  214. /* 0xF0 - 0xF7 */
  215. 0, 0, 0, 0,
  216. ImplicitOps | Priv, ImplicitOps, Group | Group3_Byte, Group | Group3,
  217. /* 0xF8 - 0xFF */
  218. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  219. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  220. };
  221. static u32 twobyte_table[256] = {
  222. /* 0x00 - 0x0F */
  223. 0, Group | GroupDual | Group7, 0, 0,
  224. 0, ImplicitOps, ImplicitOps | Priv, 0,
  225. ImplicitOps | Priv, ImplicitOps | Priv, 0, 0,
  226. 0, ImplicitOps | ModRM, 0, 0,
  227. /* 0x10 - 0x1F */
  228. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  229. /* 0x20 - 0x2F */
  230. ModRM | ImplicitOps | Priv, ModRM | Priv,
  231. ModRM | ImplicitOps | Priv, ModRM | Priv,
  232. 0, 0, 0, 0,
  233. 0, 0, 0, 0, 0, 0, 0, 0,
  234. /* 0x30 - 0x3F */
  235. ImplicitOps | Priv, 0, ImplicitOps | Priv, 0,
  236. ImplicitOps, ImplicitOps | Priv, 0, 0,
  237. 0, 0, 0, 0, 0, 0, 0, 0,
  238. /* 0x40 - 0x47 */
  239. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  240. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  241. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  242. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  243. /* 0x48 - 0x4F */
  244. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  245. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  246. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  247. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  248. /* 0x50 - 0x5F */
  249. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  250. /* 0x60 - 0x6F */
  251. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  252. /* 0x70 - 0x7F */
  253. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  254. /* 0x80 - 0x8F */
  255. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  256. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  257. /* 0x90 - 0x9F */
  258. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  259. /* 0xA0 - 0xA7 */
  260. ImplicitOps | Stack, ImplicitOps | Stack,
  261. 0, DstMem | SrcReg | ModRM | BitOp,
  262. DstMem | SrcReg | Src2ImmByte | ModRM,
  263. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  264. /* 0xA8 - 0xAF */
  265. ImplicitOps | Stack, ImplicitOps | Stack,
  266. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  267. DstMem | SrcReg | Src2ImmByte | ModRM,
  268. DstMem | SrcReg | Src2CL | ModRM,
  269. ModRM, 0,
  270. /* 0xB0 - 0xB7 */
  271. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  272. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  273. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  274. DstReg | SrcMem16 | ModRM | Mov,
  275. /* 0xB8 - 0xBF */
  276. 0, 0,
  277. Group | Group8, DstMem | SrcReg | ModRM | BitOp | Lock,
  278. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  279. DstReg | SrcMem16 | ModRM | Mov,
  280. /* 0xC0 - 0xCF */
  281. 0, 0, 0, DstMem | SrcReg | ModRM | Mov,
  282. 0, 0, 0, Group | GroupDual | Group9,
  283. 0, 0, 0, 0, 0, 0, 0, 0,
  284. /* 0xD0 - 0xDF */
  285. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  286. /* 0xE0 - 0xEF */
  287. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  288. /* 0xF0 - 0xFF */
  289. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  290. };
  291. static u32 group_table[] = {
  292. [Group1_80*8] =
  293. ByteOp | DstMem | SrcImm | ModRM | Lock,
  294. ByteOp | DstMem | SrcImm | ModRM | Lock,
  295. ByteOp | DstMem | SrcImm | ModRM | Lock,
  296. ByteOp | DstMem | SrcImm | ModRM | Lock,
  297. ByteOp | DstMem | SrcImm | ModRM | Lock,
  298. ByteOp | DstMem | SrcImm | ModRM | Lock,
  299. ByteOp | DstMem | SrcImm | ModRM | Lock,
  300. ByteOp | DstMem | SrcImm | ModRM,
  301. [Group1_81*8] =
  302. DstMem | SrcImm | ModRM | Lock,
  303. DstMem | SrcImm | ModRM | Lock,
  304. DstMem | SrcImm | ModRM | Lock,
  305. DstMem | SrcImm | ModRM | Lock,
  306. DstMem | SrcImm | ModRM | Lock,
  307. DstMem | SrcImm | ModRM | Lock,
  308. DstMem | SrcImm | ModRM | Lock,
  309. DstMem | SrcImm | ModRM,
  310. [Group1_82*8] =
  311. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  312. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  313. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  314. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  315. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  316. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  317. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  318. ByteOp | DstMem | SrcImm | ModRM | No64,
  319. [Group1_83*8] =
  320. DstMem | SrcImmByte | ModRM | Lock,
  321. DstMem | SrcImmByte | ModRM | Lock,
  322. DstMem | SrcImmByte | ModRM | Lock,
  323. DstMem | SrcImmByte | ModRM | Lock,
  324. DstMem | SrcImmByte | ModRM | Lock,
  325. DstMem | SrcImmByte | ModRM | Lock,
  326. DstMem | SrcImmByte | ModRM | Lock,
  327. DstMem | SrcImmByte | ModRM,
  328. [Group1A*8] =
  329. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  330. [Group3_Byte*8] =
  331. ByteOp | SrcImm | DstMem | ModRM, 0,
  332. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  333. 0, 0, 0, 0,
  334. [Group3*8] =
  335. DstMem | SrcImm | ModRM, 0,
  336. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  337. 0, 0, 0, 0,
  338. [Group4*8] =
  339. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  340. 0, 0, 0, 0, 0, 0,
  341. [Group5*8] =
  342. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  343. SrcMem | ModRM | Stack, 0,
  344. SrcMem | ModRM | Stack, SrcMem | ModRM | Src2Mem16 | ImplicitOps,
  345. SrcMem | ModRM | Stack, 0,
  346. [Group7*8] =
  347. 0, 0, ModRM | SrcMem | Priv, ModRM | SrcMem | Priv,
  348. SrcNone | ModRM | DstMem | Mov, 0,
  349. SrcMem16 | ModRM | Mov | Priv, SrcMem | ModRM | ByteOp | Priv,
  350. [Group8*8] =
  351. 0, 0, 0, 0,
  352. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM | Lock,
  353. DstMem | SrcImmByte | ModRM | Lock, DstMem | SrcImmByte | ModRM | Lock,
  354. [Group9*8] =
  355. 0, ImplicitOps | ModRM | Lock, 0, 0, 0, 0, 0, 0,
  356. };
  357. static u32 group2_table[] = {
  358. [Group7*8] =
  359. SrcNone | ModRM | Priv, 0, 0, SrcNone | ModRM | Priv,
  360. SrcNone | ModRM | DstMem | Mov, 0,
  361. SrcMem16 | ModRM | Mov | Priv, 0,
  362. [Group9*8] =
  363. 0, 0, 0, 0, 0, 0, 0, 0,
  364. };
  365. /* EFLAGS bit definitions. */
  366. #define EFLG_ID (1<<21)
  367. #define EFLG_VIP (1<<20)
  368. #define EFLG_VIF (1<<19)
  369. #define EFLG_AC (1<<18)
  370. #define EFLG_VM (1<<17)
  371. #define EFLG_RF (1<<16)
  372. #define EFLG_IOPL (3<<12)
  373. #define EFLG_NT (1<<14)
  374. #define EFLG_OF (1<<11)
  375. #define EFLG_DF (1<<10)
  376. #define EFLG_IF (1<<9)
  377. #define EFLG_TF (1<<8)
  378. #define EFLG_SF (1<<7)
  379. #define EFLG_ZF (1<<6)
  380. #define EFLG_AF (1<<4)
  381. #define EFLG_PF (1<<2)
  382. #define EFLG_CF (1<<0)
  383. /*
  384. * Instruction emulation:
  385. * Most instructions are emulated directly via a fragment of inline assembly
  386. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  387. * any modified flags.
  388. */
  389. #if defined(CONFIG_X86_64)
  390. #define _LO32 "k" /* force 32-bit operand */
  391. #define _STK "%%rsp" /* stack pointer */
  392. #elif defined(__i386__)
  393. #define _LO32 "" /* force 32-bit operand */
  394. #define _STK "%%esp" /* stack pointer */
  395. #endif
  396. /*
  397. * These EFLAGS bits are restored from saved value during emulation, and
  398. * any changes are written back to the saved value after emulation.
  399. */
  400. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  401. /* Before executing instruction: restore necessary bits in EFLAGS. */
  402. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  403. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  404. "movl %"_sav",%"_LO32 _tmp"; " \
  405. "push %"_tmp"; " \
  406. "push %"_tmp"; " \
  407. "movl %"_msk",%"_LO32 _tmp"; " \
  408. "andl %"_LO32 _tmp",("_STK"); " \
  409. "pushf; " \
  410. "notl %"_LO32 _tmp"; " \
  411. "andl %"_LO32 _tmp",("_STK"); " \
  412. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  413. "pop %"_tmp"; " \
  414. "orl %"_LO32 _tmp",("_STK"); " \
  415. "popf; " \
  416. "pop %"_sav"; "
  417. /* After executing instruction: write-back necessary bits in EFLAGS. */
  418. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  419. /* _sav |= EFLAGS & _msk; */ \
  420. "pushf; " \
  421. "pop %"_tmp"; " \
  422. "andl %"_msk",%"_LO32 _tmp"; " \
  423. "orl %"_LO32 _tmp",%"_sav"; "
  424. #ifdef CONFIG_X86_64
  425. #define ON64(x) x
  426. #else
  427. #define ON64(x)
  428. #endif
  429. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  430. do { \
  431. __asm__ __volatile__ ( \
  432. _PRE_EFLAGS("0", "4", "2") \
  433. _op _suffix " %"_x"3,%1; " \
  434. _POST_EFLAGS("0", "4", "2") \
  435. : "=m" (_eflags), "=m" ((_dst).val), \
  436. "=&r" (_tmp) \
  437. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  438. } while (0)
  439. /* Raw emulation: instruction has two explicit operands. */
  440. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  441. do { \
  442. unsigned long _tmp; \
  443. \
  444. switch ((_dst).bytes) { \
  445. case 2: \
  446. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  447. break; \
  448. case 4: \
  449. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  450. break; \
  451. case 8: \
  452. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  453. break; \
  454. } \
  455. } while (0)
  456. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  457. do { \
  458. unsigned long _tmp; \
  459. switch ((_dst).bytes) { \
  460. case 1: \
  461. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  462. break; \
  463. default: \
  464. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  465. _wx, _wy, _lx, _ly, _qx, _qy); \
  466. break; \
  467. } \
  468. } while (0)
  469. /* Source operand is byte-sized and may be restricted to just %cl. */
  470. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  471. __emulate_2op(_op, _src, _dst, _eflags, \
  472. "b", "c", "b", "c", "b", "c", "b", "c")
  473. /* Source operand is byte, word, long or quad sized. */
  474. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  475. __emulate_2op(_op, _src, _dst, _eflags, \
  476. "b", "q", "w", "r", _LO32, "r", "", "r")
  477. /* Source operand is word, long or quad sized. */
  478. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  479. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  480. "w", "r", _LO32, "r", "", "r")
  481. /* Instruction has three operands and one operand is stored in ECX register */
  482. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  483. do { \
  484. unsigned long _tmp; \
  485. _type _clv = (_cl).val; \
  486. _type _srcv = (_src).val; \
  487. _type _dstv = (_dst).val; \
  488. \
  489. __asm__ __volatile__ ( \
  490. _PRE_EFLAGS("0", "5", "2") \
  491. _op _suffix " %4,%1 \n" \
  492. _POST_EFLAGS("0", "5", "2") \
  493. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  494. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  495. ); \
  496. \
  497. (_cl).val = (unsigned long) _clv; \
  498. (_src).val = (unsigned long) _srcv; \
  499. (_dst).val = (unsigned long) _dstv; \
  500. } while (0)
  501. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  502. do { \
  503. switch ((_dst).bytes) { \
  504. case 2: \
  505. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  506. "w", unsigned short); \
  507. break; \
  508. case 4: \
  509. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  510. "l", unsigned int); \
  511. break; \
  512. case 8: \
  513. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  514. "q", unsigned long)); \
  515. break; \
  516. } \
  517. } while (0)
  518. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  519. do { \
  520. unsigned long _tmp; \
  521. \
  522. __asm__ __volatile__ ( \
  523. _PRE_EFLAGS("0", "3", "2") \
  524. _op _suffix " %1; " \
  525. _POST_EFLAGS("0", "3", "2") \
  526. : "=m" (_eflags), "+m" ((_dst).val), \
  527. "=&r" (_tmp) \
  528. : "i" (EFLAGS_MASK)); \
  529. } while (0)
  530. /* Instruction has only one explicit operand (no source operand). */
  531. #define emulate_1op(_op, _dst, _eflags) \
  532. do { \
  533. switch ((_dst).bytes) { \
  534. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  535. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  536. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  537. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  538. } \
  539. } while (0)
  540. /* Fetch next part of the instruction being emulated. */
  541. #define insn_fetch(_type, _size, _eip) \
  542. ({ unsigned long _x; \
  543. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  544. if (rc != X86EMUL_CONTINUE) \
  545. goto done; \
  546. (_eip) += (_size); \
  547. (_type)_x; \
  548. })
  549. static inline unsigned long ad_mask(struct decode_cache *c)
  550. {
  551. return (1UL << (c->ad_bytes << 3)) - 1;
  552. }
  553. /* Access/update address held in a register, based on addressing mode. */
  554. static inline unsigned long
  555. address_mask(struct decode_cache *c, unsigned long reg)
  556. {
  557. if (c->ad_bytes == sizeof(unsigned long))
  558. return reg;
  559. else
  560. return reg & ad_mask(c);
  561. }
  562. static inline unsigned long
  563. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  564. {
  565. return base + address_mask(c, reg);
  566. }
  567. static inline void
  568. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  569. {
  570. if (c->ad_bytes == sizeof(unsigned long))
  571. *reg += inc;
  572. else
  573. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  574. }
  575. static inline void jmp_rel(struct decode_cache *c, int rel)
  576. {
  577. register_address_increment(c, &c->eip, rel);
  578. }
  579. static void set_seg_override(struct decode_cache *c, int seg)
  580. {
  581. c->has_seg_override = true;
  582. c->seg_override = seg;
  583. }
  584. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  585. {
  586. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  587. return 0;
  588. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  589. }
  590. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  591. struct decode_cache *c)
  592. {
  593. if (!c->has_seg_override)
  594. return 0;
  595. return seg_base(ctxt, c->seg_override);
  596. }
  597. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  598. {
  599. return seg_base(ctxt, VCPU_SREG_ES);
  600. }
  601. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  602. {
  603. return seg_base(ctxt, VCPU_SREG_SS);
  604. }
  605. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  606. struct x86_emulate_ops *ops,
  607. unsigned long linear, u8 *dest)
  608. {
  609. struct fetch_cache *fc = &ctxt->decode.fetch;
  610. int rc;
  611. int size;
  612. if (linear < fc->start || linear >= fc->end) {
  613. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  614. rc = ops->fetch(linear, fc->data, size, ctxt->vcpu, NULL);
  615. if (rc != X86EMUL_CONTINUE)
  616. return rc;
  617. fc->start = linear;
  618. fc->end = linear + size;
  619. }
  620. *dest = fc->data[linear - fc->start];
  621. return X86EMUL_CONTINUE;
  622. }
  623. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  624. struct x86_emulate_ops *ops,
  625. unsigned long eip, void *dest, unsigned size)
  626. {
  627. int rc;
  628. /* x86 instructions are limited to 15 bytes. */
  629. if (eip + size - ctxt->eip > 15)
  630. return X86EMUL_UNHANDLEABLE;
  631. eip += ctxt->cs_base;
  632. while (size--) {
  633. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  634. if (rc != X86EMUL_CONTINUE)
  635. return rc;
  636. }
  637. return X86EMUL_CONTINUE;
  638. }
  639. /*
  640. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  641. * pointer into the block that addresses the relevant register.
  642. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  643. */
  644. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  645. int highbyte_regs)
  646. {
  647. void *p;
  648. p = &regs[modrm_reg];
  649. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  650. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  651. return p;
  652. }
  653. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  654. struct x86_emulate_ops *ops,
  655. void *ptr,
  656. u16 *size, unsigned long *address, int op_bytes)
  657. {
  658. int rc;
  659. if (op_bytes == 2)
  660. op_bytes = 3;
  661. *address = 0;
  662. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  663. ctxt->vcpu, NULL);
  664. if (rc != X86EMUL_CONTINUE)
  665. return rc;
  666. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  667. ctxt->vcpu, NULL);
  668. return rc;
  669. }
  670. static int test_cc(unsigned int condition, unsigned int flags)
  671. {
  672. int rc = 0;
  673. switch ((condition & 15) >> 1) {
  674. case 0: /* o */
  675. rc |= (flags & EFLG_OF);
  676. break;
  677. case 1: /* b/c/nae */
  678. rc |= (flags & EFLG_CF);
  679. break;
  680. case 2: /* z/e */
  681. rc |= (flags & EFLG_ZF);
  682. break;
  683. case 3: /* be/na */
  684. rc |= (flags & (EFLG_CF|EFLG_ZF));
  685. break;
  686. case 4: /* s */
  687. rc |= (flags & EFLG_SF);
  688. break;
  689. case 5: /* p/pe */
  690. rc |= (flags & EFLG_PF);
  691. break;
  692. case 7: /* le/ng */
  693. rc |= (flags & EFLG_ZF);
  694. /* fall through */
  695. case 6: /* l/nge */
  696. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  697. break;
  698. }
  699. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  700. return (!!rc ^ (condition & 1));
  701. }
  702. static void decode_register_operand(struct operand *op,
  703. struct decode_cache *c,
  704. int inhibit_bytereg)
  705. {
  706. unsigned reg = c->modrm_reg;
  707. int highbyte_regs = c->rex_prefix == 0;
  708. if (!(c->d & ModRM))
  709. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  710. op->type = OP_REG;
  711. if ((c->d & ByteOp) && !inhibit_bytereg) {
  712. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  713. op->val = *(u8 *)op->ptr;
  714. op->bytes = 1;
  715. } else {
  716. op->ptr = decode_register(reg, c->regs, 0);
  717. op->bytes = c->op_bytes;
  718. switch (op->bytes) {
  719. case 2:
  720. op->val = *(u16 *)op->ptr;
  721. break;
  722. case 4:
  723. op->val = *(u32 *)op->ptr;
  724. break;
  725. case 8:
  726. op->val = *(u64 *) op->ptr;
  727. break;
  728. }
  729. }
  730. op->orig_val = op->val;
  731. }
  732. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  733. struct x86_emulate_ops *ops)
  734. {
  735. struct decode_cache *c = &ctxt->decode;
  736. u8 sib;
  737. int index_reg = 0, base_reg = 0, scale;
  738. int rc = X86EMUL_CONTINUE;
  739. if (c->rex_prefix) {
  740. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  741. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  742. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  743. }
  744. c->modrm = insn_fetch(u8, 1, c->eip);
  745. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  746. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  747. c->modrm_rm |= (c->modrm & 0x07);
  748. c->modrm_ea = 0;
  749. c->use_modrm_ea = 1;
  750. if (c->modrm_mod == 3) {
  751. c->modrm_ptr = decode_register(c->modrm_rm,
  752. c->regs, c->d & ByteOp);
  753. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  754. return rc;
  755. }
  756. if (c->ad_bytes == 2) {
  757. unsigned bx = c->regs[VCPU_REGS_RBX];
  758. unsigned bp = c->regs[VCPU_REGS_RBP];
  759. unsigned si = c->regs[VCPU_REGS_RSI];
  760. unsigned di = c->regs[VCPU_REGS_RDI];
  761. /* 16-bit ModR/M decode. */
  762. switch (c->modrm_mod) {
  763. case 0:
  764. if (c->modrm_rm == 6)
  765. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  766. break;
  767. case 1:
  768. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  769. break;
  770. case 2:
  771. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  772. break;
  773. }
  774. switch (c->modrm_rm) {
  775. case 0:
  776. c->modrm_ea += bx + si;
  777. break;
  778. case 1:
  779. c->modrm_ea += bx + di;
  780. break;
  781. case 2:
  782. c->modrm_ea += bp + si;
  783. break;
  784. case 3:
  785. c->modrm_ea += bp + di;
  786. break;
  787. case 4:
  788. c->modrm_ea += si;
  789. break;
  790. case 5:
  791. c->modrm_ea += di;
  792. break;
  793. case 6:
  794. if (c->modrm_mod != 0)
  795. c->modrm_ea += bp;
  796. break;
  797. case 7:
  798. c->modrm_ea += bx;
  799. break;
  800. }
  801. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  802. (c->modrm_rm == 6 && c->modrm_mod != 0))
  803. if (!c->has_seg_override)
  804. set_seg_override(c, VCPU_SREG_SS);
  805. c->modrm_ea = (u16)c->modrm_ea;
  806. } else {
  807. /* 32/64-bit ModR/M decode. */
  808. if ((c->modrm_rm & 7) == 4) {
  809. sib = insn_fetch(u8, 1, c->eip);
  810. index_reg |= (sib >> 3) & 7;
  811. base_reg |= sib & 7;
  812. scale = sib >> 6;
  813. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  814. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  815. else
  816. c->modrm_ea += c->regs[base_reg];
  817. if (index_reg != 4)
  818. c->modrm_ea += c->regs[index_reg] << scale;
  819. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  820. if (ctxt->mode == X86EMUL_MODE_PROT64)
  821. c->rip_relative = 1;
  822. } else
  823. c->modrm_ea += c->regs[c->modrm_rm];
  824. switch (c->modrm_mod) {
  825. case 0:
  826. if (c->modrm_rm == 5)
  827. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  828. break;
  829. case 1:
  830. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  831. break;
  832. case 2:
  833. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  834. break;
  835. }
  836. }
  837. done:
  838. return rc;
  839. }
  840. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  841. struct x86_emulate_ops *ops)
  842. {
  843. struct decode_cache *c = &ctxt->decode;
  844. int rc = X86EMUL_CONTINUE;
  845. switch (c->ad_bytes) {
  846. case 2:
  847. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  848. break;
  849. case 4:
  850. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  851. break;
  852. case 8:
  853. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  854. break;
  855. }
  856. done:
  857. return rc;
  858. }
  859. int
  860. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  861. {
  862. struct decode_cache *c = &ctxt->decode;
  863. int rc = X86EMUL_CONTINUE;
  864. int mode = ctxt->mode;
  865. int def_op_bytes, def_ad_bytes, group;
  866. /* Shadow copy of register state. Committed on successful emulation. */
  867. memset(c, 0, sizeof(struct decode_cache));
  868. c->eip = ctxt->eip;
  869. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  870. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  871. switch (mode) {
  872. case X86EMUL_MODE_REAL:
  873. case X86EMUL_MODE_VM86:
  874. case X86EMUL_MODE_PROT16:
  875. def_op_bytes = def_ad_bytes = 2;
  876. break;
  877. case X86EMUL_MODE_PROT32:
  878. def_op_bytes = def_ad_bytes = 4;
  879. break;
  880. #ifdef CONFIG_X86_64
  881. case X86EMUL_MODE_PROT64:
  882. def_op_bytes = 4;
  883. def_ad_bytes = 8;
  884. break;
  885. #endif
  886. default:
  887. return -1;
  888. }
  889. c->op_bytes = def_op_bytes;
  890. c->ad_bytes = def_ad_bytes;
  891. /* Legacy prefixes. */
  892. for (;;) {
  893. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  894. case 0x66: /* operand-size override */
  895. /* switch between 2/4 bytes */
  896. c->op_bytes = def_op_bytes ^ 6;
  897. break;
  898. case 0x67: /* address-size override */
  899. if (mode == X86EMUL_MODE_PROT64)
  900. /* switch between 4/8 bytes */
  901. c->ad_bytes = def_ad_bytes ^ 12;
  902. else
  903. /* switch between 2/4 bytes */
  904. c->ad_bytes = def_ad_bytes ^ 6;
  905. break;
  906. case 0x26: /* ES override */
  907. case 0x2e: /* CS override */
  908. case 0x36: /* SS override */
  909. case 0x3e: /* DS override */
  910. set_seg_override(c, (c->b >> 3) & 3);
  911. break;
  912. case 0x64: /* FS override */
  913. case 0x65: /* GS override */
  914. set_seg_override(c, c->b & 7);
  915. break;
  916. case 0x40 ... 0x4f: /* REX */
  917. if (mode != X86EMUL_MODE_PROT64)
  918. goto done_prefixes;
  919. c->rex_prefix = c->b;
  920. continue;
  921. case 0xf0: /* LOCK */
  922. c->lock_prefix = 1;
  923. break;
  924. case 0xf2: /* REPNE/REPNZ */
  925. c->rep_prefix = REPNE_PREFIX;
  926. break;
  927. case 0xf3: /* REP/REPE/REPZ */
  928. c->rep_prefix = REPE_PREFIX;
  929. break;
  930. default:
  931. goto done_prefixes;
  932. }
  933. /* Any legacy prefix after a REX prefix nullifies its effect. */
  934. c->rex_prefix = 0;
  935. }
  936. done_prefixes:
  937. /* REX prefix. */
  938. if (c->rex_prefix)
  939. if (c->rex_prefix & 8)
  940. c->op_bytes = 8; /* REX.W */
  941. /* Opcode byte(s). */
  942. c->d = opcode_table[c->b];
  943. if (c->d == 0) {
  944. /* Two-byte opcode? */
  945. if (c->b == 0x0f) {
  946. c->twobyte = 1;
  947. c->b = insn_fetch(u8, 1, c->eip);
  948. c->d = twobyte_table[c->b];
  949. }
  950. }
  951. if (c->d & Group) {
  952. group = c->d & GroupMask;
  953. c->modrm = insn_fetch(u8, 1, c->eip);
  954. --c->eip;
  955. group = (group << 3) + ((c->modrm >> 3) & 7);
  956. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  957. c->d = group2_table[group];
  958. else
  959. c->d = group_table[group];
  960. }
  961. /* Unrecognised? */
  962. if (c->d == 0) {
  963. DPRINTF("Cannot emulate %02x\n", c->b);
  964. return -1;
  965. }
  966. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  967. c->op_bytes = 8;
  968. /* ModRM and SIB bytes. */
  969. if (c->d & ModRM)
  970. rc = decode_modrm(ctxt, ops);
  971. else if (c->d & MemAbs)
  972. rc = decode_abs(ctxt, ops);
  973. if (rc != X86EMUL_CONTINUE)
  974. goto done;
  975. if (!c->has_seg_override)
  976. set_seg_override(c, VCPU_SREG_DS);
  977. if (!(!c->twobyte && c->b == 0x8d))
  978. c->modrm_ea += seg_override_base(ctxt, c);
  979. if (c->ad_bytes != 8)
  980. c->modrm_ea = (u32)c->modrm_ea;
  981. if (c->rip_relative)
  982. c->modrm_ea += c->eip;
  983. /*
  984. * Decode and fetch the source operand: register, memory
  985. * or immediate.
  986. */
  987. switch (c->d & SrcMask) {
  988. case SrcNone:
  989. break;
  990. case SrcReg:
  991. decode_register_operand(&c->src, c, 0);
  992. break;
  993. case SrcMem16:
  994. c->src.bytes = 2;
  995. goto srcmem_common;
  996. case SrcMem32:
  997. c->src.bytes = 4;
  998. goto srcmem_common;
  999. case SrcMem:
  1000. c->src.bytes = (c->d & ByteOp) ? 1 :
  1001. c->op_bytes;
  1002. /* Don't fetch the address for invlpg: it could be unmapped. */
  1003. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  1004. break;
  1005. srcmem_common:
  1006. /*
  1007. * For instructions with a ModR/M byte, switch to register
  1008. * access if Mod = 3.
  1009. */
  1010. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1011. c->src.type = OP_REG;
  1012. c->src.val = c->modrm_val;
  1013. c->src.ptr = c->modrm_ptr;
  1014. break;
  1015. }
  1016. c->src.type = OP_MEM;
  1017. c->src.ptr = (unsigned long *)c->modrm_ea;
  1018. c->src.val = 0;
  1019. break;
  1020. case SrcImm:
  1021. case SrcImmU:
  1022. c->src.type = OP_IMM;
  1023. c->src.ptr = (unsigned long *)c->eip;
  1024. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1025. if (c->src.bytes == 8)
  1026. c->src.bytes = 4;
  1027. /* NB. Immediates are sign-extended as necessary. */
  1028. switch (c->src.bytes) {
  1029. case 1:
  1030. c->src.val = insn_fetch(s8, 1, c->eip);
  1031. break;
  1032. case 2:
  1033. c->src.val = insn_fetch(s16, 2, c->eip);
  1034. break;
  1035. case 4:
  1036. c->src.val = insn_fetch(s32, 4, c->eip);
  1037. break;
  1038. }
  1039. if ((c->d & SrcMask) == SrcImmU) {
  1040. switch (c->src.bytes) {
  1041. case 1:
  1042. c->src.val &= 0xff;
  1043. break;
  1044. case 2:
  1045. c->src.val &= 0xffff;
  1046. break;
  1047. case 4:
  1048. c->src.val &= 0xffffffff;
  1049. break;
  1050. }
  1051. }
  1052. break;
  1053. case SrcImmByte:
  1054. case SrcImmUByte:
  1055. c->src.type = OP_IMM;
  1056. c->src.ptr = (unsigned long *)c->eip;
  1057. c->src.bytes = 1;
  1058. if ((c->d & SrcMask) == SrcImmByte)
  1059. c->src.val = insn_fetch(s8, 1, c->eip);
  1060. else
  1061. c->src.val = insn_fetch(u8, 1, c->eip);
  1062. break;
  1063. case SrcOne:
  1064. c->src.bytes = 1;
  1065. c->src.val = 1;
  1066. break;
  1067. case SrcSI:
  1068. c->src.type = OP_MEM;
  1069. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1070. c->src.ptr = (unsigned long *)
  1071. register_address(c, seg_override_base(ctxt, c),
  1072. c->regs[VCPU_REGS_RSI]);
  1073. c->src.val = 0;
  1074. break;
  1075. }
  1076. /*
  1077. * Decode and fetch the second source operand: register, memory
  1078. * or immediate.
  1079. */
  1080. switch (c->d & Src2Mask) {
  1081. case Src2None:
  1082. break;
  1083. case Src2CL:
  1084. c->src2.bytes = 1;
  1085. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1086. break;
  1087. case Src2ImmByte:
  1088. c->src2.type = OP_IMM;
  1089. c->src2.ptr = (unsigned long *)c->eip;
  1090. c->src2.bytes = 1;
  1091. c->src2.val = insn_fetch(u8, 1, c->eip);
  1092. break;
  1093. case Src2Imm16:
  1094. c->src2.type = OP_IMM;
  1095. c->src2.ptr = (unsigned long *)c->eip;
  1096. c->src2.bytes = 2;
  1097. c->src2.val = insn_fetch(u16, 2, c->eip);
  1098. break;
  1099. case Src2One:
  1100. c->src2.bytes = 1;
  1101. c->src2.val = 1;
  1102. break;
  1103. case Src2Mem16:
  1104. c->src2.type = OP_MEM;
  1105. c->src2.bytes = 2;
  1106. c->src2.ptr = (unsigned long *)(c->modrm_ea + c->src.bytes);
  1107. c->src2.val = 0;
  1108. break;
  1109. }
  1110. /* Decode and fetch the destination operand: register or memory. */
  1111. switch (c->d & DstMask) {
  1112. case ImplicitOps:
  1113. /* Special instructions do their own operand decoding. */
  1114. return 0;
  1115. case DstReg:
  1116. decode_register_operand(&c->dst, c,
  1117. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1118. break;
  1119. case DstMem:
  1120. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1121. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1122. c->dst.type = OP_REG;
  1123. c->dst.val = c->dst.orig_val = c->modrm_val;
  1124. c->dst.ptr = c->modrm_ptr;
  1125. break;
  1126. }
  1127. c->dst.type = OP_MEM;
  1128. c->dst.ptr = (unsigned long *)c->modrm_ea;
  1129. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1130. c->dst.val = 0;
  1131. if (c->d & BitOp) {
  1132. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1133. c->dst.ptr = (void *)c->dst.ptr +
  1134. (c->src.val & mask) / 8;
  1135. }
  1136. break;
  1137. case DstAcc:
  1138. c->dst.type = OP_REG;
  1139. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1140. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1141. switch (c->dst.bytes) {
  1142. case 1:
  1143. c->dst.val = *(u8 *)c->dst.ptr;
  1144. break;
  1145. case 2:
  1146. c->dst.val = *(u16 *)c->dst.ptr;
  1147. break;
  1148. case 4:
  1149. c->dst.val = *(u32 *)c->dst.ptr;
  1150. break;
  1151. case 8:
  1152. c->dst.val = *(u64 *)c->dst.ptr;
  1153. break;
  1154. }
  1155. c->dst.orig_val = c->dst.val;
  1156. break;
  1157. case DstDI:
  1158. c->dst.type = OP_MEM;
  1159. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1160. c->dst.ptr = (unsigned long *)
  1161. register_address(c, es_base(ctxt),
  1162. c->regs[VCPU_REGS_RDI]);
  1163. c->dst.val = 0;
  1164. break;
  1165. }
  1166. done:
  1167. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1168. }
  1169. static u32 desc_limit_scaled(struct desc_struct *desc)
  1170. {
  1171. u32 limit = get_desc_limit(desc);
  1172. return desc->g ? (limit << 12) | 0xfff : limit;
  1173. }
  1174. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1175. struct x86_emulate_ops *ops,
  1176. u16 selector, struct desc_ptr *dt)
  1177. {
  1178. if (selector & 1 << 2) {
  1179. struct desc_struct desc;
  1180. memset (dt, 0, sizeof *dt);
  1181. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  1182. return;
  1183. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1184. dt->address = get_desc_base(&desc);
  1185. } else
  1186. ops->get_gdt(dt, ctxt->vcpu);
  1187. }
  1188. /* allowed just for 8 bytes segments */
  1189. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1190. struct x86_emulate_ops *ops,
  1191. u16 selector, struct desc_struct *desc)
  1192. {
  1193. struct desc_ptr dt;
  1194. u16 index = selector >> 3;
  1195. int ret;
  1196. u32 err;
  1197. ulong addr;
  1198. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1199. if (dt.size < index * 8 + 7) {
  1200. kvm_inject_gp(ctxt->vcpu, selector & 0xfffc);
  1201. return X86EMUL_PROPAGATE_FAULT;
  1202. }
  1203. addr = dt.address + index * 8;
  1204. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1205. if (ret == X86EMUL_PROPAGATE_FAULT)
  1206. kvm_inject_page_fault(ctxt->vcpu, addr, err);
  1207. return ret;
  1208. }
  1209. /* allowed just for 8 bytes segments */
  1210. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1211. struct x86_emulate_ops *ops,
  1212. u16 selector, struct desc_struct *desc)
  1213. {
  1214. struct desc_ptr dt;
  1215. u16 index = selector >> 3;
  1216. u32 err;
  1217. ulong addr;
  1218. int ret;
  1219. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1220. if (dt.size < index * 8 + 7) {
  1221. kvm_inject_gp(ctxt->vcpu, selector & 0xfffc);
  1222. return X86EMUL_PROPAGATE_FAULT;
  1223. }
  1224. addr = dt.address + index * 8;
  1225. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1226. if (ret == X86EMUL_PROPAGATE_FAULT)
  1227. kvm_inject_page_fault(ctxt->vcpu, addr, err);
  1228. return ret;
  1229. }
  1230. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1231. struct x86_emulate_ops *ops,
  1232. u16 selector, int seg)
  1233. {
  1234. struct desc_struct seg_desc;
  1235. u8 dpl, rpl, cpl;
  1236. unsigned err_vec = GP_VECTOR;
  1237. u32 err_code = 0;
  1238. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1239. int ret;
  1240. memset(&seg_desc, 0, sizeof seg_desc);
  1241. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1242. || ctxt->mode == X86EMUL_MODE_REAL) {
  1243. /* set real mode segment descriptor */
  1244. set_desc_base(&seg_desc, selector << 4);
  1245. set_desc_limit(&seg_desc, 0xffff);
  1246. seg_desc.type = 3;
  1247. seg_desc.p = 1;
  1248. seg_desc.s = 1;
  1249. goto load;
  1250. }
  1251. /* NULL selector is not valid for TR, CS and SS */
  1252. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1253. && null_selector)
  1254. goto exception;
  1255. /* TR should be in GDT only */
  1256. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1257. goto exception;
  1258. if (null_selector) /* for NULL selector skip all following checks */
  1259. goto load;
  1260. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1261. if (ret != X86EMUL_CONTINUE)
  1262. return ret;
  1263. err_code = selector & 0xfffc;
  1264. err_vec = GP_VECTOR;
  1265. /* can't load system descriptor into segment selecor */
  1266. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1267. goto exception;
  1268. if (!seg_desc.p) {
  1269. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1270. goto exception;
  1271. }
  1272. rpl = selector & 3;
  1273. dpl = seg_desc.dpl;
  1274. cpl = ops->cpl(ctxt->vcpu);
  1275. switch (seg) {
  1276. case VCPU_SREG_SS:
  1277. /*
  1278. * segment is not a writable data segment or segment
  1279. * selector's RPL != CPL or segment selector's RPL != CPL
  1280. */
  1281. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1282. goto exception;
  1283. break;
  1284. case VCPU_SREG_CS:
  1285. if (!(seg_desc.type & 8))
  1286. goto exception;
  1287. if (seg_desc.type & 4) {
  1288. /* conforming */
  1289. if (dpl > cpl)
  1290. goto exception;
  1291. } else {
  1292. /* nonconforming */
  1293. if (rpl > cpl || dpl != cpl)
  1294. goto exception;
  1295. }
  1296. /* CS(RPL) <- CPL */
  1297. selector = (selector & 0xfffc) | cpl;
  1298. break;
  1299. case VCPU_SREG_TR:
  1300. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1301. goto exception;
  1302. break;
  1303. case VCPU_SREG_LDTR:
  1304. if (seg_desc.s || seg_desc.type != 2)
  1305. goto exception;
  1306. break;
  1307. default: /* DS, ES, FS, or GS */
  1308. /*
  1309. * segment is not a data or readable code segment or
  1310. * ((segment is a data or nonconforming code segment)
  1311. * and (both RPL and CPL > DPL))
  1312. */
  1313. if ((seg_desc.type & 0xa) == 0x8 ||
  1314. (((seg_desc.type & 0xc) != 0xc) &&
  1315. (rpl > dpl && cpl > dpl)))
  1316. goto exception;
  1317. break;
  1318. }
  1319. if (seg_desc.s) {
  1320. /* mark segment as accessed */
  1321. seg_desc.type |= 1;
  1322. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1323. if (ret != X86EMUL_CONTINUE)
  1324. return ret;
  1325. }
  1326. load:
  1327. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  1328. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  1329. return X86EMUL_CONTINUE;
  1330. exception:
  1331. kvm_queue_exception_e(ctxt->vcpu, err_vec, err_code);
  1332. return X86EMUL_PROPAGATE_FAULT;
  1333. }
  1334. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  1335. {
  1336. struct decode_cache *c = &ctxt->decode;
  1337. c->dst.type = OP_MEM;
  1338. c->dst.bytes = c->op_bytes;
  1339. c->dst.val = c->src.val;
  1340. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1341. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  1342. c->regs[VCPU_REGS_RSP]);
  1343. }
  1344. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1345. struct x86_emulate_ops *ops,
  1346. void *dest, int len)
  1347. {
  1348. struct decode_cache *c = &ctxt->decode;
  1349. int rc;
  1350. rc = ops->read_emulated(register_address(c, ss_base(ctxt),
  1351. c->regs[VCPU_REGS_RSP]),
  1352. dest, len, ctxt->vcpu);
  1353. if (rc != X86EMUL_CONTINUE)
  1354. return rc;
  1355. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1356. return rc;
  1357. }
  1358. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1359. struct x86_emulate_ops *ops,
  1360. void *dest, int len)
  1361. {
  1362. int rc;
  1363. unsigned long val, change_mask;
  1364. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1365. int cpl = ops->cpl(ctxt->vcpu);
  1366. rc = emulate_pop(ctxt, ops, &val, len);
  1367. if (rc != X86EMUL_CONTINUE)
  1368. return rc;
  1369. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1370. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1371. switch(ctxt->mode) {
  1372. case X86EMUL_MODE_PROT64:
  1373. case X86EMUL_MODE_PROT32:
  1374. case X86EMUL_MODE_PROT16:
  1375. if (cpl == 0)
  1376. change_mask |= EFLG_IOPL;
  1377. if (cpl <= iopl)
  1378. change_mask |= EFLG_IF;
  1379. break;
  1380. case X86EMUL_MODE_VM86:
  1381. if (iopl < 3) {
  1382. kvm_inject_gp(ctxt->vcpu, 0);
  1383. return X86EMUL_PROPAGATE_FAULT;
  1384. }
  1385. change_mask |= EFLG_IF;
  1386. break;
  1387. default: /* real mode */
  1388. change_mask |= (EFLG_IOPL | EFLG_IF);
  1389. break;
  1390. }
  1391. *(unsigned long *)dest =
  1392. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1393. return rc;
  1394. }
  1395. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1396. {
  1397. struct decode_cache *c = &ctxt->decode;
  1398. struct kvm_segment segment;
  1399. kvm_x86_ops->get_segment(ctxt->vcpu, &segment, seg);
  1400. c->src.val = segment.selector;
  1401. emulate_push(ctxt);
  1402. }
  1403. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1404. struct x86_emulate_ops *ops, int seg)
  1405. {
  1406. struct decode_cache *c = &ctxt->decode;
  1407. unsigned long selector;
  1408. int rc;
  1409. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1410. if (rc != X86EMUL_CONTINUE)
  1411. return rc;
  1412. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1413. return rc;
  1414. }
  1415. static void emulate_pusha(struct x86_emulate_ctxt *ctxt)
  1416. {
  1417. struct decode_cache *c = &ctxt->decode;
  1418. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1419. int reg = VCPU_REGS_RAX;
  1420. while (reg <= VCPU_REGS_RDI) {
  1421. (reg == VCPU_REGS_RSP) ?
  1422. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1423. emulate_push(ctxt);
  1424. ++reg;
  1425. }
  1426. }
  1427. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1428. struct x86_emulate_ops *ops)
  1429. {
  1430. struct decode_cache *c = &ctxt->decode;
  1431. int rc = X86EMUL_CONTINUE;
  1432. int reg = VCPU_REGS_RDI;
  1433. while (reg >= VCPU_REGS_RAX) {
  1434. if (reg == VCPU_REGS_RSP) {
  1435. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1436. c->op_bytes);
  1437. --reg;
  1438. }
  1439. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1440. if (rc != X86EMUL_CONTINUE)
  1441. break;
  1442. --reg;
  1443. }
  1444. return rc;
  1445. }
  1446. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1447. struct x86_emulate_ops *ops)
  1448. {
  1449. struct decode_cache *c = &ctxt->decode;
  1450. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1451. }
  1452. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1453. {
  1454. struct decode_cache *c = &ctxt->decode;
  1455. switch (c->modrm_reg) {
  1456. case 0: /* rol */
  1457. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1458. break;
  1459. case 1: /* ror */
  1460. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1461. break;
  1462. case 2: /* rcl */
  1463. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1464. break;
  1465. case 3: /* rcr */
  1466. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1467. break;
  1468. case 4: /* sal/shl */
  1469. case 6: /* sal/shl */
  1470. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1471. break;
  1472. case 5: /* shr */
  1473. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1474. break;
  1475. case 7: /* sar */
  1476. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1477. break;
  1478. }
  1479. }
  1480. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1481. struct x86_emulate_ops *ops)
  1482. {
  1483. struct decode_cache *c = &ctxt->decode;
  1484. switch (c->modrm_reg) {
  1485. case 0 ... 1: /* test */
  1486. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1487. break;
  1488. case 2: /* not */
  1489. c->dst.val = ~c->dst.val;
  1490. break;
  1491. case 3: /* neg */
  1492. emulate_1op("neg", c->dst, ctxt->eflags);
  1493. break;
  1494. default:
  1495. return 0;
  1496. }
  1497. return 1;
  1498. }
  1499. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1500. struct x86_emulate_ops *ops)
  1501. {
  1502. struct decode_cache *c = &ctxt->decode;
  1503. switch (c->modrm_reg) {
  1504. case 0: /* inc */
  1505. emulate_1op("inc", c->dst, ctxt->eflags);
  1506. break;
  1507. case 1: /* dec */
  1508. emulate_1op("dec", c->dst, ctxt->eflags);
  1509. break;
  1510. case 2: /* call near abs */ {
  1511. long int old_eip;
  1512. old_eip = c->eip;
  1513. c->eip = c->src.val;
  1514. c->src.val = old_eip;
  1515. emulate_push(ctxt);
  1516. break;
  1517. }
  1518. case 4: /* jmp abs */
  1519. c->eip = c->src.val;
  1520. break;
  1521. case 6: /* push */
  1522. emulate_push(ctxt);
  1523. break;
  1524. }
  1525. return X86EMUL_CONTINUE;
  1526. }
  1527. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1528. struct x86_emulate_ops *ops)
  1529. {
  1530. struct decode_cache *c = &ctxt->decode;
  1531. u64 old, new;
  1532. int rc;
  1533. rc = ops->read_emulated(c->modrm_ea, &old, 8, ctxt->vcpu);
  1534. if (rc != X86EMUL_CONTINUE)
  1535. return rc;
  1536. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1537. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1538. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1539. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1540. ctxt->eflags &= ~EFLG_ZF;
  1541. } else {
  1542. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1543. (u32) c->regs[VCPU_REGS_RBX];
  1544. rc = ops->cmpxchg_emulated(c->modrm_ea, &old, &new, 8, ctxt->vcpu);
  1545. if (rc != X86EMUL_CONTINUE)
  1546. return rc;
  1547. ctxt->eflags |= EFLG_ZF;
  1548. }
  1549. return X86EMUL_CONTINUE;
  1550. }
  1551. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1552. struct x86_emulate_ops *ops)
  1553. {
  1554. struct decode_cache *c = &ctxt->decode;
  1555. int rc;
  1556. unsigned long cs;
  1557. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1558. if (rc != X86EMUL_CONTINUE)
  1559. return rc;
  1560. if (c->op_bytes == 4)
  1561. c->eip = (u32)c->eip;
  1562. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1563. if (rc != X86EMUL_CONTINUE)
  1564. return rc;
  1565. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1566. return rc;
  1567. }
  1568. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1569. struct x86_emulate_ops *ops)
  1570. {
  1571. int rc;
  1572. struct decode_cache *c = &ctxt->decode;
  1573. switch (c->dst.type) {
  1574. case OP_REG:
  1575. /* The 4-byte case *is* correct:
  1576. * in 64-bit mode we zero-extend.
  1577. */
  1578. switch (c->dst.bytes) {
  1579. case 1:
  1580. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1581. break;
  1582. case 2:
  1583. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1584. break;
  1585. case 4:
  1586. *c->dst.ptr = (u32)c->dst.val;
  1587. break; /* 64b: zero-ext */
  1588. case 8:
  1589. *c->dst.ptr = c->dst.val;
  1590. break;
  1591. }
  1592. break;
  1593. case OP_MEM:
  1594. if (c->lock_prefix)
  1595. rc = ops->cmpxchg_emulated(
  1596. (unsigned long)c->dst.ptr,
  1597. &c->dst.orig_val,
  1598. &c->dst.val,
  1599. c->dst.bytes,
  1600. ctxt->vcpu);
  1601. else
  1602. rc = ops->write_emulated(
  1603. (unsigned long)c->dst.ptr,
  1604. &c->dst.val,
  1605. c->dst.bytes,
  1606. ctxt->vcpu);
  1607. if (rc != X86EMUL_CONTINUE)
  1608. return rc;
  1609. break;
  1610. case OP_NONE:
  1611. /* no writeback */
  1612. break;
  1613. default:
  1614. break;
  1615. }
  1616. return X86EMUL_CONTINUE;
  1617. }
  1618. static void toggle_interruptibility(struct x86_emulate_ctxt *ctxt, u32 mask)
  1619. {
  1620. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(ctxt->vcpu, mask);
  1621. /*
  1622. * an sti; sti; sequence only disable interrupts for the first
  1623. * instruction. So, if the last instruction, be it emulated or
  1624. * not, left the system with the INT_STI flag enabled, it
  1625. * means that the last instruction is an sti. We should not
  1626. * leave the flag on in this case. The same goes for mov ss
  1627. */
  1628. if (!(int_shadow & mask))
  1629. ctxt->interruptibility = mask;
  1630. }
  1631. static inline void
  1632. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1633. struct kvm_segment *cs, struct kvm_segment *ss)
  1634. {
  1635. memset(cs, 0, sizeof(struct kvm_segment));
  1636. kvm_x86_ops->get_segment(ctxt->vcpu, cs, VCPU_SREG_CS);
  1637. memset(ss, 0, sizeof(struct kvm_segment));
  1638. cs->l = 0; /* will be adjusted later */
  1639. cs->base = 0; /* flat segment */
  1640. cs->g = 1; /* 4kb granularity */
  1641. cs->limit = 0xffffffff; /* 4GB limit */
  1642. cs->type = 0x0b; /* Read, Execute, Accessed */
  1643. cs->s = 1;
  1644. cs->dpl = 0; /* will be adjusted later */
  1645. cs->present = 1;
  1646. cs->db = 1;
  1647. ss->unusable = 0;
  1648. ss->base = 0; /* flat segment */
  1649. ss->limit = 0xffffffff; /* 4GB limit */
  1650. ss->g = 1; /* 4kb granularity */
  1651. ss->s = 1;
  1652. ss->type = 0x03; /* Read/Write, Accessed */
  1653. ss->db = 1; /* 32bit stack segment */
  1654. ss->dpl = 0;
  1655. ss->present = 1;
  1656. }
  1657. static int
  1658. emulate_syscall(struct x86_emulate_ctxt *ctxt)
  1659. {
  1660. struct decode_cache *c = &ctxt->decode;
  1661. struct kvm_segment cs, ss;
  1662. u64 msr_data;
  1663. /* syscall is not available in real mode */
  1664. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1665. ctxt->mode == X86EMUL_MODE_VM86) {
  1666. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1667. return X86EMUL_PROPAGATE_FAULT;
  1668. }
  1669. setup_syscalls_segments(ctxt, &cs, &ss);
  1670. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1671. msr_data >>= 32;
  1672. cs.selector = (u16)(msr_data & 0xfffc);
  1673. ss.selector = (u16)(msr_data + 8);
  1674. if (is_long_mode(ctxt->vcpu)) {
  1675. cs.db = 0;
  1676. cs.l = 1;
  1677. }
  1678. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1679. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1680. c->regs[VCPU_REGS_RCX] = c->eip;
  1681. if (is_long_mode(ctxt->vcpu)) {
  1682. #ifdef CONFIG_X86_64
  1683. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1684. kvm_x86_ops->get_msr(ctxt->vcpu,
  1685. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1686. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1687. c->eip = msr_data;
  1688. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1689. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1690. #endif
  1691. } else {
  1692. /* legacy mode */
  1693. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1694. c->eip = (u32)msr_data;
  1695. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1696. }
  1697. return X86EMUL_CONTINUE;
  1698. }
  1699. static int
  1700. emulate_sysenter(struct x86_emulate_ctxt *ctxt)
  1701. {
  1702. struct decode_cache *c = &ctxt->decode;
  1703. struct kvm_segment cs, ss;
  1704. u64 msr_data;
  1705. /* inject #GP if in real mode */
  1706. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1707. kvm_inject_gp(ctxt->vcpu, 0);
  1708. return X86EMUL_PROPAGATE_FAULT;
  1709. }
  1710. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1711. * Therefore, we inject an #UD.
  1712. */
  1713. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1714. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1715. return X86EMUL_PROPAGATE_FAULT;
  1716. }
  1717. setup_syscalls_segments(ctxt, &cs, &ss);
  1718. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1719. switch (ctxt->mode) {
  1720. case X86EMUL_MODE_PROT32:
  1721. if ((msr_data & 0xfffc) == 0x0) {
  1722. kvm_inject_gp(ctxt->vcpu, 0);
  1723. return X86EMUL_PROPAGATE_FAULT;
  1724. }
  1725. break;
  1726. case X86EMUL_MODE_PROT64:
  1727. if (msr_data == 0x0) {
  1728. kvm_inject_gp(ctxt->vcpu, 0);
  1729. return X86EMUL_PROPAGATE_FAULT;
  1730. }
  1731. break;
  1732. }
  1733. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1734. cs.selector = (u16)msr_data;
  1735. cs.selector &= ~SELECTOR_RPL_MASK;
  1736. ss.selector = cs.selector + 8;
  1737. ss.selector &= ~SELECTOR_RPL_MASK;
  1738. if (ctxt->mode == X86EMUL_MODE_PROT64
  1739. || is_long_mode(ctxt->vcpu)) {
  1740. cs.db = 0;
  1741. cs.l = 1;
  1742. }
  1743. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1744. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1745. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1746. c->eip = msr_data;
  1747. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1748. c->regs[VCPU_REGS_RSP] = msr_data;
  1749. return X86EMUL_CONTINUE;
  1750. }
  1751. static int
  1752. emulate_sysexit(struct x86_emulate_ctxt *ctxt)
  1753. {
  1754. struct decode_cache *c = &ctxt->decode;
  1755. struct kvm_segment cs, ss;
  1756. u64 msr_data;
  1757. int usermode;
  1758. /* inject #GP if in real mode or Virtual 8086 mode */
  1759. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1760. ctxt->mode == X86EMUL_MODE_VM86) {
  1761. kvm_inject_gp(ctxt->vcpu, 0);
  1762. return X86EMUL_PROPAGATE_FAULT;
  1763. }
  1764. setup_syscalls_segments(ctxt, &cs, &ss);
  1765. if ((c->rex_prefix & 0x8) != 0x0)
  1766. usermode = X86EMUL_MODE_PROT64;
  1767. else
  1768. usermode = X86EMUL_MODE_PROT32;
  1769. cs.dpl = 3;
  1770. ss.dpl = 3;
  1771. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1772. switch (usermode) {
  1773. case X86EMUL_MODE_PROT32:
  1774. cs.selector = (u16)(msr_data + 16);
  1775. if ((msr_data & 0xfffc) == 0x0) {
  1776. kvm_inject_gp(ctxt->vcpu, 0);
  1777. return X86EMUL_PROPAGATE_FAULT;
  1778. }
  1779. ss.selector = (u16)(msr_data + 24);
  1780. break;
  1781. case X86EMUL_MODE_PROT64:
  1782. cs.selector = (u16)(msr_data + 32);
  1783. if (msr_data == 0x0) {
  1784. kvm_inject_gp(ctxt->vcpu, 0);
  1785. return X86EMUL_PROPAGATE_FAULT;
  1786. }
  1787. ss.selector = cs.selector + 8;
  1788. cs.db = 0;
  1789. cs.l = 1;
  1790. break;
  1791. }
  1792. cs.selector |= SELECTOR_RPL_MASK;
  1793. ss.selector |= SELECTOR_RPL_MASK;
  1794. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1795. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1796. c->eip = ctxt->vcpu->arch.regs[VCPU_REGS_RDX];
  1797. c->regs[VCPU_REGS_RSP] = ctxt->vcpu->arch.regs[VCPU_REGS_RCX];
  1798. return X86EMUL_CONTINUE;
  1799. }
  1800. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1801. struct x86_emulate_ops *ops)
  1802. {
  1803. int iopl;
  1804. if (ctxt->mode == X86EMUL_MODE_REAL)
  1805. return false;
  1806. if (ctxt->mode == X86EMUL_MODE_VM86)
  1807. return true;
  1808. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1809. return ops->cpl(ctxt->vcpu) > iopl;
  1810. }
  1811. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1812. struct x86_emulate_ops *ops,
  1813. u16 port, u16 len)
  1814. {
  1815. struct kvm_segment tr_seg;
  1816. int r;
  1817. u16 io_bitmap_ptr;
  1818. u8 perm, bit_idx = port & 0x7;
  1819. unsigned mask = (1 << len) - 1;
  1820. kvm_get_segment(ctxt->vcpu, &tr_seg, VCPU_SREG_TR);
  1821. if (tr_seg.unusable)
  1822. return false;
  1823. if (tr_seg.limit < 103)
  1824. return false;
  1825. r = ops->read_std(tr_seg.base + 102, &io_bitmap_ptr, 2, ctxt->vcpu,
  1826. NULL);
  1827. if (r != X86EMUL_CONTINUE)
  1828. return false;
  1829. if (io_bitmap_ptr + port/8 > tr_seg.limit)
  1830. return false;
  1831. r = ops->read_std(tr_seg.base + io_bitmap_ptr + port/8, &perm, 1,
  1832. ctxt->vcpu, NULL);
  1833. if (r != X86EMUL_CONTINUE)
  1834. return false;
  1835. if ((perm >> bit_idx) & mask)
  1836. return false;
  1837. return true;
  1838. }
  1839. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1840. struct x86_emulate_ops *ops,
  1841. u16 port, u16 len)
  1842. {
  1843. if (emulator_bad_iopl(ctxt, ops))
  1844. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1845. return false;
  1846. return true;
  1847. }
  1848. static u32 get_cached_descriptor_base(struct x86_emulate_ctxt *ctxt,
  1849. struct x86_emulate_ops *ops,
  1850. int seg)
  1851. {
  1852. struct desc_struct desc;
  1853. if (ops->get_cached_descriptor(&desc, seg, ctxt->vcpu))
  1854. return get_desc_base(&desc);
  1855. else
  1856. return ~0;
  1857. }
  1858. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1859. struct x86_emulate_ops *ops,
  1860. struct tss_segment_16 *tss)
  1861. {
  1862. struct decode_cache *c = &ctxt->decode;
  1863. tss->ip = c->eip;
  1864. tss->flag = ctxt->eflags;
  1865. tss->ax = c->regs[VCPU_REGS_RAX];
  1866. tss->cx = c->regs[VCPU_REGS_RCX];
  1867. tss->dx = c->regs[VCPU_REGS_RDX];
  1868. tss->bx = c->regs[VCPU_REGS_RBX];
  1869. tss->sp = c->regs[VCPU_REGS_RSP];
  1870. tss->bp = c->regs[VCPU_REGS_RBP];
  1871. tss->si = c->regs[VCPU_REGS_RSI];
  1872. tss->di = c->regs[VCPU_REGS_RDI];
  1873. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1874. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1875. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1876. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1877. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1878. }
  1879. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1880. struct x86_emulate_ops *ops,
  1881. struct tss_segment_16 *tss)
  1882. {
  1883. struct decode_cache *c = &ctxt->decode;
  1884. int ret;
  1885. c->eip = tss->ip;
  1886. ctxt->eflags = tss->flag | 2;
  1887. c->regs[VCPU_REGS_RAX] = tss->ax;
  1888. c->regs[VCPU_REGS_RCX] = tss->cx;
  1889. c->regs[VCPU_REGS_RDX] = tss->dx;
  1890. c->regs[VCPU_REGS_RBX] = tss->bx;
  1891. c->regs[VCPU_REGS_RSP] = tss->sp;
  1892. c->regs[VCPU_REGS_RBP] = tss->bp;
  1893. c->regs[VCPU_REGS_RSI] = tss->si;
  1894. c->regs[VCPU_REGS_RDI] = tss->di;
  1895. /*
  1896. * SDM says that segment selectors are loaded before segment
  1897. * descriptors
  1898. */
  1899. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1900. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1901. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1902. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1903. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1904. /*
  1905. * Now load segment descriptors. If fault happenes at this stage
  1906. * it is handled in a context of new task
  1907. */
  1908. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1909. if (ret != X86EMUL_CONTINUE)
  1910. return ret;
  1911. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1912. if (ret != X86EMUL_CONTINUE)
  1913. return ret;
  1914. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1915. if (ret != X86EMUL_CONTINUE)
  1916. return ret;
  1917. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1918. if (ret != X86EMUL_CONTINUE)
  1919. return ret;
  1920. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1921. if (ret != X86EMUL_CONTINUE)
  1922. return ret;
  1923. return X86EMUL_CONTINUE;
  1924. }
  1925. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1926. struct x86_emulate_ops *ops,
  1927. u16 tss_selector, u16 old_tss_sel,
  1928. ulong old_tss_base, struct desc_struct *new_desc)
  1929. {
  1930. struct tss_segment_16 tss_seg;
  1931. int ret;
  1932. u32 err, new_tss_base = get_desc_base(new_desc);
  1933. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1934. &err);
  1935. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1936. /* FIXME: need to provide precise fault address */
  1937. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  1938. return ret;
  1939. }
  1940. save_state_to_tss16(ctxt, ops, &tss_seg);
  1941. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1942. &err);
  1943. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1944. /* FIXME: need to provide precise fault address */
  1945. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  1946. return ret;
  1947. }
  1948. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1949. &err);
  1950. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1951. /* FIXME: need to provide precise fault address */
  1952. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  1953. return ret;
  1954. }
  1955. if (old_tss_sel != 0xffff) {
  1956. tss_seg.prev_task_link = old_tss_sel;
  1957. ret = ops->write_std(new_tss_base,
  1958. &tss_seg.prev_task_link,
  1959. sizeof tss_seg.prev_task_link,
  1960. ctxt->vcpu, &err);
  1961. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1962. /* FIXME: need to provide precise fault address */
  1963. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  1964. return ret;
  1965. }
  1966. }
  1967. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1968. }
  1969. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1970. struct x86_emulate_ops *ops,
  1971. struct tss_segment_32 *tss)
  1972. {
  1973. struct decode_cache *c = &ctxt->decode;
  1974. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1975. tss->eip = c->eip;
  1976. tss->eflags = ctxt->eflags;
  1977. tss->eax = c->regs[VCPU_REGS_RAX];
  1978. tss->ecx = c->regs[VCPU_REGS_RCX];
  1979. tss->edx = c->regs[VCPU_REGS_RDX];
  1980. tss->ebx = c->regs[VCPU_REGS_RBX];
  1981. tss->esp = c->regs[VCPU_REGS_RSP];
  1982. tss->ebp = c->regs[VCPU_REGS_RBP];
  1983. tss->esi = c->regs[VCPU_REGS_RSI];
  1984. tss->edi = c->regs[VCPU_REGS_RDI];
  1985. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1986. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1987. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1988. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1989. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1990. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1991. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1992. }
  1993. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1994. struct x86_emulate_ops *ops,
  1995. struct tss_segment_32 *tss)
  1996. {
  1997. struct decode_cache *c = &ctxt->decode;
  1998. int ret;
  1999. ops->set_cr(3, tss->cr3, ctxt->vcpu);
  2000. c->eip = tss->eip;
  2001. ctxt->eflags = tss->eflags | 2;
  2002. c->regs[VCPU_REGS_RAX] = tss->eax;
  2003. c->regs[VCPU_REGS_RCX] = tss->ecx;
  2004. c->regs[VCPU_REGS_RDX] = tss->edx;
  2005. c->regs[VCPU_REGS_RBX] = tss->ebx;
  2006. c->regs[VCPU_REGS_RSP] = tss->esp;
  2007. c->regs[VCPU_REGS_RBP] = tss->ebp;
  2008. c->regs[VCPU_REGS_RSI] = tss->esi;
  2009. c->regs[VCPU_REGS_RDI] = tss->edi;
  2010. /*
  2011. * SDM says that segment selectors are loaded before segment
  2012. * descriptors
  2013. */
  2014. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  2015. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2016. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2017. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2018. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2019. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  2020. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  2021. /*
  2022. * Now load segment descriptors. If fault happenes at this stage
  2023. * it is handled in a context of new task
  2024. */
  2025. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  2026. if (ret != X86EMUL_CONTINUE)
  2027. return ret;
  2028. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2029. if (ret != X86EMUL_CONTINUE)
  2030. return ret;
  2031. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2032. if (ret != X86EMUL_CONTINUE)
  2033. return ret;
  2034. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2035. if (ret != X86EMUL_CONTINUE)
  2036. return ret;
  2037. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2038. if (ret != X86EMUL_CONTINUE)
  2039. return ret;
  2040. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  2041. if (ret != X86EMUL_CONTINUE)
  2042. return ret;
  2043. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2044. if (ret != X86EMUL_CONTINUE)
  2045. return ret;
  2046. return X86EMUL_CONTINUE;
  2047. }
  2048. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2049. struct x86_emulate_ops *ops,
  2050. u16 tss_selector, u16 old_tss_sel,
  2051. ulong old_tss_base, struct desc_struct *new_desc)
  2052. {
  2053. struct tss_segment_32 tss_seg;
  2054. int ret;
  2055. u32 err, new_tss_base = get_desc_base(new_desc);
  2056. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2057. &err);
  2058. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2059. /* FIXME: need to provide precise fault address */
  2060. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  2061. return ret;
  2062. }
  2063. save_state_to_tss32(ctxt, ops, &tss_seg);
  2064. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2065. &err);
  2066. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2067. /* FIXME: need to provide precise fault address */
  2068. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  2069. return ret;
  2070. }
  2071. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2072. &err);
  2073. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2074. /* FIXME: need to provide precise fault address */
  2075. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  2076. return ret;
  2077. }
  2078. if (old_tss_sel != 0xffff) {
  2079. tss_seg.prev_task_link = old_tss_sel;
  2080. ret = ops->write_std(new_tss_base,
  2081. &tss_seg.prev_task_link,
  2082. sizeof tss_seg.prev_task_link,
  2083. ctxt->vcpu, &err);
  2084. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2085. /* FIXME: need to provide precise fault address */
  2086. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  2087. return ret;
  2088. }
  2089. }
  2090. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2091. }
  2092. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2093. struct x86_emulate_ops *ops,
  2094. u16 tss_selector, int reason)
  2095. {
  2096. struct desc_struct curr_tss_desc, next_tss_desc;
  2097. int ret;
  2098. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  2099. ulong old_tss_base =
  2100. get_cached_descriptor_base(ctxt, ops, VCPU_SREG_TR);
  2101. u32 desc_limit;
  2102. /* FIXME: old_tss_base == ~0 ? */
  2103. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2104. if (ret != X86EMUL_CONTINUE)
  2105. return ret;
  2106. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2107. if (ret != X86EMUL_CONTINUE)
  2108. return ret;
  2109. /* FIXME: check that next_tss_desc is tss */
  2110. if (reason != TASK_SWITCH_IRET) {
  2111. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2112. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  2113. kvm_inject_gp(ctxt->vcpu, 0);
  2114. return X86EMUL_PROPAGATE_FAULT;
  2115. }
  2116. }
  2117. desc_limit = desc_limit_scaled(&next_tss_desc);
  2118. if (!next_tss_desc.p ||
  2119. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2120. desc_limit < 0x2b)) {
  2121. kvm_queue_exception_e(ctxt->vcpu, TS_VECTOR,
  2122. tss_selector & 0xfffc);
  2123. return X86EMUL_PROPAGATE_FAULT;
  2124. }
  2125. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2126. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2127. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2128. &curr_tss_desc);
  2129. }
  2130. if (reason == TASK_SWITCH_IRET)
  2131. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2132. /* set back link to prev task only if NT bit is set in eflags
  2133. note that old_tss_sel is not used afetr this point */
  2134. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2135. old_tss_sel = 0xffff;
  2136. if (next_tss_desc.type & 8)
  2137. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2138. old_tss_base, &next_tss_desc);
  2139. else
  2140. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2141. old_tss_base, &next_tss_desc);
  2142. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2143. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2144. if (reason != TASK_SWITCH_IRET) {
  2145. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2146. write_segment_descriptor(ctxt, ops, tss_selector,
  2147. &next_tss_desc);
  2148. }
  2149. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  2150. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  2151. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  2152. return ret;
  2153. }
  2154. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2155. struct x86_emulate_ops *ops,
  2156. u16 tss_selector, int reason)
  2157. {
  2158. struct decode_cache *c = &ctxt->decode;
  2159. int rc;
  2160. memset(c, 0, sizeof(struct decode_cache));
  2161. c->eip = ctxt->eip;
  2162. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  2163. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason);
  2164. if (rc == X86EMUL_CONTINUE) {
  2165. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  2166. kvm_rip_write(ctxt->vcpu, c->eip);
  2167. }
  2168. return rc;
  2169. }
  2170. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  2171. int reg, struct operand *op)
  2172. {
  2173. struct decode_cache *c = &ctxt->decode;
  2174. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2175. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2176. op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
  2177. }
  2178. int
  2179. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  2180. {
  2181. u64 msr_data;
  2182. struct decode_cache *c = &ctxt->decode;
  2183. int rc = X86EMUL_CONTINUE;
  2184. ctxt->interruptibility = 0;
  2185. /* Shadow copy of register state. Committed on successful emulation.
  2186. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  2187. * modify them.
  2188. */
  2189. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  2190. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2191. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2192. goto done;
  2193. }
  2194. /* LOCK prefix is allowed only with some instructions */
  2195. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2196. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2197. goto done;
  2198. }
  2199. /* Privileged instruction can be executed only in CPL=0 */
  2200. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2201. kvm_inject_gp(ctxt->vcpu, 0);
  2202. goto done;
  2203. }
  2204. if (c->rep_prefix && (c->d & String)) {
  2205. /* All REP prefixes have the same first termination condition */
  2206. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2207. kvm_rip_write(ctxt->vcpu, c->eip);
  2208. goto done;
  2209. }
  2210. /* The second termination condition only applies for REPE
  2211. * and REPNE. Test if the repeat string operation prefix is
  2212. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2213. * corresponding termination condition according to:
  2214. * - if REPE/REPZ and ZF = 0 then done
  2215. * - if REPNE/REPNZ and ZF = 1 then done
  2216. */
  2217. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2218. (c->b == 0xae) || (c->b == 0xaf)) {
  2219. if ((c->rep_prefix == REPE_PREFIX) &&
  2220. ((ctxt->eflags & EFLG_ZF) == 0)) {
  2221. kvm_rip_write(ctxt->vcpu, c->eip);
  2222. goto done;
  2223. }
  2224. if ((c->rep_prefix == REPNE_PREFIX) &&
  2225. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
  2226. kvm_rip_write(ctxt->vcpu, c->eip);
  2227. goto done;
  2228. }
  2229. }
  2230. c->eip = ctxt->eip;
  2231. }
  2232. if (c->src.type == OP_MEM) {
  2233. rc = ops->read_emulated((unsigned long)c->src.ptr,
  2234. &c->src.val,
  2235. c->src.bytes,
  2236. ctxt->vcpu);
  2237. if (rc != X86EMUL_CONTINUE)
  2238. goto done;
  2239. c->src.orig_val = c->src.val;
  2240. }
  2241. if (c->src2.type == OP_MEM) {
  2242. rc = ops->read_emulated((unsigned long)c->src2.ptr,
  2243. &c->src2.val,
  2244. c->src2.bytes,
  2245. ctxt->vcpu);
  2246. if (rc != X86EMUL_CONTINUE)
  2247. goto done;
  2248. }
  2249. if ((c->d & DstMask) == ImplicitOps)
  2250. goto special_insn;
  2251. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2252. /* optimisation - avoid slow emulated read if Mov */
  2253. rc = ops->read_emulated((unsigned long)c->dst.ptr, &c->dst.val,
  2254. c->dst.bytes, ctxt->vcpu);
  2255. if (rc != X86EMUL_CONTINUE)
  2256. goto done;
  2257. }
  2258. c->dst.orig_val = c->dst.val;
  2259. special_insn:
  2260. if (c->twobyte)
  2261. goto twobyte_insn;
  2262. switch (c->b) {
  2263. case 0x00 ... 0x05:
  2264. add: /* add */
  2265. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2266. break;
  2267. case 0x06: /* push es */
  2268. emulate_push_sreg(ctxt, VCPU_SREG_ES);
  2269. break;
  2270. case 0x07: /* pop es */
  2271. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2272. if (rc != X86EMUL_CONTINUE)
  2273. goto done;
  2274. break;
  2275. case 0x08 ... 0x0d:
  2276. or: /* or */
  2277. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2278. break;
  2279. case 0x0e: /* push cs */
  2280. emulate_push_sreg(ctxt, VCPU_SREG_CS);
  2281. break;
  2282. case 0x10 ... 0x15:
  2283. adc: /* adc */
  2284. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2285. break;
  2286. case 0x16: /* push ss */
  2287. emulate_push_sreg(ctxt, VCPU_SREG_SS);
  2288. break;
  2289. case 0x17: /* pop ss */
  2290. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2291. if (rc != X86EMUL_CONTINUE)
  2292. goto done;
  2293. break;
  2294. case 0x18 ... 0x1d:
  2295. sbb: /* sbb */
  2296. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2297. break;
  2298. case 0x1e: /* push ds */
  2299. emulate_push_sreg(ctxt, VCPU_SREG_DS);
  2300. break;
  2301. case 0x1f: /* pop ds */
  2302. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2303. if (rc != X86EMUL_CONTINUE)
  2304. goto done;
  2305. break;
  2306. case 0x20 ... 0x25:
  2307. and: /* and */
  2308. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2309. break;
  2310. case 0x28 ... 0x2d:
  2311. sub: /* sub */
  2312. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2313. break;
  2314. case 0x30 ... 0x35:
  2315. xor: /* xor */
  2316. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2317. break;
  2318. case 0x38 ... 0x3d:
  2319. cmp: /* cmp */
  2320. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2321. break;
  2322. case 0x40 ... 0x47: /* inc r16/r32 */
  2323. emulate_1op("inc", c->dst, ctxt->eflags);
  2324. break;
  2325. case 0x48 ... 0x4f: /* dec r16/r32 */
  2326. emulate_1op("dec", c->dst, ctxt->eflags);
  2327. break;
  2328. case 0x50 ... 0x57: /* push reg */
  2329. emulate_push(ctxt);
  2330. break;
  2331. case 0x58 ... 0x5f: /* pop reg */
  2332. pop_instruction:
  2333. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2334. if (rc != X86EMUL_CONTINUE)
  2335. goto done;
  2336. break;
  2337. case 0x60: /* pusha */
  2338. emulate_pusha(ctxt);
  2339. break;
  2340. case 0x61: /* popa */
  2341. rc = emulate_popa(ctxt, ops);
  2342. if (rc != X86EMUL_CONTINUE)
  2343. goto done;
  2344. break;
  2345. case 0x63: /* movsxd */
  2346. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2347. goto cannot_emulate;
  2348. c->dst.val = (s32) c->src.val;
  2349. break;
  2350. case 0x68: /* push imm */
  2351. case 0x6a: /* push imm8 */
  2352. emulate_push(ctxt);
  2353. break;
  2354. case 0x6c: /* insb */
  2355. case 0x6d: /* insw/insd */
  2356. c->dst.bytes = min(c->dst.bytes, 4u);
  2357. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2358. c->dst.bytes)) {
  2359. kvm_inject_gp(ctxt->vcpu, 0);
  2360. goto done;
  2361. }
  2362. if (!ops->pio_in_emulated(c->dst.bytes, c->regs[VCPU_REGS_RDX],
  2363. &c->dst.val, 1, ctxt->vcpu))
  2364. goto done; /* IO is needed, skip writeback */
  2365. break;
  2366. case 0x6e: /* outsb */
  2367. case 0x6f: /* outsw/outsd */
  2368. c->src.bytes = min(c->src.bytes, 4u);
  2369. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2370. c->src.bytes)) {
  2371. kvm_inject_gp(ctxt->vcpu, 0);
  2372. goto done;
  2373. }
  2374. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2375. &c->src.val, 1, ctxt->vcpu);
  2376. c->dst.type = OP_NONE; /* nothing to writeback */
  2377. break;
  2378. case 0x70 ... 0x7f: /* jcc (short) */
  2379. if (test_cc(c->b, ctxt->eflags))
  2380. jmp_rel(c, c->src.val);
  2381. break;
  2382. case 0x80 ... 0x83: /* Grp1 */
  2383. switch (c->modrm_reg) {
  2384. case 0:
  2385. goto add;
  2386. case 1:
  2387. goto or;
  2388. case 2:
  2389. goto adc;
  2390. case 3:
  2391. goto sbb;
  2392. case 4:
  2393. goto and;
  2394. case 5:
  2395. goto sub;
  2396. case 6:
  2397. goto xor;
  2398. case 7:
  2399. goto cmp;
  2400. }
  2401. break;
  2402. case 0x84 ... 0x85:
  2403. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2404. break;
  2405. case 0x86 ... 0x87: /* xchg */
  2406. xchg:
  2407. /* Write back the register source. */
  2408. switch (c->dst.bytes) {
  2409. case 1:
  2410. *(u8 *) c->src.ptr = (u8) c->dst.val;
  2411. break;
  2412. case 2:
  2413. *(u16 *) c->src.ptr = (u16) c->dst.val;
  2414. break;
  2415. case 4:
  2416. *c->src.ptr = (u32) c->dst.val;
  2417. break; /* 64b reg: zero-extend */
  2418. case 8:
  2419. *c->src.ptr = c->dst.val;
  2420. break;
  2421. }
  2422. /*
  2423. * Write back the memory destination with implicit LOCK
  2424. * prefix.
  2425. */
  2426. c->dst.val = c->src.val;
  2427. c->lock_prefix = 1;
  2428. break;
  2429. case 0x88 ... 0x8b: /* mov */
  2430. goto mov;
  2431. case 0x8c: { /* mov r/m, sreg */
  2432. struct kvm_segment segreg;
  2433. if (c->modrm_reg <= VCPU_SREG_GS)
  2434. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  2435. else {
  2436. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2437. goto done;
  2438. }
  2439. c->dst.val = segreg.selector;
  2440. break;
  2441. }
  2442. case 0x8d: /* lea r16/r32, m */
  2443. c->dst.val = c->modrm_ea;
  2444. break;
  2445. case 0x8e: { /* mov seg, r/m16 */
  2446. uint16_t sel;
  2447. sel = c->src.val;
  2448. if (c->modrm_reg == VCPU_SREG_CS ||
  2449. c->modrm_reg > VCPU_SREG_GS) {
  2450. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2451. goto done;
  2452. }
  2453. if (c->modrm_reg == VCPU_SREG_SS)
  2454. toggle_interruptibility(ctxt, KVM_X86_SHADOW_INT_MOV_SS);
  2455. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2456. c->dst.type = OP_NONE; /* Disable writeback. */
  2457. break;
  2458. }
  2459. case 0x8f: /* pop (sole member of Grp1a) */
  2460. rc = emulate_grp1a(ctxt, ops);
  2461. if (rc != X86EMUL_CONTINUE)
  2462. goto done;
  2463. break;
  2464. case 0x90: /* nop / xchg r8,rax */
  2465. if (!(c->rex_prefix & 1)) { /* nop */
  2466. c->dst.type = OP_NONE;
  2467. break;
  2468. }
  2469. case 0x91 ... 0x97: /* xchg reg,rax */
  2470. c->src.type = c->dst.type = OP_REG;
  2471. c->src.bytes = c->dst.bytes = c->op_bytes;
  2472. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  2473. c->src.val = *(c->src.ptr);
  2474. goto xchg;
  2475. case 0x9c: /* pushf */
  2476. c->src.val = (unsigned long) ctxt->eflags;
  2477. emulate_push(ctxt);
  2478. break;
  2479. case 0x9d: /* popf */
  2480. c->dst.type = OP_REG;
  2481. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  2482. c->dst.bytes = c->op_bytes;
  2483. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2484. if (rc != X86EMUL_CONTINUE)
  2485. goto done;
  2486. break;
  2487. case 0xa0 ... 0xa1: /* mov */
  2488. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2489. c->dst.val = c->src.val;
  2490. break;
  2491. case 0xa2 ... 0xa3: /* mov */
  2492. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  2493. break;
  2494. case 0xa4 ... 0xa5: /* movs */
  2495. goto mov;
  2496. case 0xa6 ... 0xa7: /* cmps */
  2497. c->dst.type = OP_NONE; /* Disable writeback. */
  2498. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  2499. goto cmp;
  2500. case 0xaa ... 0xab: /* stos */
  2501. c->dst.val = c->regs[VCPU_REGS_RAX];
  2502. break;
  2503. case 0xac ... 0xad: /* lods */
  2504. goto mov;
  2505. case 0xae ... 0xaf: /* scas */
  2506. DPRINTF("Urk! I don't handle SCAS.\n");
  2507. goto cannot_emulate;
  2508. case 0xb0 ... 0xbf: /* mov r, imm */
  2509. goto mov;
  2510. case 0xc0 ... 0xc1:
  2511. emulate_grp2(ctxt);
  2512. break;
  2513. case 0xc3: /* ret */
  2514. c->dst.type = OP_REG;
  2515. c->dst.ptr = &c->eip;
  2516. c->dst.bytes = c->op_bytes;
  2517. goto pop_instruction;
  2518. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2519. mov:
  2520. c->dst.val = c->src.val;
  2521. break;
  2522. case 0xcb: /* ret far */
  2523. rc = emulate_ret_far(ctxt, ops);
  2524. if (rc != X86EMUL_CONTINUE)
  2525. goto done;
  2526. break;
  2527. case 0xd0 ... 0xd1: /* Grp2 */
  2528. c->src.val = 1;
  2529. emulate_grp2(ctxt);
  2530. break;
  2531. case 0xd2 ... 0xd3: /* Grp2 */
  2532. c->src.val = c->regs[VCPU_REGS_RCX];
  2533. emulate_grp2(ctxt);
  2534. break;
  2535. case 0xe4: /* inb */
  2536. case 0xe5: /* in */
  2537. goto do_io_in;
  2538. case 0xe6: /* outb */
  2539. case 0xe7: /* out */
  2540. goto do_io_out;
  2541. case 0xe8: /* call (near) */ {
  2542. long int rel = c->src.val;
  2543. c->src.val = (unsigned long) c->eip;
  2544. jmp_rel(c, rel);
  2545. emulate_push(ctxt);
  2546. break;
  2547. }
  2548. case 0xe9: /* jmp rel */
  2549. goto jmp;
  2550. case 0xea: /* jmp far */
  2551. jump_far:
  2552. if (load_segment_descriptor(ctxt, ops, c->src2.val,
  2553. VCPU_SREG_CS))
  2554. goto done;
  2555. c->eip = c->src.val;
  2556. break;
  2557. case 0xeb:
  2558. jmp: /* jmp rel short */
  2559. jmp_rel(c, c->src.val);
  2560. c->dst.type = OP_NONE; /* Disable writeback. */
  2561. break;
  2562. case 0xec: /* in al,dx */
  2563. case 0xed: /* in (e/r)ax,dx */
  2564. c->src.val = c->regs[VCPU_REGS_RDX];
  2565. do_io_in:
  2566. c->dst.bytes = min(c->dst.bytes, 4u);
  2567. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2568. kvm_inject_gp(ctxt->vcpu, 0);
  2569. goto done;
  2570. }
  2571. if (!ops->pio_in_emulated(c->dst.bytes, c->src.val,
  2572. &c->dst.val, 1, ctxt->vcpu))
  2573. goto done; /* IO is needed */
  2574. break;
  2575. case 0xee: /* out al,dx */
  2576. case 0xef: /* out (e/r)ax,dx */
  2577. c->src.val = c->regs[VCPU_REGS_RDX];
  2578. do_io_out:
  2579. c->dst.bytes = min(c->dst.bytes, 4u);
  2580. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2581. kvm_inject_gp(ctxt->vcpu, 0);
  2582. goto done;
  2583. }
  2584. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2585. ctxt->vcpu);
  2586. c->dst.type = OP_NONE; /* Disable writeback. */
  2587. break;
  2588. case 0xf4: /* hlt */
  2589. ctxt->vcpu->arch.halt_request = 1;
  2590. break;
  2591. case 0xf5: /* cmc */
  2592. /* complement carry flag from eflags reg */
  2593. ctxt->eflags ^= EFLG_CF;
  2594. c->dst.type = OP_NONE; /* Disable writeback. */
  2595. break;
  2596. case 0xf6 ... 0xf7: /* Grp3 */
  2597. if (!emulate_grp3(ctxt, ops))
  2598. goto cannot_emulate;
  2599. break;
  2600. case 0xf8: /* clc */
  2601. ctxt->eflags &= ~EFLG_CF;
  2602. c->dst.type = OP_NONE; /* Disable writeback. */
  2603. break;
  2604. case 0xfa: /* cli */
  2605. if (emulator_bad_iopl(ctxt, ops))
  2606. kvm_inject_gp(ctxt->vcpu, 0);
  2607. else {
  2608. ctxt->eflags &= ~X86_EFLAGS_IF;
  2609. c->dst.type = OP_NONE; /* Disable writeback. */
  2610. }
  2611. break;
  2612. case 0xfb: /* sti */
  2613. if (emulator_bad_iopl(ctxt, ops))
  2614. kvm_inject_gp(ctxt->vcpu, 0);
  2615. else {
  2616. toggle_interruptibility(ctxt, KVM_X86_SHADOW_INT_STI);
  2617. ctxt->eflags |= X86_EFLAGS_IF;
  2618. c->dst.type = OP_NONE; /* Disable writeback. */
  2619. }
  2620. break;
  2621. case 0xfc: /* cld */
  2622. ctxt->eflags &= ~EFLG_DF;
  2623. c->dst.type = OP_NONE; /* Disable writeback. */
  2624. break;
  2625. case 0xfd: /* std */
  2626. ctxt->eflags |= EFLG_DF;
  2627. c->dst.type = OP_NONE; /* Disable writeback. */
  2628. break;
  2629. case 0xfe: /* Grp4 */
  2630. grp45:
  2631. rc = emulate_grp45(ctxt, ops);
  2632. if (rc != X86EMUL_CONTINUE)
  2633. goto done;
  2634. break;
  2635. case 0xff: /* Grp5 */
  2636. if (c->modrm_reg == 5)
  2637. goto jump_far;
  2638. goto grp45;
  2639. }
  2640. writeback:
  2641. rc = writeback(ctxt, ops);
  2642. if (rc != X86EMUL_CONTINUE)
  2643. goto done;
  2644. if ((c->d & SrcMask) == SrcSI)
  2645. string_addr_inc(ctxt, seg_override_base(ctxt, c), VCPU_REGS_RSI,
  2646. &c->src);
  2647. if ((c->d & DstMask) == DstDI)
  2648. string_addr_inc(ctxt, es_base(ctxt), VCPU_REGS_RDI, &c->dst);
  2649. if (c->rep_prefix && (c->d & String))
  2650. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2651. /* Commit shadow register state. */
  2652. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  2653. kvm_rip_write(ctxt->vcpu, c->eip);
  2654. done:
  2655. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2656. twobyte_insn:
  2657. switch (c->b) {
  2658. case 0x01: /* lgdt, lidt, lmsw */
  2659. switch (c->modrm_reg) {
  2660. u16 size;
  2661. unsigned long address;
  2662. case 0: /* vmcall */
  2663. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2664. goto cannot_emulate;
  2665. rc = kvm_fix_hypercall(ctxt->vcpu);
  2666. if (rc != X86EMUL_CONTINUE)
  2667. goto done;
  2668. /* Let the processor re-execute the fixed hypercall */
  2669. c->eip = ctxt->eip;
  2670. /* Disable writeback. */
  2671. c->dst.type = OP_NONE;
  2672. break;
  2673. case 2: /* lgdt */
  2674. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2675. &size, &address, c->op_bytes);
  2676. if (rc != X86EMUL_CONTINUE)
  2677. goto done;
  2678. realmode_lgdt(ctxt->vcpu, size, address);
  2679. /* Disable writeback. */
  2680. c->dst.type = OP_NONE;
  2681. break;
  2682. case 3: /* lidt/vmmcall */
  2683. if (c->modrm_mod == 3) {
  2684. switch (c->modrm_rm) {
  2685. case 1:
  2686. rc = kvm_fix_hypercall(ctxt->vcpu);
  2687. if (rc != X86EMUL_CONTINUE)
  2688. goto done;
  2689. break;
  2690. default:
  2691. goto cannot_emulate;
  2692. }
  2693. } else {
  2694. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2695. &size, &address,
  2696. c->op_bytes);
  2697. if (rc != X86EMUL_CONTINUE)
  2698. goto done;
  2699. realmode_lidt(ctxt->vcpu, size, address);
  2700. }
  2701. /* Disable writeback. */
  2702. c->dst.type = OP_NONE;
  2703. break;
  2704. case 4: /* smsw */
  2705. c->dst.bytes = 2;
  2706. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2707. break;
  2708. case 6: /* lmsw */
  2709. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
  2710. (c->src.val & 0x0f), ctxt->vcpu);
  2711. c->dst.type = OP_NONE;
  2712. break;
  2713. case 5: /* not defined */
  2714. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2715. goto done;
  2716. case 7: /* invlpg*/
  2717. emulate_invlpg(ctxt->vcpu, c->modrm_ea);
  2718. /* Disable writeback. */
  2719. c->dst.type = OP_NONE;
  2720. break;
  2721. default:
  2722. goto cannot_emulate;
  2723. }
  2724. break;
  2725. case 0x05: /* syscall */
  2726. rc = emulate_syscall(ctxt);
  2727. if (rc != X86EMUL_CONTINUE)
  2728. goto done;
  2729. else
  2730. goto writeback;
  2731. break;
  2732. case 0x06:
  2733. emulate_clts(ctxt->vcpu);
  2734. c->dst.type = OP_NONE;
  2735. break;
  2736. case 0x08: /* invd */
  2737. case 0x09: /* wbinvd */
  2738. case 0x0d: /* GrpP (prefetch) */
  2739. case 0x18: /* Grp16 (prefetch/nop) */
  2740. c->dst.type = OP_NONE;
  2741. break;
  2742. case 0x20: /* mov cr, reg */
  2743. switch (c->modrm_reg) {
  2744. case 1:
  2745. case 5 ... 7:
  2746. case 9 ... 15:
  2747. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2748. goto done;
  2749. }
  2750. c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2751. c->dst.type = OP_NONE; /* no writeback */
  2752. break;
  2753. case 0x21: /* mov from dr to reg */
  2754. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2755. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2756. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2757. goto done;
  2758. }
  2759. emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  2760. c->dst.type = OP_NONE; /* no writeback */
  2761. break;
  2762. case 0x22: /* mov reg, cr */
  2763. ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu);
  2764. c->dst.type = OP_NONE;
  2765. break;
  2766. case 0x23: /* mov from reg to dr */
  2767. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2768. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2769. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2770. goto done;
  2771. }
  2772. emulator_set_dr(ctxt, c->modrm_reg, c->regs[c->modrm_rm]);
  2773. c->dst.type = OP_NONE; /* no writeback */
  2774. break;
  2775. case 0x30:
  2776. /* wrmsr */
  2777. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2778. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2779. if (kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2780. kvm_inject_gp(ctxt->vcpu, 0);
  2781. goto done;
  2782. }
  2783. rc = X86EMUL_CONTINUE;
  2784. c->dst.type = OP_NONE;
  2785. break;
  2786. case 0x32:
  2787. /* rdmsr */
  2788. if (kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2789. kvm_inject_gp(ctxt->vcpu, 0);
  2790. goto done;
  2791. } else {
  2792. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2793. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2794. }
  2795. rc = X86EMUL_CONTINUE;
  2796. c->dst.type = OP_NONE;
  2797. break;
  2798. case 0x34: /* sysenter */
  2799. rc = emulate_sysenter(ctxt);
  2800. if (rc != X86EMUL_CONTINUE)
  2801. goto done;
  2802. else
  2803. goto writeback;
  2804. break;
  2805. case 0x35: /* sysexit */
  2806. rc = emulate_sysexit(ctxt);
  2807. if (rc != X86EMUL_CONTINUE)
  2808. goto done;
  2809. else
  2810. goto writeback;
  2811. break;
  2812. case 0x40 ... 0x4f: /* cmov */
  2813. c->dst.val = c->dst.orig_val = c->src.val;
  2814. if (!test_cc(c->b, ctxt->eflags))
  2815. c->dst.type = OP_NONE; /* no writeback */
  2816. break;
  2817. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2818. if (test_cc(c->b, ctxt->eflags))
  2819. jmp_rel(c, c->src.val);
  2820. c->dst.type = OP_NONE;
  2821. break;
  2822. case 0xa0: /* push fs */
  2823. emulate_push_sreg(ctxt, VCPU_SREG_FS);
  2824. break;
  2825. case 0xa1: /* pop fs */
  2826. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2827. if (rc != X86EMUL_CONTINUE)
  2828. goto done;
  2829. break;
  2830. case 0xa3:
  2831. bt: /* bt */
  2832. c->dst.type = OP_NONE;
  2833. /* only subword offset */
  2834. c->src.val &= (c->dst.bytes << 3) - 1;
  2835. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2836. break;
  2837. case 0xa4: /* shld imm8, r, r/m */
  2838. case 0xa5: /* shld cl, r, r/m */
  2839. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2840. break;
  2841. case 0xa8: /* push gs */
  2842. emulate_push_sreg(ctxt, VCPU_SREG_GS);
  2843. break;
  2844. case 0xa9: /* pop gs */
  2845. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  2846. if (rc != X86EMUL_CONTINUE)
  2847. goto done;
  2848. break;
  2849. case 0xab:
  2850. bts: /* bts */
  2851. /* only subword offset */
  2852. c->src.val &= (c->dst.bytes << 3) - 1;
  2853. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  2854. break;
  2855. case 0xac: /* shrd imm8, r, r/m */
  2856. case 0xad: /* shrd cl, r, r/m */
  2857. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  2858. break;
  2859. case 0xae: /* clflush */
  2860. break;
  2861. case 0xb0 ... 0xb1: /* cmpxchg */
  2862. /*
  2863. * Save real source value, then compare EAX against
  2864. * destination.
  2865. */
  2866. c->src.orig_val = c->src.val;
  2867. c->src.val = c->regs[VCPU_REGS_RAX];
  2868. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2869. if (ctxt->eflags & EFLG_ZF) {
  2870. /* Success: write back to memory. */
  2871. c->dst.val = c->src.orig_val;
  2872. } else {
  2873. /* Failure: write the value we saw to EAX. */
  2874. c->dst.type = OP_REG;
  2875. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2876. }
  2877. break;
  2878. case 0xb3:
  2879. btr: /* btr */
  2880. /* only subword offset */
  2881. c->src.val &= (c->dst.bytes << 3) - 1;
  2882. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  2883. break;
  2884. case 0xb6 ... 0xb7: /* movzx */
  2885. c->dst.bytes = c->op_bytes;
  2886. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  2887. : (u16) c->src.val;
  2888. break;
  2889. case 0xba: /* Grp8 */
  2890. switch (c->modrm_reg & 3) {
  2891. case 0:
  2892. goto bt;
  2893. case 1:
  2894. goto bts;
  2895. case 2:
  2896. goto btr;
  2897. case 3:
  2898. goto btc;
  2899. }
  2900. break;
  2901. case 0xbb:
  2902. btc: /* btc */
  2903. /* only subword offset */
  2904. c->src.val &= (c->dst.bytes << 3) - 1;
  2905. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  2906. break;
  2907. case 0xbe ... 0xbf: /* movsx */
  2908. c->dst.bytes = c->op_bytes;
  2909. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  2910. (s16) c->src.val;
  2911. break;
  2912. case 0xc3: /* movnti */
  2913. c->dst.bytes = c->op_bytes;
  2914. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  2915. (u64) c->src.val;
  2916. break;
  2917. case 0xc7: /* Grp9 (cmpxchg8b) */
  2918. rc = emulate_grp9(ctxt, ops);
  2919. if (rc != X86EMUL_CONTINUE)
  2920. goto done;
  2921. c->dst.type = OP_NONE;
  2922. break;
  2923. }
  2924. goto writeback;
  2925. cannot_emulate:
  2926. DPRINTF("Cannot emulate %02x\n", c->b);
  2927. return -1;
  2928. }