radeon_device.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/radeon_drm.h>
  33. #include <linux/vgaarb.h>
  34. #include <linux/vga_switcheroo.h>
  35. #include <linux/efi.h>
  36. #include "radeon_reg.h"
  37. #include "radeon.h"
  38. #include "atom.h"
  39. static const char radeon_family_name[][16] = {
  40. "R100",
  41. "RV100",
  42. "RS100",
  43. "RV200",
  44. "RS200",
  45. "R200",
  46. "RV250",
  47. "RS300",
  48. "RV280",
  49. "R300",
  50. "R350",
  51. "RV350",
  52. "RV380",
  53. "R420",
  54. "R423",
  55. "RV410",
  56. "RS400",
  57. "RS480",
  58. "RS600",
  59. "RS690",
  60. "RS740",
  61. "RV515",
  62. "R520",
  63. "RV530",
  64. "RV560",
  65. "RV570",
  66. "R580",
  67. "R600",
  68. "RV610",
  69. "RV630",
  70. "RV670",
  71. "RV620",
  72. "RV635",
  73. "RS780",
  74. "RS880",
  75. "RV770",
  76. "RV730",
  77. "RV710",
  78. "RV740",
  79. "CEDAR",
  80. "REDWOOD",
  81. "JUNIPER",
  82. "CYPRESS",
  83. "HEMLOCK",
  84. "PALM",
  85. "SUMO",
  86. "SUMO2",
  87. "BARTS",
  88. "TURKS",
  89. "CAICOS",
  90. "CAYMAN",
  91. "TAHITI",
  92. "PITCAIRN",
  93. "VERDE",
  94. "LAST",
  95. };
  96. /*
  97. * Clear GPU surface registers.
  98. */
  99. void radeon_surface_init(struct radeon_device *rdev)
  100. {
  101. /* FIXME: check this out */
  102. if (rdev->family < CHIP_R600) {
  103. int i;
  104. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  105. if (rdev->surface_regs[i].bo)
  106. radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
  107. else
  108. radeon_clear_surface_reg(rdev, i);
  109. }
  110. /* enable surfaces */
  111. WREG32(RADEON_SURFACE_CNTL, 0);
  112. }
  113. }
  114. /*
  115. * GPU scratch registers helpers function.
  116. */
  117. void radeon_scratch_init(struct radeon_device *rdev)
  118. {
  119. int i;
  120. /* FIXME: check this out */
  121. if (rdev->family < CHIP_R300) {
  122. rdev->scratch.num_reg = 5;
  123. } else {
  124. rdev->scratch.num_reg = 7;
  125. }
  126. rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
  127. for (i = 0; i < rdev->scratch.num_reg; i++) {
  128. rdev->scratch.free[i] = true;
  129. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  130. }
  131. }
  132. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  133. {
  134. int i;
  135. for (i = 0; i < rdev->scratch.num_reg; i++) {
  136. if (rdev->scratch.free[i]) {
  137. rdev->scratch.free[i] = false;
  138. *reg = rdev->scratch.reg[i];
  139. return 0;
  140. }
  141. }
  142. return -EINVAL;
  143. }
  144. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  145. {
  146. int i;
  147. for (i = 0; i < rdev->scratch.num_reg; i++) {
  148. if (rdev->scratch.reg[i] == reg) {
  149. rdev->scratch.free[i] = true;
  150. return;
  151. }
  152. }
  153. }
  154. void radeon_wb_disable(struct radeon_device *rdev)
  155. {
  156. int r;
  157. if (rdev->wb.wb_obj) {
  158. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  159. if (unlikely(r != 0))
  160. return;
  161. radeon_bo_kunmap(rdev->wb.wb_obj);
  162. radeon_bo_unpin(rdev->wb.wb_obj);
  163. radeon_bo_unreserve(rdev->wb.wb_obj);
  164. }
  165. rdev->wb.enabled = false;
  166. }
  167. void radeon_wb_fini(struct radeon_device *rdev)
  168. {
  169. radeon_wb_disable(rdev);
  170. if (rdev->wb.wb_obj) {
  171. radeon_bo_unref(&rdev->wb.wb_obj);
  172. rdev->wb.wb = NULL;
  173. rdev->wb.wb_obj = NULL;
  174. }
  175. }
  176. int radeon_wb_init(struct radeon_device *rdev)
  177. {
  178. int r;
  179. if (rdev->wb.wb_obj == NULL) {
  180. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  181. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  182. if (r) {
  183. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  184. return r;
  185. }
  186. }
  187. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  188. if (unlikely(r != 0)) {
  189. radeon_wb_fini(rdev);
  190. return r;
  191. }
  192. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  193. &rdev->wb.gpu_addr);
  194. if (r) {
  195. radeon_bo_unreserve(rdev->wb.wb_obj);
  196. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  197. radeon_wb_fini(rdev);
  198. return r;
  199. }
  200. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  201. radeon_bo_unreserve(rdev->wb.wb_obj);
  202. if (r) {
  203. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  204. radeon_wb_fini(rdev);
  205. return r;
  206. }
  207. /* clear wb memory */
  208. memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
  209. /* disable event_write fences */
  210. rdev->wb.use_event = false;
  211. /* disabled via module param */
  212. if (radeon_no_wb == 1)
  213. rdev->wb.enabled = false;
  214. else {
  215. if (rdev->flags & RADEON_IS_AGP) {
  216. /* often unreliable on AGP */
  217. rdev->wb.enabled = false;
  218. } else if (rdev->family < CHIP_R300) {
  219. /* often unreliable on pre-r300 */
  220. rdev->wb.enabled = false;
  221. } else {
  222. rdev->wb.enabled = true;
  223. /* event_write fences are only available on r600+ */
  224. if (rdev->family >= CHIP_R600)
  225. rdev->wb.use_event = true;
  226. }
  227. }
  228. /* always use writeback/events on NI */
  229. if (ASIC_IS_DCE5(rdev)) {
  230. rdev->wb.enabled = true;
  231. rdev->wb.use_event = true;
  232. }
  233. dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
  234. return 0;
  235. }
  236. /**
  237. * radeon_vram_location - try to find VRAM location
  238. * @rdev: radeon device structure holding all necessary informations
  239. * @mc: memory controller structure holding memory informations
  240. * @base: base address at which to put VRAM
  241. *
  242. * Function will place try to place VRAM at base address provided
  243. * as parameter (which is so far either PCI aperture address or
  244. * for IGP TOM base address).
  245. *
  246. * If there is not enough space to fit the unvisible VRAM in the 32bits
  247. * address space then we limit the VRAM size to the aperture.
  248. *
  249. * If we are using AGP and if the AGP aperture doesn't allow us to have
  250. * room for all the VRAM than we restrict the VRAM to the PCI aperture
  251. * size and print a warning.
  252. *
  253. * This function will never fails, worst case are limiting VRAM.
  254. *
  255. * Note: GTT start, end, size should be initialized before calling this
  256. * function on AGP platform.
  257. *
  258. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  259. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  260. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  261. * not IGP.
  262. *
  263. * Note: we use mc_vram_size as on some board we need to program the mc to
  264. * cover the whole aperture even if VRAM size is inferior to aperture size
  265. * Novell bug 204882 + along with lots of ubuntu ones
  266. *
  267. * Note: when limiting vram it's safe to overwritte real_vram_size because
  268. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  269. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  270. * ones)
  271. *
  272. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  273. * explicitly check for that thought.
  274. *
  275. * FIXME: when reducing VRAM size align new size on power of 2.
  276. */
  277. void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
  278. {
  279. mc->vram_start = base;
  280. if (mc->mc_vram_size > (0xFFFFFFFF - base + 1)) {
  281. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  282. mc->real_vram_size = mc->aper_size;
  283. mc->mc_vram_size = mc->aper_size;
  284. }
  285. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  286. if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
  287. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  288. mc->real_vram_size = mc->aper_size;
  289. mc->mc_vram_size = mc->aper_size;
  290. }
  291. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  292. if (radeon_vram_limit && radeon_vram_limit < mc->real_vram_size)
  293. mc->real_vram_size = radeon_vram_limit;
  294. dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  295. mc->mc_vram_size >> 20, mc->vram_start,
  296. mc->vram_end, mc->real_vram_size >> 20);
  297. }
  298. /**
  299. * radeon_gtt_location - try to find GTT location
  300. * @rdev: radeon device structure holding all necessary informations
  301. * @mc: memory controller structure holding memory informations
  302. *
  303. * Function will place try to place GTT before or after VRAM.
  304. *
  305. * If GTT size is bigger than space left then we ajust GTT size.
  306. * Thus function will never fails.
  307. *
  308. * FIXME: when reducing GTT size align new size on power of 2.
  309. */
  310. void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  311. {
  312. u64 size_af, size_bf;
  313. size_af = ((0xFFFFFFFF - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  314. size_bf = mc->vram_start & ~mc->gtt_base_align;
  315. if (size_bf > size_af) {
  316. if (mc->gtt_size > size_bf) {
  317. dev_warn(rdev->dev, "limiting GTT\n");
  318. mc->gtt_size = size_bf;
  319. }
  320. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  321. } else {
  322. if (mc->gtt_size > size_af) {
  323. dev_warn(rdev->dev, "limiting GTT\n");
  324. mc->gtt_size = size_af;
  325. }
  326. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  327. }
  328. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  329. dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  330. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  331. }
  332. /*
  333. * GPU helpers function.
  334. */
  335. bool radeon_card_posted(struct radeon_device *rdev)
  336. {
  337. uint32_t reg;
  338. if (efi_enabled && rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE)
  339. return false;
  340. /* first check CRTCs */
  341. if (ASIC_IS_DCE41(rdev)) {
  342. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  343. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  344. if (reg & EVERGREEN_CRTC_MASTER_EN)
  345. return true;
  346. } else if (ASIC_IS_DCE4(rdev)) {
  347. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  348. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  349. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  350. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  351. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  352. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  353. if (reg & EVERGREEN_CRTC_MASTER_EN)
  354. return true;
  355. } else if (ASIC_IS_AVIVO(rdev)) {
  356. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  357. RREG32(AVIVO_D2CRTC_CONTROL);
  358. if (reg & AVIVO_CRTC_EN) {
  359. return true;
  360. }
  361. } else {
  362. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  363. RREG32(RADEON_CRTC2_GEN_CNTL);
  364. if (reg & RADEON_CRTC_EN) {
  365. return true;
  366. }
  367. }
  368. /* then check MEM_SIZE, in case the crtcs are off */
  369. if (rdev->family >= CHIP_R600)
  370. reg = RREG32(R600_CONFIG_MEMSIZE);
  371. else
  372. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  373. if (reg)
  374. return true;
  375. return false;
  376. }
  377. void radeon_update_bandwidth_info(struct radeon_device *rdev)
  378. {
  379. fixed20_12 a;
  380. u32 sclk = rdev->pm.current_sclk;
  381. u32 mclk = rdev->pm.current_mclk;
  382. /* sclk/mclk in Mhz */
  383. a.full = dfixed_const(100);
  384. rdev->pm.sclk.full = dfixed_const(sclk);
  385. rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
  386. rdev->pm.mclk.full = dfixed_const(mclk);
  387. rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
  388. if (rdev->flags & RADEON_IS_IGP) {
  389. a.full = dfixed_const(16);
  390. /* core_bandwidth = sclk(Mhz) * 16 */
  391. rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
  392. }
  393. }
  394. bool radeon_boot_test_post_card(struct radeon_device *rdev)
  395. {
  396. if (radeon_card_posted(rdev))
  397. return true;
  398. if (rdev->bios) {
  399. DRM_INFO("GPU not posted. posting now...\n");
  400. if (rdev->is_atom_bios)
  401. atom_asic_init(rdev->mode_info.atom_context);
  402. else
  403. radeon_combios_asic_init(rdev->ddev);
  404. return true;
  405. } else {
  406. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  407. return false;
  408. }
  409. }
  410. int radeon_dummy_page_init(struct radeon_device *rdev)
  411. {
  412. if (rdev->dummy_page.page)
  413. return 0;
  414. rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  415. if (rdev->dummy_page.page == NULL)
  416. return -ENOMEM;
  417. rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
  418. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  419. if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
  420. dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  421. __free_page(rdev->dummy_page.page);
  422. rdev->dummy_page.page = NULL;
  423. return -ENOMEM;
  424. }
  425. return 0;
  426. }
  427. void radeon_dummy_page_fini(struct radeon_device *rdev)
  428. {
  429. if (rdev->dummy_page.page == NULL)
  430. return;
  431. pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
  432. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  433. __free_page(rdev->dummy_page.page);
  434. rdev->dummy_page.page = NULL;
  435. }
  436. /* ATOM accessor methods */
  437. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  438. {
  439. struct radeon_device *rdev = info->dev->dev_private;
  440. uint32_t r;
  441. r = rdev->pll_rreg(rdev, reg);
  442. return r;
  443. }
  444. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  445. {
  446. struct radeon_device *rdev = info->dev->dev_private;
  447. rdev->pll_wreg(rdev, reg, val);
  448. }
  449. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  450. {
  451. struct radeon_device *rdev = info->dev->dev_private;
  452. uint32_t r;
  453. r = rdev->mc_rreg(rdev, reg);
  454. return r;
  455. }
  456. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  457. {
  458. struct radeon_device *rdev = info->dev->dev_private;
  459. rdev->mc_wreg(rdev, reg, val);
  460. }
  461. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  462. {
  463. struct radeon_device *rdev = info->dev->dev_private;
  464. WREG32(reg*4, val);
  465. }
  466. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  467. {
  468. struct radeon_device *rdev = info->dev->dev_private;
  469. uint32_t r;
  470. r = RREG32(reg*4);
  471. return r;
  472. }
  473. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  474. {
  475. struct radeon_device *rdev = info->dev->dev_private;
  476. WREG32_IO(reg*4, val);
  477. }
  478. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  479. {
  480. struct radeon_device *rdev = info->dev->dev_private;
  481. uint32_t r;
  482. r = RREG32_IO(reg*4);
  483. return r;
  484. }
  485. int radeon_atombios_init(struct radeon_device *rdev)
  486. {
  487. struct card_info *atom_card_info =
  488. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  489. if (!atom_card_info)
  490. return -ENOMEM;
  491. rdev->mode_info.atom_card_info = atom_card_info;
  492. atom_card_info->dev = rdev->ddev;
  493. atom_card_info->reg_read = cail_reg_read;
  494. atom_card_info->reg_write = cail_reg_write;
  495. /* needed for iio ops */
  496. if (rdev->rio_mem) {
  497. atom_card_info->ioreg_read = cail_ioreg_read;
  498. atom_card_info->ioreg_write = cail_ioreg_write;
  499. } else {
  500. DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
  501. atom_card_info->ioreg_read = cail_reg_read;
  502. atom_card_info->ioreg_write = cail_reg_write;
  503. }
  504. atom_card_info->mc_read = cail_mc_read;
  505. atom_card_info->mc_write = cail_mc_write;
  506. atom_card_info->pll_read = cail_pll_read;
  507. atom_card_info->pll_write = cail_pll_write;
  508. rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
  509. mutex_init(&rdev->mode_info.atom_context->mutex);
  510. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  511. atom_allocate_fb_scratch(rdev->mode_info.atom_context);
  512. return 0;
  513. }
  514. void radeon_atombios_fini(struct radeon_device *rdev)
  515. {
  516. if (rdev->mode_info.atom_context) {
  517. kfree(rdev->mode_info.atom_context->scratch);
  518. kfree(rdev->mode_info.atom_context);
  519. }
  520. kfree(rdev->mode_info.atom_card_info);
  521. }
  522. int radeon_combios_init(struct radeon_device *rdev)
  523. {
  524. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  525. return 0;
  526. }
  527. void radeon_combios_fini(struct radeon_device *rdev)
  528. {
  529. }
  530. /* if we get transitioned to only one device, tak VGA back */
  531. static unsigned int radeon_vga_set_decode(void *cookie, bool state)
  532. {
  533. struct radeon_device *rdev = cookie;
  534. radeon_vga_set_state(rdev, state);
  535. if (state)
  536. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  537. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  538. else
  539. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  540. }
  541. void radeon_check_arguments(struct radeon_device *rdev)
  542. {
  543. /* vramlimit must be a power of two */
  544. switch (radeon_vram_limit) {
  545. case 0:
  546. case 4:
  547. case 8:
  548. case 16:
  549. case 32:
  550. case 64:
  551. case 128:
  552. case 256:
  553. case 512:
  554. case 1024:
  555. case 2048:
  556. case 4096:
  557. break;
  558. default:
  559. dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
  560. radeon_vram_limit);
  561. radeon_vram_limit = 0;
  562. break;
  563. }
  564. radeon_vram_limit = radeon_vram_limit << 20;
  565. /* gtt size must be power of two and greater or equal to 32M */
  566. switch (radeon_gart_size) {
  567. case 4:
  568. case 8:
  569. case 16:
  570. dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
  571. radeon_gart_size);
  572. radeon_gart_size = 512;
  573. break;
  574. case 32:
  575. case 64:
  576. case 128:
  577. case 256:
  578. case 512:
  579. case 1024:
  580. case 2048:
  581. case 4096:
  582. break;
  583. default:
  584. dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
  585. radeon_gart_size);
  586. radeon_gart_size = 512;
  587. break;
  588. }
  589. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  590. /* AGP mode can only be -1, 1, 2, 4, 8 */
  591. switch (radeon_agpmode) {
  592. case -1:
  593. case 0:
  594. case 1:
  595. case 2:
  596. case 4:
  597. case 8:
  598. break;
  599. default:
  600. dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
  601. "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
  602. radeon_agpmode = 0;
  603. break;
  604. }
  605. }
  606. static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  607. {
  608. struct drm_device *dev = pci_get_drvdata(pdev);
  609. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  610. if (state == VGA_SWITCHEROO_ON) {
  611. printk(KERN_INFO "radeon: switched on\n");
  612. /* don't suspend or resume card normally */
  613. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  614. radeon_resume_kms(dev);
  615. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  616. drm_kms_helper_poll_enable(dev);
  617. } else {
  618. printk(KERN_INFO "radeon: switched off\n");
  619. drm_kms_helper_poll_disable(dev);
  620. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  621. radeon_suspend_kms(dev, pmm);
  622. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  623. }
  624. }
  625. static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
  626. {
  627. struct drm_device *dev = pci_get_drvdata(pdev);
  628. bool can_switch;
  629. spin_lock(&dev->count_lock);
  630. can_switch = (dev->open_count == 0);
  631. spin_unlock(&dev->count_lock);
  632. return can_switch;
  633. }
  634. int radeon_device_init(struct radeon_device *rdev,
  635. struct drm_device *ddev,
  636. struct pci_dev *pdev,
  637. uint32_t flags)
  638. {
  639. int r, i;
  640. int dma_bits;
  641. rdev->shutdown = false;
  642. rdev->dev = &pdev->dev;
  643. rdev->ddev = ddev;
  644. rdev->pdev = pdev;
  645. rdev->flags = flags;
  646. rdev->family = flags & RADEON_FAMILY_MASK;
  647. rdev->is_atom_bios = false;
  648. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  649. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  650. rdev->gpu_lockup = false;
  651. rdev->accel_working = false;
  652. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
  653. radeon_family_name[rdev->family], pdev->vendor, pdev->device,
  654. pdev->subsystem_vendor, pdev->subsystem_device);
  655. /* mutex initialization are all done here so we
  656. * can recall function without having locking issues */
  657. radeon_mutex_init(&rdev->cs_mutex);
  658. radeon_mutex_init(&rdev->ib_pool.mutex);
  659. for (i = 0; i < RADEON_NUM_RINGS; ++i)
  660. mutex_init(&rdev->ring[i].mutex);
  661. mutex_init(&rdev->dc_hw_i2c_mutex);
  662. if (rdev->family >= CHIP_R600)
  663. spin_lock_init(&rdev->ih.lock);
  664. mutex_init(&rdev->gem.mutex);
  665. mutex_init(&rdev->pm.mutex);
  666. mutex_init(&rdev->vram_mutex);
  667. rwlock_init(&rdev->fence_lock);
  668. rwlock_init(&rdev->semaphore_drv.lock);
  669. INIT_LIST_HEAD(&rdev->gem.objects);
  670. init_waitqueue_head(&rdev->irq.vblank_queue);
  671. init_waitqueue_head(&rdev->irq.idle_queue);
  672. INIT_LIST_HEAD(&rdev->semaphore_drv.bo);
  673. /* initialize vm here */
  674. rdev->vm_manager.use_bitmap = 1;
  675. rdev->vm_manager.max_pfn = 1 << 20;
  676. INIT_LIST_HEAD(&rdev->vm_manager.lru_vm);
  677. /* Set asic functions */
  678. r = radeon_asic_init(rdev);
  679. if (r)
  680. return r;
  681. radeon_check_arguments(rdev);
  682. /* all of the newer IGP chips have an internal gart
  683. * However some rs4xx report as AGP, so remove that here.
  684. */
  685. if ((rdev->family >= CHIP_RS400) &&
  686. (rdev->flags & RADEON_IS_IGP)) {
  687. rdev->flags &= ~RADEON_IS_AGP;
  688. }
  689. if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
  690. radeon_agp_disable(rdev);
  691. }
  692. /* set DMA mask + need_dma32 flags.
  693. * PCIE - can handle 40-bits.
  694. * IGP - can handle 40-bits
  695. * AGP - generally dma32 is safest
  696. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  697. */
  698. rdev->need_dma32 = false;
  699. if (rdev->flags & RADEON_IS_AGP)
  700. rdev->need_dma32 = true;
  701. if ((rdev->flags & RADEON_IS_PCI) &&
  702. (rdev->family < CHIP_RS400))
  703. rdev->need_dma32 = true;
  704. dma_bits = rdev->need_dma32 ? 32 : 40;
  705. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  706. if (r) {
  707. rdev->need_dma32 = true;
  708. dma_bits = 32;
  709. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  710. }
  711. r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  712. if (r) {
  713. pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
  714. printk(KERN_WARNING "radeon: No coherent DMA available.\n");
  715. }
  716. /* Registers mapping */
  717. /* TODO: block userspace mapping of io register */
  718. rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
  719. rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
  720. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  721. if (rdev->rmmio == NULL) {
  722. return -ENOMEM;
  723. }
  724. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  725. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  726. /* io port mapping */
  727. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  728. if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
  729. rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
  730. rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
  731. break;
  732. }
  733. }
  734. if (rdev->rio_mem == NULL)
  735. DRM_ERROR("Unable to find PCI I/O BAR\n");
  736. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  737. /* this will fail for cards that aren't VGA class devices, just
  738. * ignore it */
  739. vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
  740. vga_switcheroo_register_client(rdev->pdev,
  741. radeon_switcheroo_set_state,
  742. NULL,
  743. radeon_switcheroo_can_switch);
  744. r = radeon_init(rdev);
  745. if (r)
  746. return r;
  747. if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
  748. /* Acceleration not working on AGP card try again
  749. * with fallback to PCI or PCIE GART
  750. */
  751. radeon_asic_reset(rdev);
  752. radeon_fini(rdev);
  753. radeon_agp_disable(rdev);
  754. r = radeon_init(rdev);
  755. if (r)
  756. return r;
  757. }
  758. if ((radeon_testing & 1)) {
  759. radeon_test_moves(rdev);
  760. }
  761. if ((radeon_testing & 2)) {
  762. radeon_test_syncing(rdev);
  763. }
  764. if (radeon_benchmarking) {
  765. radeon_benchmark(rdev, radeon_benchmarking);
  766. }
  767. return 0;
  768. }
  769. static void radeon_debugfs_remove_files(struct radeon_device *rdev);
  770. void radeon_device_fini(struct radeon_device *rdev)
  771. {
  772. DRM_INFO("radeon: finishing device.\n");
  773. rdev->shutdown = true;
  774. /* evict vram memory */
  775. radeon_bo_evict_vram(rdev);
  776. radeon_fini(rdev);
  777. vga_switcheroo_unregister_client(rdev->pdev);
  778. vga_client_register(rdev->pdev, NULL, NULL, NULL);
  779. if (rdev->rio_mem)
  780. pci_iounmap(rdev->pdev, rdev->rio_mem);
  781. rdev->rio_mem = NULL;
  782. iounmap(rdev->rmmio);
  783. rdev->rmmio = NULL;
  784. radeon_debugfs_remove_files(rdev);
  785. }
  786. /*
  787. * Suspend & resume.
  788. */
  789. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  790. {
  791. struct radeon_device *rdev;
  792. struct drm_crtc *crtc;
  793. struct drm_connector *connector;
  794. int i, r;
  795. if (dev == NULL || dev->dev_private == NULL) {
  796. return -ENODEV;
  797. }
  798. if (state.event == PM_EVENT_PRETHAW) {
  799. return 0;
  800. }
  801. rdev = dev->dev_private;
  802. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  803. return 0;
  804. drm_kms_helper_poll_disable(dev);
  805. /* turn off display hw */
  806. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  807. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  808. }
  809. /* unpin the front buffers */
  810. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  811. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  812. struct radeon_bo *robj;
  813. if (rfb == NULL || rfb->obj == NULL) {
  814. continue;
  815. }
  816. robj = gem_to_radeon_bo(rfb->obj);
  817. /* don't unpin kernel fb objects */
  818. if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
  819. r = radeon_bo_reserve(robj, false);
  820. if (r == 0) {
  821. radeon_bo_unpin(robj);
  822. radeon_bo_unreserve(robj);
  823. }
  824. }
  825. }
  826. /* evict vram memory */
  827. radeon_bo_evict_vram(rdev);
  828. /* wait for gpu to finish processing current batch */
  829. for (i = 0; i < RADEON_NUM_RINGS; i++)
  830. radeon_fence_wait_last(rdev, i);
  831. radeon_save_bios_scratch_regs(rdev);
  832. radeon_pm_suspend(rdev);
  833. radeon_suspend(rdev);
  834. radeon_hpd_fini(rdev);
  835. /* evict remaining vram memory */
  836. radeon_bo_evict_vram(rdev);
  837. radeon_agp_suspend(rdev);
  838. pci_save_state(dev->pdev);
  839. if (state.event == PM_EVENT_SUSPEND) {
  840. /* Shut down the device */
  841. pci_disable_device(dev->pdev);
  842. pci_set_power_state(dev->pdev, PCI_D3hot);
  843. }
  844. console_lock();
  845. radeon_fbdev_set_suspend(rdev, 1);
  846. console_unlock();
  847. return 0;
  848. }
  849. int radeon_resume_kms(struct drm_device *dev)
  850. {
  851. struct drm_connector *connector;
  852. struct radeon_device *rdev = dev->dev_private;
  853. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  854. return 0;
  855. console_lock();
  856. pci_set_power_state(dev->pdev, PCI_D0);
  857. pci_restore_state(dev->pdev);
  858. if (pci_enable_device(dev->pdev)) {
  859. console_unlock();
  860. return -1;
  861. }
  862. pci_set_master(dev->pdev);
  863. /* resume AGP if in use */
  864. radeon_agp_resume(rdev);
  865. radeon_resume(rdev);
  866. radeon_pm_resume(rdev);
  867. radeon_restore_bios_scratch_regs(rdev);
  868. radeon_fbdev_set_suspend(rdev, 0);
  869. console_unlock();
  870. /* init dig PHYs, disp eng pll */
  871. if (rdev->is_atom_bios) {
  872. radeon_atom_encoder_init(rdev);
  873. radeon_atom_dcpll_init(rdev);
  874. }
  875. /* reset hpd state */
  876. radeon_hpd_init(rdev);
  877. /* blat the mode back in */
  878. drm_helper_resume_force_mode(dev);
  879. /* turn on display hw */
  880. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  881. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  882. }
  883. drm_kms_helper_poll_enable(dev);
  884. return 0;
  885. }
  886. int radeon_gpu_reset(struct radeon_device *rdev)
  887. {
  888. int r;
  889. int resched;
  890. /* Prevent CS ioctl from interfering */
  891. radeon_mutex_lock(&rdev->cs_mutex);
  892. radeon_save_bios_scratch_regs(rdev);
  893. /* block TTM */
  894. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  895. radeon_suspend(rdev);
  896. r = radeon_asic_reset(rdev);
  897. if (!r) {
  898. dev_info(rdev->dev, "GPU reset succeed\n");
  899. radeon_resume(rdev);
  900. radeon_restore_bios_scratch_regs(rdev);
  901. drm_helper_resume_force_mode(rdev->ddev);
  902. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  903. }
  904. radeon_mutex_unlock(&rdev->cs_mutex);
  905. if (r) {
  906. /* bad news, how to tell it to userspace ? */
  907. dev_info(rdev->dev, "GPU reset failed\n");
  908. }
  909. return r;
  910. }
  911. /*
  912. * Debugfs
  913. */
  914. int radeon_debugfs_add_files(struct radeon_device *rdev,
  915. struct drm_info_list *files,
  916. unsigned nfiles)
  917. {
  918. unsigned i;
  919. for (i = 0; i < rdev->debugfs_count; i++) {
  920. if (rdev->debugfs[i].files == files) {
  921. /* Already registered */
  922. return 0;
  923. }
  924. }
  925. i = rdev->debugfs_count + 1;
  926. if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
  927. DRM_ERROR("Reached maximum number of debugfs components.\n");
  928. DRM_ERROR("Report so we increase "
  929. "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
  930. return -EINVAL;
  931. }
  932. rdev->debugfs[rdev->debugfs_count].files = files;
  933. rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
  934. rdev->debugfs_count = i;
  935. #if defined(CONFIG_DEBUG_FS)
  936. drm_debugfs_create_files(files, nfiles,
  937. rdev->ddev->control->debugfs_root,
  938. rdev->ddev->control);
  939. drm_debugfs_create_files(files, nfiles,
  940. rdev->ddev->primary->debugfs_root,
  941. rdev->ddev->primary);
  942. #endif
  943. return 0;
  944. }
  945. static void radeon_debugfs_remove_files(struct radeon_device *rdev)
  946. {
  947. #if defined(CONFIG_DEBUG_FS)
  948. unsigned i;
  949. for (i = 0; i < rdev->debugfs_count; i++) {
  950. drm_debugfs_remove_files(rdev->debugfs[i].files,
  951. rdev->debugfs[i].num_files,
  952. rdev->ddev->control);
  953. drm_debugfs_remove_files(rdev->debugfs[i].files,
  954. rdev->debugfs[i].num_files,
  955. rdev->ddev->primary);
  956. }
  957. #endif
  958. }
  959. #if defined(CONFIG_DEBUG_FS)
  960. int radeon_debugfs_init(struct drm_minor *minor)
  961. {
  962. return 0;
  963. }
  964. void radeon_debugfs_cleanup(struct drm_minor *minor)
  965. {
  966. }
  967. #endif