ngene-core.c 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972
  1. /*
  2. * ngene.c: nGene PCIe bridge driver
  3. *
  4. * Copyright (C) 2005-2007 Micronas
  5. *
  6. * Copyright (C) 2008-2009 Ralph Metzler <rjkm@metzlerbros.de>
  7. * Modifications for new nGene firmware,
  8. * support for EEPROM-copying,
  9. * support for new dual DVB-S2 card prototype
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License
  14. * version 2 only, as published by the Free Software Foundation.
  15. *
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  26. * 02110-1301, USA
  27. * Or, point your browser to http://www.gnu.org/copyleft/gpl.html
  28. */
  29. #include <linux/module.h>
  30. #include <linux/init.h>
  31. #include <linux/delay.h>
  32. #include <linux/poll.h>
  33. #include <linux/io.h>
  34. #include <asm/div64.h>
  35. #include <linux/pci.h>
  36. #include <linux/pci_ids.h>
  37. #include <linux/smp_lock.h>
  38. #include <linux/timer.h>
  39. #include <linux/byteorder/generic.h>
  40. #include <linux/firmware.h>
  41. #include <linux/vmalloc.h>
  42. #include "ngene.h"
  43. #include "stv6110x.h"
  44. #include "stv090x.h"
  45. #include "lnbh24.h"
  46. #include "lgdt330x.h"
  47. #include "mt2131.h"
  48. static int one_adapter = 1;
  49. module_param(one_adapter, int, 0444);
  50. MODULE_PARM_DESC(one_adapter, "Use only one adapter.");
  51. static int debug;
  52. module_param(debug, int, 0444);
  53. MODULE_PARM_DESC(debug, "Print debugging information.");
  54. DVB_DEFINE_MOD_OPT_ADAPTER_NR(adapter_nr);
  55. #define COMMAND_TIMEOUT_WORKAROUND
  56. #define dprintk if (debug) printk
  57. #define DEVICE_NAME "ngene"
  58. #define ngwriteb(dat, adr) writeb((dat), (char *)(dev->iomem + (adr)))
  59. #define ngwritel(dat, adr) writel((dat), (char *)(dev->iomem + (adr)))
  60. #define ngwriteb(dat, adr) writeb((dat), (char *)(dev->iomem + (adr)))
  61. #define ngreadl(adr) readl(dev->iomem + (adr))
  62. #define ngreadb(adr) readb(dev->iomem + (adr))
  63. #define ngcpyto(adr, src, count) memcpy_toio((char *) \
  64. (dev->iomem + (adr)), (src), (count))
  65. #define ngcpyfrom(dst, adr, count) memcpy_fromio((dst), (char *) \
  66. (dev->iomem + (adr)), (count))
  67. /****************************************************************************/
  68. /* nGene interrupt handler **************************************************/
  69. /****************************************************************************/
  70. static void event_tasklet(unsigned long data)
  71. {
  72. struct ngene *dev = (struct ngene *)data;
  73. while (dev->EventQueueReadIndex != dev->EventQueueWriteIndex) {
  74. struct EVENT_BUFFER Event =
  75. dev->EventQueue[dev->EventQueueReadIndex];
  76. dev->EventQueueReadIndex =
  77. (dev->EventQueueReadIndex + 1) & (EVENT_QUEUE_SIZE - 1);
  78. if ((Event.UARTStatus & 0x01) && (dev->TxEventNotify))
  79. dev->TxEventNotify(dev, Event.TimeStamp);
  80. if ((Event.UARTStatus & 0x02) && (dev->RxEventNotify))
  81. dev->RxEventNotify(dev, Event.TimeStamp,
  82. Event.RXCharacter);
  83. }
  84. }
  85. static void demux_tasklet(unsigned long data)
  86. {
  87. struct ngene_channel *chan = (struct ngene_channel *)data;
  88. struct SBufferHeader *Cur = chan->nextBuffer;
  89. spin_lock_irq(&chan->state_lock);
  90. while (Cur->ngeneBuffer.SR.Flags & 0x80) {
  91. if (chan->mode & NGENE_IO_TSOUT) {
  92. u32 Flags = chan->DataFormatFlags;
  93. if (Cur->ngeneBuffer.SR.Flags & 0x20)
  94. Flags |= BEF_OVERFLOW;
  95. if (chan->pBufferExchange) {
  96. if (!chan->pBufferExchange(chan,
  97. Cur->Buffer1,
  98. chan->Capture1Length,
  99. Cur->ngeneBuffer.SR.
  100. Clock, Flags)) {
  101. /*
  102. We didn't get data
  103. Clear in service flag to make sure we
  104. get called on next interrupt again.
  105. leave fill/empty (0x80) flag alone
  106. to avoid hardware running out of
  107. buffers during startup, we hold only
  108. in run state ( the source may be late
  109. delivering data )
  110. */
  111. if (chan->HWState == HWSTATE_RUN) {
  112. Cur->ngeneBuffer.SR.Flags &=
  113. ~0x40;
  114. break;
  115. /* Stop proccessing stream */
  116. }
  117. } else {
  118. /* We got a valid buffer,
  119. so switch to run state */
  120. chan->HWState = HWSTATE_RUN;
  121. }
  122. } else {
  123. printk(KERN_ERR DEVICE_NAME ": OOPS\n");
  124. if (chan->HWState == HWSTATE_RUN) {
  125. Cur->ngeneBuffer.SR.Flags &= ~0x40;
  126. break; /* Stop proccessing stream */
  127. }
  128. }
  129. if (chan->AudioDTOUpdated) {
  130. printk(KERN_INFO DEVICE_NAME
  131. ": Update AudioDTO = %d\n",
  132. chan->AudioDTOValue);
  133. Cur->ngeneBuffer.SR.DTOUpdate =
  134. chan->AudioDTOValue;
  135. chan->AudioDTOUpdated = 0;
  136. }
  137. } else {
  138. if (chan->HWState == HWSTATE_RUN) {
  139. u32 Flags = 0;
  140. if (Cur->ngeneBuffer.SR.Flags & 0x01)
  141. Flags |= BEF_EVEN_FIELD;
  142. if (Cur->ngeneBuffer.SR.Flags & 0x20)
  143. Flags |= BEF_OVERFLOW;
  144. if (chan->pBufferExchange)
  145. chan->pBufferExchange(chan,
  146. Cur->Buffer1,
  147. chan->
  148. Capture1Length,
  149. Cur->ngeneBuffer.
  150. SR.Clock, Flags);
  151. if (chan->pBufferExchange2)
  152. chan->pBufferExchange2(chan,
  153. Cur->Buffer2,
  154. chan->
  155. Capture2Length,
  156. Cur->ngeneBuffer.
  157. SR.Clock, Flags);
  158. } else if (chan->HWState != HWSTATE_STOP)
  159. chan->HWState = HWSTATE_RUN;
  160. }
  161. Cur->ngeneBuffer.SR.Flags = 0x00;
  162. Cur = Cur->Next;
  163. }
  164. chan->nextBuffer = Cur;
  165. spin_unlock_irq(&chan->state_lock);
  166. }
  167. static irqreturn_t irq_handler(int irq, void *dev_id)
  168. {
  169. struct ngene *dev = (struct ngene *)dev_id;
  170. u32 icounts = 0;
  171. irqreturn_t rc = IRQ_NONE;
  172. u32 i = MAX_STREAM;
  173. u8 *tmpCmdDoneByte;
  174. if (dev->BootFirmware) {
  175. icounts = ngreadl(NGENE_INT_COUNTS);
  176. if (icounts != dev->icounts) {
  177. ngwritel(0, FORCE_NMI);
  178. dev->cmd_done = 1;
  179. wake_up(&dev->cmd_wq);
  180. dev->icounts = icounts;
  181. rc = IRQ_HANDLED;
  182. }
  183. return rc;
  184. }
  185. ngwritel(0, FORCE_NMI);
  186. spin_lock(&dev->cmd_lock);
  187. tmpCmdDoneByte = dev->CmdDoneByte;
  188. if (tmpCmdDoneByte &&
  189. (*tmpCmdDoneByte ||
  190. (dev->ngenetohost[0] == 1 && dev->ngenetohost[1] != 0))) {
  191. dev->CmdDoneByte = NULL;
  192. dev->cmd_done = 1;
  193. wake_up(&dev->cmd_wq);
  194. rc = IRQ_HANDLED;
  195. }
  196. spin_unlock(&dev->cmd_lock);
  197. if (dev->EventBuffer->EventStatus & 0x80) {
  198. u8 nextWriteIndex =
  199. (dev->EventQueueWriteIndex + 1) &
  200. (EVENT_QUEUE_SIZE - 1);
  201. if (nextWriteIndex != dev->EventQueueReadIndex) {
  202. dev->EventQueue[dev->EventQueueWriteIndex] =
  203. *(dev->EventBuffer);
  204. dev->EventQueueWriteIndex = nextWriteIndex;
  205. } else {
  206. printk(KERN_ERR DEVICE_NAME ": event overflow\n");
  207. dev->EventQueueOverflowCount += 1;
  208. dev->EventQueueOverflowFlag = 1;
  209. }
  210. dev->EventBuffer->EventStatus &= ~0x80;
  211. tasklet_schedule(&dev->event_tasklet);
  212. rc = IRQ_HANDLED;
  213. }
  214. while (i > 0) {
  215. i--;
  216. spin_lock(&dev->channel[i].state_lock);
  217. /* if (dev->channel[i].State>=KSSTATE_RUN) { */
  218. if (dev->channel[i].nextBuffer) {
  219. if ((dev->channel[i].nextBuffer->
  220. ngeneBuffer.SR.Flags & 0xC0) == 0x80) {
  221. dev->channel[i].nextBuffer->
  222. ngeneBuffer.SR.Flags |= 0x40;
  223. tasklet_schedule(
  224. &dev->channel[i].demux_tasklet);
  225. rc = IRQ_HANDLED;
  226. }
  227. }
  228. spin_unlock(&dev->channel[i].state_lock);
  229. }
  230. /* Request might have been processed by a previous call. */
  231. return IRQ_HANDLED;
  232. }
  233. /****************************************************************************/
  234. /* nGene command interface **************************************************/
  235. /****************************************************************************/
  236. static void dump_command_io(struct ngene *dev)
  237. {
  238. u8 buf[8], *b;
  239. ngcpyfrom(buf, HOST_TO_NGENE, 8);
  240. printk(KERN_ERR "host_to_ngene (%04x): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  241. HOST_TO_NGENE, buf[0], buf[1], buf[2], buf[3],
  242. buf[4], buf[5], buf[6], buf[7]);
  243. ngcpyfrom(buf, NGENE_TO_HOST, 8);
  244. printk(KERN_ERR "ngene_to_host (%04x): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  245. NGENE_TO_HOST, buf[0], buf[1], buf[2], buf[3],
  246. buf[4], buf[5], buf[6], buf[7]);
  247. b = dev->hosttongene;
  248. printk(KERN_ERR "dev->hosttongene (%p): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  249. b, b[0], b[1], b[2], b[3], b[4], b[5], b[6], b[7]);
  250. b = dev->ngenetohost;
  251. printk(KERN_ERR "dev->ngenetohost (%p): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  252. b, b[0], b[1], b[2], b[3], b[4], b[5], b[6], b[7]);
  253. }
  254. static int ngene_command_mutex(struct ngene *dev, struct ngene_command *com)
  255. {
  256. int ret;
  257. u8 *tmpCmdDoneByte;
  258. dev->cmd_done = 0;
  259. if (com->cmd.hdr.Opcode == CMD_FWLOAD_PREPARE) {
  260. dev->BootFirmware = 1;
  261. dev->icounts = ngreadl(NGENE_INT_COUNTS);
  262. ngwritel(0, NGENE_COMMAND);
  263. ngwritel(0, NGENE_COMMAND_HI);
  264. ngwritel(0, NGENE_STATUS);
  265. ngwritel(0, NGENE_STATUS_HI);
  266. ngwritel(0, NGENE_EVENT);
  267. ngwritel(0, NGENE_EVENT_HI);
  268. } else if (com->cmd.hdr.Opcode == CMD_FWLOAD_FINISH) {
  269. u64 fwio = dev->PAFWInterfaceBuffer;
  270. ngwritel(fwio & 0xffffffff, NGENE_COMMAND);
  271. ngwritel(fwio >> 32, NGENE_COMMAND_HI);
  272. ngwritel((fwio + 256) & 0xffffffff, NGENE_STATUS);
  273. ngwritel((fwio + 256) >> 32, NGENE_STATUS_HI);
  274. ngwritel((fwio + 512) & 0xffffffff, NGENE_EVENT);
  275. ngwritel((fwio + 512) >> 32, NGENE_EVENT_HI);
  276. }
  277. memcpy(dev->FWInterfaceBuffer, com->cmd.raw8, com->in_len + 2);
  278. if (dev->BootFirmware)
  279. ngcpyto(HOST_TO_NGENE, com->cmd.raw8, com->in_len + 2);
  280. spin_lock_irq(&dev->cmd_lock);
  281. tmpCmdDoneByte = dev->ngenetohost + com->out_len;
  282. if (!com->out_len)
  283. tmpCmdDoneByte++;
  284. *tmpCmdDoneByte = 0;
  285. dev->ngenetohost[0] = 0;
  286. dev->ngenetohost[1] = 0;
  287. dev->CmdDoneByte = tmpCmdDoneByte;
  288. spin_unlock_irq(&dev->cmd_lock);
  289. /* Notify 8051. */
  290. ngwritel(1, FORCE_INT);
  291. ret = wait_event_timeout(dev->cmd_wq, dev->cmd_done == 1, 2 * HZ);
  292. if (!ret) {
  293. /*ngwritel(0, FORCE_NMI);*/
  294. printk(KERN_ERR DEVICE_NAME
  295. ": Command timeout cmd=%02x prev=%02x\n",
  296. com->cmd.hdr.Opcode, dev->prev_cmd);
  297. dump_command_io(dev);
  298. return -1;
  299. }
  300. if (com->cmd.hdr.Opcode == CMD_FWLOAD_FINISH)
  301. dev->BootFirmware = 0;
  302. dev->prev_cmd = com->cmd.hdr.Opcode;
  303. if (!com->out_len)
  304. return 0;
  305. memcpy(com->cmd.raw8, dev->ngenetohost, com->out_len);
  306. return 0;
  307. }
  308. int ngene_command(struct ngene *dev, struct ngene_command *com)
  309. {
  310. int result;
  311. down(&dev->cmd_mutex);
  312. result = ngene_command_mutex(dev, com);
  313. up(&dev->cmd_mutex);
  314. return result;
  315. }
  316. static int ngene_command_load_firmware(struct ngene *dev,
  317. u8 *ngene_fw, u32 size)
  318. {
  319. #define FIRSTCHUNK (1024)
  320. u32 cleft;
  321. struct ngene_command com;
  322. com.cmd.hdr.Opcode = CMD_FWLOAD_PREPARE;
  323. com.cmd.hdr.Length = 0;
  324. com.in_len = 0;
  325. com.out_len = 0;
  326. ngene_command(dev, &com);
  327. cleft = (size + 3) & ~3;
  328. if (cleft > FIRSTCHUNK) {
  329. ngcpyto(PROGRAM_SRAM + FIRSTCHUNK, ngene_fw + FIRSTCHUNK,
  330. cleft - FIRSTCHUNK);
  331. cleft = FIRSTCHUNK;
  332. }
  333. ngcpyto(DATA_FIFO_AREA, ngene_fw, cleft);
  334. memset(&com, 0, sizeof(struct ngene_command));
  335. com.cmd.hdr.Opcode = CMD_FWLOAD_FINISH;
  336. com.cmd.hdr.Length = 4;
  337. com.cmd.FWLoadFinish.Address = DATA_FIFO_AREA;
  338. com.cmd.FWLoadFinish.Length = (unsigned short)cleft;
  339. com.in_len = 4;
  340. com.out_len = 0;
  341. return ngene_command(dev, &com);
  342. }
  343. static int ngene_command_config_buf(struct ngene *dev, u8 config)
  344. {
  345. struct ngene_command com;
  346. com.cmd.hdr.Opcode = CMD_CONFIGURE_BUFFER;
  347. com.cmd.hdr.Length = 1;
  348. com.cmd.ConfigureBuffers.config = config;
  349. com.in_len = 1;
  350. com.out_len = 0;
  351. if (ngene_command(dev, &com) < 0)
  352. return -EIO;
  353. return 0;
  354. }
  355. static int ngene_command_config_free_buf(struct ngene *dev, u8 *config)
  356. {
  357. struct ngene_command com;
  358. com.cmd.hdr.Opcode = CMD_CONFIGURE_FREE_BUFFER;
  359. com.cmd.hdr.Length = 6;
  360. memcpy(&com.cmd.ConfigureBuffers.config, config, 6);
  361. com.in_len = 6;
  362. com.out_len = 0;
  363. if (ngene_command(dev, &com) < 0)
  364. return -EIO;
  365. return 0;
  366. }
  367. int ngene_command_gpio_set(struct ngene *dev, u8 select, u8 level)
  368. {
  369. struct ngene_command com;
  370. com.cmd.hdr.Opcode = CMD_SET_GPIO_PIN;
  371. com.cmd.hdr.Length = 1;
  372. com.cmd.SetGpioPin.select = select | (level << 7);
  373. com.in_len = 1;
  374. com.out_len = 0;
  375. return ngene_command(dev, &com);
  376. }
  377. /*
  378. 02000640 is sample on rising edge.
  379. 02000740 is sample on falling edge.
  380. 02000040 is ignore "valid" signal
  381. 0: FD_CTL1 Bit 7,6 must be 0,1
  382. 7 disable(fw controlled)
  383. 6 0-AUX,1-TS
  384. 5 0-par,1-ser
  385. 4 0-lsb/1-msb
  386. 3,2 reserved
  387. 1,0 0-no sync, 1-use ext. start, 2-use 0x47, 3-both
  388. 1: FD_CTL2 has 3-valid must be hi, 2-use valid, 1-edge
  389. 2: FD_STA is read-only. 0-sync
  390. 3: FD_INSYNC is number of 47s to trigger "in sync".
  391. 4: FD_OUTSYNC is number of 47s to trigger "out of sync".
  392. 5: FD_MAXBYTE1 is low-order of bytes per packet.
  393. 6: FD_MAXBYTE2 is high-order of bytes per packet.
  394. 7: Top byte is unused.
  395. */
  396. /****************************************************************************/
  397. static u8 TSFeatureDecoderSetup[8 * 5] = {
  398. 0x42, 0x00, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00,
  399. 0x40, 0x06, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* DRXH */
  400. 0x71, 0x07, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* DRXHser */
  401. 0x72, 0x06, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* S2ser */
  402. 0x40, 0x07, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* LGDT3303 */
  403. };
  404. /* Set NGENE I2S Config to 16 bit packed */
  405. static u8 I2SConfiguration[] = {
  406. 0x00, 0x10, 0x00, 0x00,
  407. 0x80, 0x10, 0x00, 0x00,
  408. };
  409. static u8 SPDIFConfiguration[10] = {
  410. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
  411. };
  412. /* Set NGENE I2S Config to transport stream compatible mode */
  413. static u8 TS_I2SConfiguration[4] = { 0x3E, 0x1A, 0x00, 0x00 }; /*3e 18 00 00 ?*/
  414. static u8 TS_I2SOutConfiguration[4] = { 0x80, 0x20, 0x00, 0x00 };
  415. static u8 ITUDecoderSetup[4][16] = {
  416. {0x1c, 0x13, 0x01, 0x68, 0x3d, 0x90, 0x14, 0x20, /* SDTV */
  417. 0x00, 0x00, 0x01, 0xb0, 0x9c, 0x00, 0x00, 0x00},
  418. {0x9c, 0x03, 0x23, 0xC0, 0x60, 0x0E, 0x13, 0x00,
  419. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  420. {0x9f, 0x00, 0x23, 0xC0, 0x60, 0x0F, 0x13, 0x00, /* HDTV 1080i50 */
  421. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  422. {0x9c, 0x01, 0x23, 0xC0, 0x60, 0x0E, 0x13, 0x00, /* HDTV 1080i60 */
  423. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  424. };
  425. /*
  426. * 50 48 60 gleich
  427. * 27p50 9f 00 22 80 42 69 18 ...
  428. * 27p60 93 00 22 80 82 69 1c ...
  429. */
  430. /* Maxbyte to 1144 (for raw data) */
  431. static u8 ITUFeatureDecoderSetup[8] = {
  432. 0x00, 0x00, 0x00, 0x00, 0x00, 0x78, 0x04, 0x00
  433. };
  434. static void FillTSBuffer(void *Buffer, int Length, u32 Flags)
  435. {
  436. u32 *ptr = Buffer;
  437. memset(Buffer, 0xff, Length);
  438. while (Length > 0) {
  439. if (Flags & DF_SWAP32)
  440. *ptr = 0x471FFF10;
  441. else
  442. *ptr = 0x10FF1F47;
  443. ptr += (188 / 4);
  444. Length -= 188;
  445. }
  446. }
  447. static void flush_buffers(struct ngene_channel *chan)
  448. {
  449. u8 val;
  450. do {
  451. msleep(1);
  452. spin_lock_irq(&chan->state_lock);
  453. val = chan->nextBuffer->ngeneBuffer.SR.Flags & 0x80;
  454. spin_unlock_irq(&chan->state_lock);
  455. } while (val);
  456. }
  457. static void clear_buffers(struct ngene_channel *chan)
  458. {
  459. struct SBufferHeader *Cur = chan->nextBuffer;
  460. do {
  461. memset(&Cur->ngeneBuffer.SR, 0, sizeof(Cur->ngeneBuffer.SR));
  462. if (chan->mode & NGENE_IO_TSOUT)
  463. FillTSBuffer(Cur->Buffer1,
  464. chan->Capture1Length,
  465. chan->DataFormatFlags);
  466. Cur = Cur->Next;
  467. } while (Cur != chan->nextBuffer);
  468. if (chan->mode & NGENE_IO_TSOUT) {
  469. chan->nextBuffer->ngeneBuffer.SR.DTOUpdate =
  470. chan->AudioDTOValue;
  471. chan->AudioDTOUpdated = 0;
  472. Cur = chan->TSIdleBuffer.Head;
  473. do {
  474. memset(&Cur->ngeneBuffer.SR, 0,
  475. sizeof(Cur->ngeneBuffer.SR));
  476. FillTSBuffer(Cur->Buffer1,
  477. chan->Capture1Length,
  478. chan->DataFormatFlags);
  479. Cur = Cur->Next;
  480. } while (Cur != chan->TSIdleBuffer.Head);
  481. }
  482. }
  483. static int ngene_command_stream_control(struct ngene *dev, u8 stream,
  484. u8 control, u8 mode, u8 flags)
  485. {
  486. struct ngene_channel *chan = &dev->channel[stream];
  487. struct ngene_command com;
  488. u16 BsUVI = ((stream & 1) ? 0x9400 : 0x9300);
  489. u16 BsSDI = ((stream & 1) ? 0x9600 : 0x9500);
  490. u16 BsSPI = ((stream & 1) ? 0x9800 : 0x9700);
  491. u16 BsSDO = 0x9B00;
  492. /* down(&dev->stream_mutex); */
  493. while (down_trylock(&dev->stream_mutex)) {
  494. printk(KERN_INFO DEVICE_NAME ": SC locked\n");
  495. msleep(1);
  496. }
  497. memset(&com, 0, sizeof(com));
  498. com.cmd.hdr.Opcode = CMD_CONTROL;
  499. com.cmd.hdr.Length = sizeof(struct FW_STREAM_CONTROL) - 2;
  500. com.cmd.StreamControl.Stream = stream | (control ? 8 : 0);
  501. if (chan->mode & NGENE_IO_TSOUT)
  502. com.cmd.StreamControl.Stream |= 0x07;
  503. com.cmd.StreamControl.Control = control |
  504. (flags & SFLAG_ORDER_LUMA_CHROMA);
  505. com.cmd.StreamControl.Mode = mode;
  506. com.in_len = sizeof(struct FW_STREAM_CONTROL);
  507. com.out_len = 0;
  508. dprintk(KERN_INFO DEVICE_NAME
  509. ": Stream=%02x, Control=%02x, Mode=%02x\n",
  510. com.cmd.StreamControl.Stream, com.cmd.StreamControl.Control,
  511. com.cmd.StreamControl.Mode);
  512. chan->Mode = mode;
  513. if (!(control & 0x80)) {
  514. spin_lock_irq(&chan->state_lock);
  515. if (chan->State == KSSTATE_RUN) {
  516. chan->State = KSSTATE_ACQUIRE;
  517. chan->HWState = HWSTATE_STOP;
  518. spin_unlock_irq(&chan->state_lock);
  519. if (ngene_command(dev, &com) < 0) {
  520. up(&dev->stream_mutex);
  521. return -1;
  522. }
  523. /* clear_buffers(chan); */
  524. flush_buffers(chan);
  525. up(&dev->stream_mutex);
  526. return 0;
  527. }
  528. spin_unlock_irq(&chan->state_lock);
  529. up(&dev->stream_mutex);
  530. return 0;
  531. }
  532. if (mode & SMODE_AUDIO_CAPTURE) {
  533. com.cmd.StreamControl.CaptureBlockCount =
  534. chan->Capture1Length / AUDIO_BLOCK_SIZE;
  535. com.cmd.StreamControl.Buffer_Address = chan->RingBuffer.PAHead;
  536. } else if (mode & SMODE_TRANSPORT_STREAM) {
  537. com.cmd.StreamControl.CaptureBlockCount =
  538. chan->Capture1Length / TS_BLOCK_SIZE;
  539. com.cmd.StreamControl.MaxLinesPerField =
  540. chan->Capture1Length / TS_BLOCK_SIZE;
  541. com.cmd.StreamControl.Buffer_Address =
  542. chan->TSRingBuffer.PAHead;
  543. if (chan->mode & NGENE_IO_TSOUT) {
  544. com.cmd.StreamControl.BytesPerVBILine =
  545. chan->Capture1Length / TS_BLOCK_SIZE;
  546. com.cmd.StreamControl.Stream |= 0x07;
  547. }
  548. } else {
  549. com.cmd.StreamControl.BytesPerVideoLine = chan->nBytesPerLine;
  550. com.cmd.StreamControl.MaxLinesPerField = chan->nLines;
  551. com.cmd.StreamControl.MinLinesPerField = 100;
  552. com.cmd.StreamControl.Buffer_Address = chan->RingBuffer.PAHead;
  553. if (mode & SMODE_VBI_CAPTURE) {
  554. com.cmd.StreamControl.MaxVBILinesPerField =
  555. chan->nVBILines;
  556. com.cmd.StreamControl.MinVBILinesPerField = 0;
  557. com.cmd.StreamControl.BytesPerVBILine =
  558. chan->nBytesPerVBILine;
  559. }
  560. if (flags & SFLAG_COLORBAR)
  561. com.cmd.StreamControl.Stream |= 0x04;
  562. }
  563. spin_lock_irq(&chan->state_lock);
  564. if (mode & SMODE_AUDIO_CAPTURE) {
  565. chan->nextBuffer = chan->RingBuffer.Head;
  566. if (mode & SMODE_AUDIO_SPDIF) {
  567. com.cmd.StreamControl.SetupDataLen =
  568. sizeof(SPDIFConfiguration);
  569. com.cmd.StreamControl.SetupDataAddr = BsSPI;
  570. memcpy(com.cmd.StreamControl.SetupData,
  571. SPDIFConfiguration, sizeof(SPDIFConfiguration));
  572. } else {
  573. com.cmd.StreamControl.SetupDataLen = 4;
  574. com.cmd.StreamControl.SetupDataAddr = BsSDI;
  575. memcpy(com.cmd.StreamControl.SetupData,
  576. I2SConfiguration +
  577. 4 * dev->card_info->i2s[stream], 4);
  578. }
  579. } else if (mode & SMODE_TRANSPORT_STREAM) {
  580. chan->nextBuffer = chan->TSRingBuffer.Head;
  581. if (stream >= STREAM_AUDIOIN1) {
  582. if (chan->mode & NGENE_IO_TSOUT) {
  583. com.cmd.StreamControl.SetupDataLen =
  584. sizeof(TS_I2SOutConfiguration);
  585. com.cmd.StreamControl.SetupDataAddr = BsSDO;
  586. memcpy(com.cmd.StreamControl.SetupData,
  587. TS_I2SOutConfiguration,
  588. sizeof(TS_I2SOutConfiguration));
  589. } else {
  590. com.cmd.StreamControl.SetupDataLen =
  591. sizeof(TS_I2SConfiguration);
  592. com.cmd.StreamControl.SetupDataAddr = BsSDI;
  593. memcpy(com.cmd.StreamControl.SetupData,
  594. TS_I2SConfiguration,
  595. sizeof(TS_I2SConfiguration));
  596. }
  597. } else {
  598. com.cmd.StreamControl.SetupDataLen = 8;
  599. com.cmd.StreamControl.SetupDataAddr = BsUVI + 0x10;
  600. memcpy(com.cmd.StreamControl.SetupData,
  601. TSFeatureDecoderSetup +
  602. 8 * dev->card_info->tsf[stream], 8);
  603. }
  604. } else {
  605. chan->nextBuffer = chan->RingBuffer.Head;
  606. com.cmd.StreamControl.SetupDataLen =
  607. 16 + sizeof(ITUFeatureDecoderSetup);
  608. com.cmd.StreamControl.SetupDataAddr = BsUVI;
  609. memcpy(com.cmd.StreamControl.SetupData,
  610. ITUDecoderSetup[chan->itumode], 16);
  611. memcpy(com.cmd.StreamControl.SetupData + 16,
  612. ITUFeatureDecoderSetup, sizeof(ITUFeatureDecoderSetup));
  613. }
  614. clear_buffers(chan);
  615. chan->State = KSSTATE_RUN;
  616. if (mode & SMODE_TRANSPORT_STREAM)
  617. chan->HWState = HWSTATE_RUN;
  618. else
  619. chan->HWState = HWSTATE_STARTUP;
  620. spin_unlock_irq(&chan->state_lock);
  621. if (ngene_command(dev, &com) < 0) {
  622. up(&dev->stream_mutex);
  623. return -1;
  624. }
  625. up(&dev->stream_mutex);
  626. return 0;
  627. }
  628. /****************************************************************************/
  629. /* EEPROM TAGS **************************************************************/
  630. /****************************************************************************/
  631. /****************************************************************************/
  632. /* DVB functions and API interface ******************************************/
  633. /****************************************************************************/
  634. static void swap_buffer(u32 *p, u32 len)
  635. {
  636. while (len) {
  637. *p = swab32(*p);
  638. p++;
  639. len -= 4;
  640. }
  641. }
  642. static void *tsin_exchange(void *priv, void *buf, u32 len, u32 clock, u32 flags)
  643. {
  644. struct ngene_channel *chan = priv;
  645. #ifdef COMMAND_TIMEOUT_WORKAROUND
  646. if (chan->users > 0)
  647. #endif
  648. dvb_dmx_swfilter(&chan->demux, buf, len);
  649. return NULL;
  650. }
  651. u8 fill_ts[188] = { 0x47, 0x1f, 0xff, 0x10 };
  652. static void *tsout_exchange(void *priv, void *buf, u32 len,
  653. u32 clock, u32 flags)
  654. {
  655. struct ngene_channel *chan = priv;
  656. struct ngene *dev = chan->dev;
  657. u32 alen;
  658. alen = dvb_ringbuffer_avail(&dev->tsout_rbuf);
  659. alen -= alen % 188;
  660. if (alen < len)
  661. FillTSBuffer(buf + alen, len - alen, flags);
  662. else
  663. alen = len;
  664. dvb_ringbuffer_read(&dev->tsout_rbuf, buf, alen);
  665. if (flags & DF_SWAP32)
  666. swap_buffer((u32 *)buf, alen);
  667. wake_up_interruptible(&dev->tsout_rbuf.queue);
  668. return buf;
  669. }
  670. static void set_transfer(struct ngene_channel *chan, int state)
  671. {
  672. u8 control = 0, mode = 0, flags = 0;
  673. struct ngene *dev = chan->dev;
  674. int ret;
  675. /*
  676. printk(KERN_INFO DEVICE_NAME ": st %d\n", state);
  677. msleep(100);
  678. */
  679. if (state) {
  680. if (chan->running) {
  681. printk(KERN_INFO DEVICE_NAME ": already running\n");
  682. return;
  683. }
  684. } else {
  685. if (!chan->running) {
  686. printk(KERN_INFO DEVICE_NAME ": already stopped\n");
  687. return;
  688. }
  689. }
  690. if (dev->card_info->switch_ctrl)
  691. dev->card_info->switch_ctrl(chan, 1, state ^ 1);
  692. if (state) {
  693. spin_lock_irq(&chan->state_lock);
  694. /* printk(KERN_INFO DEVICE_NAME ": lock=%08x\n",
  695. ngreadl(0x9310)); */
  696. dvb_ringbuffer_flush(&dev->tsout_rbuf);
  697. control = 0x80;
  698. if (chan->mode & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  699. chan->Capture1Length = 512 * 188;
  700. mode = SMODE_TRANSPORT_STREAM;
  701. }
  702. if (chan->mode & NGENE_IO_TSOUT) {
  703. chan->pBufferExchange = tsout_exchange;
  704. /* 0x66666666 = 50MHz *2^33 /250MHz */
  705. chan->AudioDTOValue = 0x66666666;
  706. /* set_dto(chan, 38810700+1000); */
  707. /* set_dto(chan, 19392658); */
  708. }
  709. if (chan->mode & NGENE_IO_TSIN)
  710. chan->pBufferExchange = tsin_exchange;
  711. /* ngwritel(0, 0x9310); */
  712. spin_unlock_irq(&chan->state_lock);
  713. } else
  714. ;/* printk(KERN_INFO DEVICE_NAME ": lock=%08x\n",
  715. ngreadl(0x9310)); */
  716. ret = ngene_command_stream_control(dev, chan->number,
  717. control, mode, flags);
  718. if (!ret)
  719. chan->running = state;
  720. else
  721. printk(KERN_ERR DEVICE_NAME ": set_transfer %d failed\n",
  722. state);
  723. if (!state) {
  724. spin_lock_irq(&chan->state_lock);
  725. chan->pBufferExchange = NULL;
  726. dvb_ringbuffer_flush(&dev->tsout_rbuf);
  727. spin_unlock_irq(&chan->state_lock);
  728. }
  729. }
  730. static int ngene_start_feed(struct dvb_demux_feed *dvbdmxfeed)
  731. {
  732. struct dvb_demux *dvbdmx = dvbdmxfeed->demux;
  733. struct ngene_channel *chan = dvbdmx->priv;
  734. if (chan->users == 0) {
  735. #ifdef COMMAND_TIMEOUT_WORKAROUND
  736. if (!chan->running)
  737. #endif
  738. set_transfer(chan, 1);
  739. /* msleep(10); */
  740. }
  741. return ++chan->users;
  742. }
  743. static int ngene_stop_feed(struct dvb_demux_feed *dvbdmxfeed)
  744. {
  745. struct dvb_demux *dvbdmx = dvbdmxfeed->demux;
  746. struct ngene_channel *chan = dvbdmx->priv;
  747. if (--chan->users)
  748. return chan->users;
  749. #ifndef COMMAND_TIMEOUT_WORKAROUND
  750. set_transfer(chan, 0);
  751. #endif
  752. return 0;
  753. }
  754. static int my_dvb_dmx_ts_card_init(struct dvb_demux *dvbdemux, char *id,
  755. int (*start_feed)(struct dvb_demux_feed *),
  756. int (*stop_feed)(struct dvb_demux_feed *),
  757. void *priv)
  758. {
  759. dvbdemux->priv = priv;
  760. dvbdemux->filternum = 256;
  761. dvbdemux->feednum = 256;
  762. dvbdemux->start_feed = start_feed;
  763. dvbdemux->stop_feed = stop_feed;
  764. dvbdemux->write_to_decoder = NULL;
  765. dvbdemux->dmx.capabilities = (DMX_TS_FILTERING |
  766. DMX_SECTION_FILTERING |
  767. DMX_MEMORY_BASED_FILTERING);
  768. return dvb_dmx_init(dvbdemux);
  769. }
  770. static int my_dvb_dmxdev_ts_card_init(struct dmxdev *dmxdev,
  771. struct dvb_demux *dvbdemux,
  772. struct dmx_frontend *hw_frontend,
  773. struct dmx_frontend *mem_frontend,
  774. struct dvb_adapter *dvb_adapter)
  775. {
  776. int ret;
  777. dmxdev->filternum = 256;
  778. dmxdev->demux = &dvbdemux->dmx;
  779. dmxdev->capabilities = 0;
  780. ret = dvb_dmxdev_init(dmxdev, dvb_adapter);
  781. if (ret < 0)
  782. return ret;
  783. hw_frontend->source = DMX_FRONTEND_0;
  784. dvbdemux->dmx.add_frontend(&dvbdemux->dmx, hw_frontend);
  785. mem_frontend->source = DMX_MEMORY_FE;
  786. dvbdemux->dmx.add_frontend(&dvbdemux->dmx, mem_frontend);
  787. return dvbdemux->dmx.connect_frontend(&dvbdemux->dmx, hw_frontend);
  788. }
  789. /****************************************************************************/
  790. /* nGene hardware init and release functions ********************************/
  791. /****************************************************************************/
  792. static void free_ringbuffer(struct ngene *dev, struct SRingBufferDescriptor *rb)
  793. {
  794. struct SBufferHeader *Cur = rb->Head;
  795. u32 j;
  796. if (!Cur)
  797. return;
  798. for (j = 0; j < rb->NumBuffers; j++, Cur = Cur->Next) {
  799. if (Cur->Buffer1)
  800. pci_free_consistent(dev->pci_dev,
  801. rb->Buffer1Length,
  802. Cur->Buffer1,
  803. Cur->scList1->Address);
  804. if (Cur->Buffer2)
  805. pci_free_consistent(dev->pci_dev,
  806. rb->Buffer2Length,
  807. Cur->Buffer2,
  808. Cur->scList2->Address);
  809. }
  810. if (rb->SCListMem)
  811. pci_free_consistent(dev->pci_dev, rb->SCListMemSize,
  812. rb->SCListMem, rb->PASCListMem);
  813. pci_free_consistent(dev->pci_dev, rb->MemSize, rb->Head, rb->PAHead);
  814. }
  815. static void free_idlebuffer(struct ngene *dev,
  816. struct SRingBufferDescriptor *rb,
  817. struct SRingBufferDescriptor *tb)
  818. {
  819. int j;
  820. struct SBufferHeader *Cur = tb->Head;
  821. if (!rb->Head)
  822. return;
  823. free_ringbuffer(dev, rb);
  824. for (j = 0; j < tb->NumBuffers; j++, Cur = Cur->Next) {
  825. Cur->Buffer2 = NULL;
  826. Cur->scList2 = NULL;
  827. Cur->ngeneBuffer.Address_of_first_entry_2 = 0;
  828. Cur->ngeneBuffer.Number_of_entries_2 = 0;
  829. }
  830. }
  831. static void free_common_buffers(struct ngene *dev)
  832. {
  833. u32 i;
  834. struct ngene_channel *chan;
  835. for (i = STREAM_VIDEOIN1; i < MAX_STREAM; i++) {
  836. chan = &dev->channel[i];
  837. free_idlebuffer(dev, &chan->TSIdleBuffer, &chan->TSRingBuffer);
  838. free_ringbuffer(dev, &chan->RingBuffer);
  839. free_ringbuffer(dev, &chan->TSRingBuffer);
  840. }
  841. if (dev->OverflowBuffer)
  842. pci_free_consistent(dev->pci_dev,
  843. OVERFLOW_BUFFER_SIZE,
  844. dev->OverflowBuffer, dev->PAOverflowBuffer);
  845. if (dev->FWInterfaceBuffer)
  846. pci_free_consistent(dev->pci_dev,
  847. 4096,
  848. dev->FWInterfaceBuffer,
  849. dev->PAFWInterfaceBuffer);
  850. }
  851. /****************************************************************************/
  852. /* Ring buffer handling *****************************************************/
  853. /****************************************************************************/
  854. static int create_ring_buffer(struct pci_dev *pci_dev,
  855. struct SRingBufferDescriptor *descr, u32 NumBuffers)
  856. {
  857. dma_addr_t tmp;
  858. struct SBufferHeader *Head;
  859. u32 i;
  860. u32 MemSize = SIZEOF_SBufferHeader * NumBuffers;
  861. u64 PARingBufferHead;
  862. u64 PARingBufferCur;
  863. u64 PARingBufferNext;
  864. struct SBufferHeader *Cur, *Next;
  865. descr->Head = NULL;
  866. descr->MemSize = 0;
  867. descr->PAHead = 0;
  868. descr->NumBuffers = 0;
  869. if (MemSize < 4096)
  870. MemSize = 4096;
  871. Head = pci_alloc_consistent(pci_dev, MemSize, &tmp);
  872. PARingBufferHead = tmp;
  873. if (!Head)
  874. return -ENOMEM;
  875. memset(Head, 0, MemSize);
  876. PARingBufferCur = PARingBufferHead;
  877. Cur = Head;
  878. for (i = 0; i < NumBuffers - 1; i++) {
  879. Next = (struct SBufferHeader *)
  880. (((u8 *) Cur) + SIZEOF_SBufferHeader);
  881. PARingBufferNext = PARingBufferCur + SIZEOF_SBufferHeader;
  882. Cur->Next = Next;
  883. Cur->ngeneBuffer.Next = PARingBufferNext;
  884. Cur = Next;
  885. PARingBufferCur = PARingBufferNext;
  886. }
  887. /* Last Buffer points back to first one */
  888. Cur->Next = Head;
  889. Cur->ngeneBuffer.Next = PARingBufferHead;
  890. descr->Head = Head;
  891. descr->MemSize = MemSize;
  892. descr->PAHead = PARingBufferHead;
  893. descr->NumBuffers = NumBuffers;
  894. return 0;
  895. }
  896. static int AllocateRingBuffers(struct pci_dev *pci_dev,
  897. dma_addr_t of,
  898. struct SRingBufferDescriptor *pRingBuffer,
  899. u32 Buffer1Length, u32 Buffer2Length)
  900. {
  901. dma_addr_t tmp;
  902. u32 i, j;
  903. int status = 0;
  904. u32 SCListMemSize = pRingBuffer->NumBuffers
  905. * ((Buffer2Length != 0) ? (NUM_SCATTER_GATHER_ENTRIES * 2) :
  906. NUM_SCATTER_GATHER_ENTRIES)
  907. * sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  908. u64 PASCListMem;
  909. struct HW_SCATTER_GATHER_ELEMENT *SCListEntry;
  910. u64 PASCListEntry;
  911. struct SBufferHeader *Cur;
  912. void *SCListMem;
  913. if (SCListMemSize < 4096)
  914. SCListMemSize = 4096;
  915. SCListMem = pci_alloc_consistent(pci_dev, SCListMemSize, &tmp);
  916. PASCListMem = tmp;
  917. if (SCListMem == NULL)
  918. return -ENOMEM;
  919. memset(SCListMem, 0, SCListMemSize);
  920. pRingBuffer->SCListMem = SCListMem;
  921. pRingBuffer->PASCListMem = PASCListMem;
  922. pRingBuffer->SCListMemSize = SCListMemSize;
  923. pRingBuffer->Buffer1Length = Buffer1Length;
  924. pRingBuffer->Buffer2Length = Buffer2Length;
  925. SCListEntry = SCListMem;
  926. PASCListEntry = PASCListMem;
  927. Cur = pRingBuffer->Head;
  928. for (i = 0; i < pRingBuffer->NumBuffers; i += 1, Cur = Cur->Next) {
  929. u64 PABuffer;
  930. void *Buffer = pci_alloc_consistent(pci_dev, Buffer1Length,
  931. &tmp);
  932. PABuffer = tmp;
  933. if (Buffer == NULL)
  934. return -ENOMEM;
  935. Cur->Buffer1 = Buffer;
  936. SCListEntry->Address = PABuffer;
  937. SCListEntry->Length = Buffer1Length;
  938. Cur->scList1 = SCListEntry;
  939. Cur->ngeneBuffer.Address_of_first_entry_1 = PASCListEntry;
  940. Cur->ngeneBuffer.Number_of_entries_1 =
  941. NUM_SCATTER_GATHER_ENTRIES;
  942. SCListEntry += 1;
  943. PASCListEntry += sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  944. #if NUM_SCATTER_GATHER_ENTRIES > 1
  945. for (j = 0; j < NUM_SCATTER_GATHER_ENTRIES - 1; j += 1) {
  946. SCListEntry->Address = of;
  947. SCListEntry->Length = OVERFLOW_BUFFER_SIZE;
  948. SCListEntry += 1;
  949. PASCListEntry +=
  950. sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  951. }
  952. #endif
  953. if (!Buffer2Length)
  954. continue;
  955. Buffer = pci_alloc_consistent(pci_dev, Buffer2Length, &tmp);
  956. PABuffer = tmp;
  957. if (Buffer == NULL)
  958. return -ENOMEM;
  959. Cur->Buffer2 = Buffer;
  960. SCListEntry->Address = PABuffer;
  961. SCListEntry->Length = Buffer2Length;
  962. Cur->scList2 = SCListEntry;
  963. Cur->ngeneBuffer.Address_of_first_entry_2 = PASCListEntry;
  964. Cur->ngeneBuffer.Number_of_entries_2 =
  965. NUM_SCATTER_GATHER_ENTRIES;
  966. SCListEntry += 1;
  967. PASCListEntry += sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  968. #if NUM_SCATTER_GATHER_ENTRIES > 1
  969. for (j = 0; j < NUM_SCATTER_GATHER_ENTRIES - 1; j++) {
  970. SCListEntry->Address = of;
  971. SCListEntry->Length = OVERFLOW_BUFFER_SIZE;
  972. SCListEntry += 1;
  973. PASCListEntry +=
  974. sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  975. }
  976. #endif
  977. }
  978. return status;
  979. }
  980. static int FillTSIdleBuffer(struct SRingBufferDescriptor *pIdleBuffer,
  981. struct SRingBufferDescriptor *pRingBuffer)
  982. {
  983. int status = 0;
  984. /* Copy pointer to scatter gather list in TSRingbuffer
  985. structure for buffer 2
  986. Load number of buffer
  987. */
  988. u32 n = pRingBuffer->NumBuffers;
  989. /* Point to first buffer entry */
  990. struct SBufferHeader *Cur = pRingBuffer->Head;
  991. int i;
  992. /* Loop thru all buffer and set Buffer 2 pointers to TSIdlebuffer */
  993. for (i = 0; i < n; i++) {
  994. Cur->Buffer2 = pIdleBuffer->Head->Buffer1;
  995. Cur->scList2 = pIdleBuffer->Head->scList1;
  996. Cur->ngeneBuffer.Address_of_first_entry_2 =
  997. pIdleBuffer->Head->ngeneBuffer.
  998. Address_of_first_entry_1;
  999. Cur->ngeneBuffer.Number_of_entries_2 =
  1000. pIdleBuffer->Head->ngeneBuffer.Number_of_entries_1;
  1001. Cur = Cur->Next;
  1002. }
  1003. return status;
  1004. }
  1005. static u32 RingBufferSizes[MAX_STREAM] = {
  1006. RING_SIZE_VIDEO,
  1007. RING_SIZE_VIDEO,
  1008. RING_SIZE_AUDIO,
  1009. RING_SIZE_AUDIO,
  1010. RING_SIZE_AUDIO,
  1011. };
  1012. static u32 Buffer1Sizes[MAX_STREAM] = {
  1013. MAX_VIDEO_BUFFER_SIZE,
  1014. MAX_VIDEO_BUFFER_SIZE,
  1015. MAX_AUDIO_BUFFER_SIZE,
  1016. MAX_AUDIO_BUFFER_SIZE,
  1017. MAX_AUDIO_BUFFER_SIZE
  1018. };
  1019. static u32 Buffer2Sizes[MAX_STREAM] = {
  1020. MAX_VBI_BUFFER_SIZE,
  1021. MAX_VBI_BUFFER_SIZE,
  1022. 0,
  1023. 0,
  1024. 0
  1025. };
  1026. static int AllocCommonBuffers(struct ngene *dev)
  1027. {
  1028. int status = 0, i;
  1029. dev->FWInterfaceBuffer = pci_alloc_consistent(dev->pci_dev, 4096,
  1030. &dev->PAFWInterfaceBuffer);
  1031. if (!dev->FWInterfaceBuffer)
  1032. return -ENOMEM;
  1033. dev->hosttongene = dev->FWInterfaceBuffer;
  1034. dev->ngenetohost = dev->FWInterfaceBuffer + 256;
  1035. dev->EventBuffer = dev->FWInterfaceBuffer + 512;
  1036. dev->OverflowBuffer = pci_alloc_consistent(dev->pci_dev,
  1037. OVERFLOW_BUFFER_SIZE,
  1038. &dev->PAOverflowBuffer);
  1039. if (!dev->OverflowBuffer)
  1040. return -ENOMEM;
  1041. memset(dev->OverflowBuffer, 0, OVERFLOW_BUFFER_SIZE);
  1042. for (i = STREAM_VIDEOIN1; i < MAX_STREAM; i++) {
  1043. int type = dev->card_info->io_type[i];
  1044. dev->channel[i].State = KSSTATE_STOP;
  1045. if (type & (NGENE_IO_TV | NGENE_IO_HDTV | NGENE_IO_AIN)) {
  1046. status = create_ring_buffer(dev->pci_dev,
  1047. &dev->channel[i].RingBuffer,
  1048. RingBufferSizes[i]);
  1049. if (status < 0)
  1050. break;
  1051. if (type & (NGENE_IO_TV | NGENE_IO_AIN)) {
  1052. status = AllocateRingBuffers(dev->pci_dev,
  1053. dev->
  1054. PAOverflowBuffer,
  1055. &dev->channel[i].
  1056. RingBuffer,
  1057. Buffer1Sizes[i],
  1058. Buffer2Sizes[i]);
  1059. if (status < 0)
  1060. break;
  1061. } else if (type & NGENE_IO_HDTV) {
  1062. status = AllocateRingBuffers(dev->pci_dev,
  1063. dev->
  1064. PAOverflowBuffer,
  1065. &dev->channel[i].
  1066. RingBuffer,
  1067. MAX_HDTV_BUFFER_SIZE,
  1068. 0);
  1069. if (status < 0)
  1070. break;
  1071. }
  1072. }
  1073. if (type & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1074. status = create_ring_buffer(dev->pci_dev,
  1075. &dev->channel[i].
  1076. TSRingBuffer, RING_SIZE_TS);
  1077. if (status < 0)
  1078. break;
  1079. status = AllocateRingBuffers(dev->pci_dev,
  1080. dev->PAOverflowBuffer,
  1081. &dev->channel[i].
  1082. TSRingBuffer,
  1083. MAX_TS_BUFFER_SIZE, 0);
  1084. if (status)
  1085. break;
  1086. }
  1087. if (type & NGENE_IO_TSOUT) {
  1088. status = create_ring_buffer(dev->pci_dev,
  1089. &dev->channel[i].
  1090. TSIdleBuffer, 1);
  1091. if (status < 0)
  1092. break;
  1093. status = AllocateRingBuffers(dev->pci_dev,
  1094. dev->PAOverflowBuffer,
  1095. &dev->channel[i].
  1096. TSIdleBuffer,
  1097. MAX_TS_BUFFER_SIZE, 0);
  1098. if (status)
  1099. break;
  1100. FillTSIdleBuffer(&dev->channel[i].TSIdleBuffer,
  1101. &dev->channel[i].TSRingBuffer);
  1102. }
  1103. }
  1104. return status;
  1105. }
  1106. static void ngene_release_buffers(struct ngene *dev)
  1107. {
  1108. if (dev->iomem)
  1109. iounmap(dev->iomem);
  1110. free_common_buffers(dev);
  1111. vfree(dev->tsout_buf);
  1112. vfree(dev->ain_buf);
  1113. vfree(dev->vin_buf);
  1114. vfree(dev);
  1115. }
  1116. static int ngene_get_buffers(struct ngene *dev)
  1117. {
  1118. if (AllocCommonBuffers(dev))
  1119. return -ENOMEM;
  1120. if (dev->card_info->io_type[4] & NGENE_IO_TSOUT) {
  1121. dev->tsout_buf = vmalloc(TSOUT_BUF_SIZE);
  1122. if (!dev->tsout_buf)
  1123. return -ENOMEM;
  1124. dvb_ringbuffer_init(&dev->tsout_rbuf,
  1125. dev->tsout_buf, TSOUT_BUF_SIZE);
  1126. }
  1127. if (dev->card_info->io_type[2] & NGENE_IO_AIN) {
  1128. dev->ain_buf = vmalloc(AIN_BUF_SIZE);
  1129. if (!dev->ain_buf)
  1130. return -ENOMEM;
  1131. dvb_ringbuffer_init(&dev->ain_rbuf, dev->ain_buf, AIN_BUF_SIZE);
  1132. }
  1133. if (dev->card_info->io_type[0] & NGENE_IO_HDTV) {
  1134. dev->vin_buf = vmalloc(VIN_BUF_SIZE);
  1135. if (!dev->vin_buf)
  1136. return -ENOMEM;
  1137. dvb_ringbuffer_init(&dev->vin_rbuf, dev->vin_buf, VIN_BUF_SIZE);
  1138. }
  1139. dev->iomem = ioremap(pci_resource_start(dev->pci_dev, 0),
  1140. pci_resource_len(dev->pci_dev, 0));
  1141. if (!dev->iomem)
  1142. return -ENOMEM;
  1143. return 0;
  1144. }
  1145. static void ngene_init(struct ngene *dev)
  1146. {
  1147. int i;
  1148. tasklet_init(&dev->event_tasklet, event_tasklet, (unsigned long)dev);
  1149. memset_io(dev->iomem + 0xc000, 0x00, 0x220);
  1150. memset_io(dev->iomem + 0xc400, 0x00, 0x100);
  1151. for (i = 0; i < MAX_STREAM; i++) {
  1152. dev->channel[i].dev = dev;
  1153. dev->channel[i].number = i;
  1154. }
  1155. dev->fw_interface_version = 0;
  1156. ngwritel(0, NGENE_INT_ENABLE);
  1157. dev->icounts = ngreadl(NGENE_INT_COUNTS);
  1158. dev->device_version = ngreadl(DEV_VER) & 0x0f;
  1159. printk(KERN_INFO DEVICE_NAME ": Device version %d\n",
  1160. dev->device_version);
  1161. }
  1162. static int ngene_load_firm(struct ngene *dev)
  1163. {
  1164. u32 size;
  1165. const struct firmware *fw = NULL;
  1166. u8 *ngene_fw;
  1167. char *fw_name;
  1168. int err, version;
  1169. version = dev->card_info->fw_version;
  1170. switch (version) {
  1171. default:
  1172. case 15:
  1173. version = 15;
  1174. size = 23466;
  1175. fw_name = "ngene_15.fw";
  1176. break;
  1177. case 16:
  1178. size = 23498;
  1179. fw_name = "ngene_16.fw";
  1180. break;
  1181. case 17:
  1182. size = 24446;
  1183. fw_name = "ngene_17.fw";
  1184. break;
  1185. }
  1186. if (request_firmware(&fw, fw_name, &dev->pci_dev->dev) < 0) {
  1187. printk(KERN_ERR DEVICE_NAME
  1188. ": Could not load firmware file %s.\n", fw_name);
  1189. printk(KERN_INFO DEVICE_NAME
  1190. ": Copy %s to your hotplug directory!\n", fw_name);
  1191. return -1;
  1192. }
  1193. if (size != fw->size) {
  1194. printk(KERN_ERR DEVICE_NAME
  1195. ": Firmware %s has invalid size!", fw_name);
  1196. err = -1;
  1197. } else {
  1198. printk(KERN_INFO DEVICE_NAME
  1199. ": Loading firmware file %s.\n", fw_name);
  1200. ngene_fw = (u8 *) fw->data;
  1201. err = ngene_command_load_firmware(dev, ngene_fw, size);
  1202. }
  1203. release_firmware(fw);
  1204. return err;
  1205. }
  1206. static void ngene_stop(struct ngene *dev)
  1207. {
  1208. down(&dev->cmd_mutex);
  1209. i2c_del_adapter(&(dev->channel[0].i2c_adapter));
  1210. i2c_del_adapter(&(dev->channel[1].i2c_adapter));
  1211. ngwritel(0, NGENE_INT_ENABLE);
  1212. ngwritel(0, NGENE_COMMAND);
  1213. ngwritel(0, NGENE_COMMAND_HI);
  1214. ngwritel(0, NGENE_STATUS);
  1215. ngwritel(0, NGENE_STATUS_HI);
  1216. ngwritel(0, NGENE_EVENT);
  1217. ngwritel(0, NGENE_EVENT_HI);
  1218. free_irq(dev->pci_dev->irq, dev);
  1219. }
  1220. static int ngene_start(struct ngene *dev)
  1221. {
  1222. int stat;
  1223. int i;
  1224. pci_set_master(dev->pci_dev);
  1225. ngene_init(dev);
  1226. stat = request_irq(dev->pci_dev->irq, irq_handler,
  1227. IRQF_SHARED, "nGene",
  1228. (void *)dev);
  1229. if (stat < 0)
  1230. return stat;
  1231. init_waitqueue_head(&dev->cmd_wq);
  1232. init_waitqueue_head(&dev->tx_wq);
  1233. init_waitqueue_head(&dev->rx_wq);
  1234. sema_init(&dev->cmd_mutex, 1);
  1235. sema_init(&dev->stream_mutex, 1);
  1236. sema_init(&dev->pll_mutex, 1);
  1237. sema_init(&dev->i2c_switch_mutex, 1);
  1238. spin_lock_init(&dev->cmd_lock);
  1239. for (i = 0; i < MAX_STREAM; i++)
  1240. spin_lock_init(&dev->channel[i].state_lock);
  1241. ngwritel(1, TIMESTAMPS);
  1242. ngwritel(1, NGENE_INT_ENABLE);
  1243. stat = ngene_load_firm(dev);
  1244. if (stat < 0)
  1245. goto fail;
  1246. stat = ngene_i2c_init(dev, 0);
  1247. if (stat < 0)
  1248. goto fail;
  1249. stat = ngene_i2c_init(dev, 1);
  1250. if (stat < 0)
  1251. goto fail;
  1252. if (dev->card_info->fw_version == 17) {
  1253. u8 tsin4_config[6] = {
  1254. 3072 / 64, 3072 / 64, 0, 3072 / 64, 3072 / 64, 0};
  1255. u8 default_config[6] = {
  1256. 4096 / 64, 4096 / 64, 0, 2048 / 64, 2048 / 64, 0};
  1257. u8 *bconf = default_config;
  1258. if (dev->card_info->io_type[3] == NGENE_IO_TSIN)
  1259. bconf = tsin4_config;
  1260. dprintk(KERN_DEBUG DEVICE_NAME ": FW 17 buffer config\n");
  1261. stat = ngene_command_config_free_buf(dev, bconf);
  1262. } else {
  1263. int bconf = BUFFER_CONFIG_4422;
  1264. if (dev->card_info->io_type[3] == NGENE_IO_TSIN)
  1265. bconf = BUFFER_CONFIG_3333;
  1266. stat = ngene_command_config_buf(dev, bconf);
  1267. }
  1268. return stat;
  1269. fail:
  1270. ngwritel(0, NGENE_INT_ENABLE);
  1271. free_irq(dev->pci_dev->irq, dev);
  1272. return stat;
  1273. }
  1274. /****************************************************************************/
  1275. /* Switch control (I2C gates, etc.) *****************************************/
  1276. /****************************************************************************/
  1277. /****************************************************************************/
  1278. /* Demod/tuner attachment ***************************************************/
  1279. /****************************************************************************/
  1280. static int tuner_attach_stv6110(struct ngene_channel *chan)
  1281. {
  1282. struct stv090x_config *feconf = (struct stv090x_config *)
  1283. chan->dev->card_info->fe_config[chan->number];
  1284. struct stv6110x_config *tunerconf = (struct stv6110x_config *)
  1285. chan->dev->card_info->tuner_config[chan->number];
  1286. struct stv6110x_devctl *ctl;
  1287. ctl = dvb_attach(stv6110x_attach, chan->fe, tunerconf,
  1288. &chan->i2c_adapter);
  1289. if (ctl == NULL) {
  1290. printk(KERN_ERR DEVICE_NAME ": No STV6110X found!\n");
  1291. return -ENODEV;
  1292. }
  1293. feconf->tuner_init = ctl->tuner_init;
  1294. feconf->tuner_set_mode = ctl->tuner_set_mode;
  1295. feconf->tuner_set_frequency = ctl->tuner_set_frequency;
  1296. feconf->tuner_get_frequency = ctl->tuner_get_frequency;
  1297. feconf->tuner_set_bandwidth = ctl->tuner_set_bandwidth;
  1298. feconf->tuner_get_bandwidth = ctl->tuner_get_bandwidth;
  1299. feconf->tuner_set_bbgain = ctl->tuner_set_bbgain;
  1300. feconf->tuner_get_bbgain = ctl->tuner_get_bbgain;
  1301. feconf->tuner_set_refclk = ctl->tuner_set_refclk;
  1302. feconf->tuner_get_status = ctl->tuner_get_status;
  1303. return 0;
  1304. }
  1305. static int demod_attach_stv0900(struct ngene_channel *chan)
  1306. {
  1307. struct stv090x_config *feconf = (struct stv090x_config *)
  1308. chan->dev->card_info->fe_config[chan->number];
  1309. chan->fe = dvb_attach(stv090x_attach,
  1310. feconf,
  1311. &chan->i2c_adapter,
  1312. chan->number == 0 ? STV090x_DEMODULATOR_0 :
  1313. STV090x_DEMODULATOR_1);
  1314. if (chan->fe == NULL) {
  1315. printk(KERN_ERR DEVICE_NAME ": No STV0900 found!\n");
  1316. return -ENODEV;
  1317. }
  1318. if (!dvb_attach(lnbh24_attach, chan->fe, &chan->i2c_adapter, 0,
  1319. 0, chan->dev->card_info->lnb[chan->number])) {
  1320. printk(KERN_ERR DEVICE_NAME ": No LNBH24 found!\n");
  1321. dvb_frontend_detach(chan->fe);
  1322. return -ENODEV;
  1323. }
  1324. return 0;
  1325. }
  1326. static struct lgdt330x_config aver_m780 = {
  1327. .demod_address = 0xb2 >> 1,
  1328. .demod_chip = LGDT3303,
  1329. .serial_mpeg = 0x00, /* PARALLEL */
  1330. .clock_polarity_flip = 1,
  1331. };
  1332. static struct mt2131_config m780_tunerconfig = {
  1333. 0xc0 >> 1
  1334. };
  1335. /* A single func to attach the demo and tuner, rather than
  1336. * use two sep funcs like the current design mandates.
  1337. */
  1338. static int demod_attach_lg330x(struct ngene_channel *chan)
  1339. {
  1340. chan->fe = dvb_attach(lgdt330x_attach, &aver_m780, &chan->i2c_adapter);
  1341. if (chan->fe == NULL) {
  1342. printk(KERN_ERR DEVICE_NAME ": No LGDT330x found!\n");
  1343. return -ENODEV;
  1344. }
  1345. dvb_attach(mt2131_attach, chan->fe, &chan->i2c_adapter,
  1346. &m780_tunerconfig, 0);
  1347. return (chan->fe) ? 0 : -ENODEV;
  1348. }
  1349. /****************************************************************************/
  1350. /****************************************************************************/
  1351. /****************************************************************************/
  1352. static void release_channel(struct ngene_channel *chan)
  1353. {
  1354. struct dvb_demux *dvbdemux = &chan->demux;
  1355. struct ngene *dev = chan->dev;
  1356. struct ngene_info *ni = dev->card_info;
  1357. int io = ni->io_type[chan->number];
  1358. #ifdef COMMAND_TIMEOUT_WORKAROUND
  1359. if (chan->running)
  1360. set_transfer(chan, 0);
  1361. #endif
  1362. tasklet_kill(&chan->demux_tasklet);
  1363. if (io & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1364. if (chan->fe) {
  1365. dvb_unregister_frontend(chan->fe);
  1366. dvb_frontend_detach(chan->fe);
  1367. chan->fe = NULL;
  1368. }
  1369. dvbdemux->dmx.close(&dvbdemux->dmx);
  1370. dvbdemux->dmx.remove_frontend(&dvbdemux->dmx,
  1371. &chan->hw_frontend);
  1372. dvbdemux->dmx.remove_frontend(&dvbdemux->dmx,
  1373. &chan->mem_frontend);
  1374. dvb_dmxdev_release(&chan->dmxdev);
  1375. dvb_dmx_release(&chan->demux);
  1376. if (chan->number == 0 || !one_adapter)
  1377. dvb_unregister_adapter(&dev->adapter[chan->number]);
  1378. }
  1379. }
  1380. static int init_channel(struct ngene_channel *chan)
  1381. {
  1382. int ret = 0, nr = chan->number;
  1383. struct dvb_adapter *adapter = NULL;
  1384. struct dvb_demux *dvbdemux = &chan->demux;
  1385. struct ngene *dev = chan->dev;
  1386. struct ngene_info *ni = dev->card_info;
  1387. int io = ni->io_type[nr];
  1388. tasklet_init(&chan->demux_tasklet, demux_tasklet, (unsigned long)chan);
  1389. chan->users = 0;
  1390. chan->type = io;
  1391. chan->mode = chan->type; /* for now only one mode */
  1392. if (io & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1393. if (nr >= STREAM_AUDIOIN1)
  1394. chan->DataFormatFlags = DF_SWAP32;
  1395. if (nr == 0 || !one_adapter || dev->first_adapter == NULL) {
  1396. adapter = &dev->adapter[nr];
  1397. ret = dvb_register_adapter(adapter, "nGene",
  1398. THIS_MODULE,
  1399. &chan->dev->pci_dev->dev,
  1400. adapter_nr);
  1401. if (ret < 0)
  1402. return ret;
  1403. if (dev->first_adapter == NULL)
  1404. dev->first_adapter = adapter;
  1405. } else {
  1406. adapter = dev->first_adapter;
  1407. }
  1408. ret = my_dvb_dmx_ts_card_init(dvbdemux, "SW demux",
  1409. ngene_start_feed,
  1410. ngene_stop_feed, chan);
  1411. ret = my_dvb_dmxdev_ts_card_init(&chan->dmxdev, &chan->demux,
  1412. &chan->hw_frontend,
  1413. &chan->mem_frontend, adapter);
  1414. }
  1415. if (io & NGENE_IO_TSIN) {
  1416. chan->fe = NULL;
  1417. if (ni->demod_attach[nr])
  1418. ni->demod_attach[nr](chan);
  1419. if (chan->fe) {
  1420. if (dvb_register_frontend(adapter, chan->fe) < 0) {
  1421. if (chan->fe->ops.release)
  1422. chan->fe->ops.release(chan->fe);
  1423. chan->fe = NULL;
  1424. }
  1425. }
  1426. if (chan->fe && ni->tuner_attach[nr])
  1427. if (ni->tuner_attach[nr] (chan) < 0) {
  1428. printk(KERN_ERR DEVICE_NAME
  1429. ": Tuner attach failed on channel %d!\n",
  1430. nr);
  1431. }
  1432. }
  1433. return ret;
  1434. }
  1435. static int init_channels(struct ngene *dev)
  1436. {
  1437. int i, j;
  1438. for (i = 0; i < MAX_STREAM; i++) {
  1439. dev->channel[i].number = i;
  1440. if (init_channel(&dev->channel[i]) < 0) {
  1441. for (j = i - 1; j >= 0; j--)
  1442. release_channel(&dev->channel[j]);
  1443. return -1;
  1444. }
  1445. }
  1446. return 0;
  1447. }
  1448. /****************************************************************************/
  1449. /* device probe/remove calls ************************************************/
  1450. /****************************************************************************/
  1451. static void __devexit ngene_remove(struct pci_dev *pdev)
  1452. {
  1453. struct ngene *dev = (struct ngene *)pci_get_drvdata(pdev);
  1454. int i;
  1455. tasklet_kill(&dev->event_tasklet);
  1456. for (i = MAX_STREAM - 1; i >= 0; i--)
  1457. release_channel(&dev->channel[i]);
  1458. ngene_stop(dev);
  1459. ngene_release_buffers(dev);
  1460. pci_set_drvdata(pdev, NULL);
  1461. pci_disable_device(pdev);
  1462. }
  1463. static int __devinit ngene_probe(struct pci_dev *pci_dev,
  1464. const struct pci_device_id *id)
  1465. {
  1466. struct ngene *dev;
  1467. int stat = 0;
  1468. if (pci_enable_device(pci_dev) < 0)
  1469. return -ENODEV;
  1470. dev = vmalloc(sizeof(struct ngene));
  1471. if (dev == NULL) {
  1472. stat = -ENOMEM;
  1473. goto fail0;
  1474. }
  1475. memset(dev, 0, sizeof(struct ngene));
  1476. dev->pci_dev = pci_dev;
  1477. dev->card_info = (struct ngene_info *)id->driver_data;
  1478. printk(KERN_INFO DEVICE_NAME ": Found %s\n", dev->card_info->name);
  1479. pci_set_drvdata(pci_dev, dev);
  1480. /* Alloc buffers and start nGene */
  1481. stat = ngene_get_buffers(dev);
  1482. if (stat < 0)
  1483. goto fail1;
  1484. stat = ngene_start(dev);
  1485. if (stat < 0)
  1486. goto fail1;
  1487. dev->i2c_current_bus = -1;
  1488. /* Register DVB adapters and devices for both channels */
  1489. if (init_channels(dev) < 0)
  1490. goto fail2;
  1491. return 0;
  1492. fail2:
  1493. ngene_stop(dev);
  1494. fail1:
  1495. ngene_release_buffers(dev);
  1496. fail0:
  1497. pci_disable_device(pci_dev);
  1498. pci_set_drvdata(pci_dev, NULL);
  1499. return stat;
  1500. }
  1501. /****************************************************************************/
  1502. /* Card configs *************************************************************/
  1503. /****************************************************************************/
  1504. static struct stv090x_config fe_cineS2 = {
  1505. .device = STV0900,
  1506. .demod_mode = STV090x_DUAL,
  1507. .clk_mode = STV090x_CLK_EXT,
  1508. .xtal = 27000000,
  1509. .address = 0x68,
  1510. .ts1_mode = STV090x_TSMODE_SERIAL_PUNCTURED,
  1511. .ts2_mode = STV090x_TSMODE_SERIAL_PUNCTURED,
  1512. .repeater_level = STV090x_RPTLEVEL_16,
  1513. .adc1_range = STV090x_ADC_1Vpp,
  1514. .adc2_range = STV090x_ADC_1Vpp,
  1515. .diseqc_envelope_mode = true,
  1516. };
  1517. static struct stv6110x_config tuner_cineS2_0 = {
  1518. .addr = 0x60,
  1519. .refclk = 27000000,
  1520. .clk_div = 1,
  1521. };
  1522. static struct stv6110x_config tuner_cineS2_1 = {
  1523. .addr = 0x63,
  1524. .refclk = 27000000,
  1525. .clk_div = 1,
  1526. };
  1527. static struct ngene_info ngene_info_cineS2 = {
  1528. .type = NGENE_SIDEWINDER,
  1529. .name = "Linux4Media cineS2 DVB-S2 Twin Tuner",
  1530. .io_type = {NGENE_IO_TSIN, NGENE_IO_TSIN},
  1531. .demod_attach = {demod_attach_stv0900, demod_attach_stv0900},
  1532. .tuner_attach = {tuner_attach_stv6110, tuner_attach_stv6110},
  1533. .fe_config = {&fe_cineS2, &fe_cineS2},
  1534. .tuner_config = {&tuner_cineS2_0, &tuner_cineS2_1},
  1535. .lnb = {0x0b, 0x08},
  1536. .tsf = {3, 3},
  1537. .fw_version = 15,
  1538. };
  1539. static struct ngene_info ngene_info_satixS2 = {
  1540. .type = NGENE_SIDEWINDER,
  1541. .name = "Mystique SaTiX-S2 Dual",
  1542. .io_type = {NGENE_IO_TSIN, NGENE_IO_TSIN},
  1543. .demod_attach = {demod_attach_stv0900, demod_attach_stv0900},
  1544. .tuner_attach = {tuner_attach_stv6110, tuner_attach_stv6110},
  1545. .fe_config = {&fe_cineS2, &fe_cineS2},
  1546. .tuner_config = {&tuner_cineS2_0, &tuner_cineS2_1},
  1547. .lnb = {0x0b, 0x08},
  1548. .tsf = {3, 3},
  1549. .fw_version = 15,
  1550. };
  1551. static struct ngene_info ngene_info_satixS2v2 = {
  1552. .type = NGENE_SIDEWINDER,
  1553. .name = "Mystique SaTiX-S2 Dual (v2)",
  1554. .io_type = {NGENE_IO_TSIN, NGENE_IO_TSIN},
  1555. .demod_attach = {demod_attach_stv0900, demod_attach_stv0900},
  1556. .tuner_attach = {tuner_attach_stv6110, tuner_attach_stv6110},
  1557. .fe_config = {&fe_cineS2, &fe_cineS2},
  1558. .tuner_config = {&tuner_cineS2_0, &tuner_cineS2_1},
  1559. .lnb = {0x0a, 0x08},
  1560. .tsf = {3, 3},
  1561. .fw_version = 15,
  1562. };
  1563. static struct ngene_info ngene_info_cineS2v5 = {
  1564. .type = NGENE_SIDEWINDER,
  1565. .name = "Linux4Media cineS2 DVB-S2 Twin Tuner (v5)",
  1566. .io_type = {NGENE_IO_TSIN, NGENE_IO_TSIN},
  1567. .demod_attach = {demod_attach_stv0900, demod_attach_stv0900},
  1568. .tuner_attach = {tuner_attach_stv6110, tuner_attach_stv6110},
  1569. .fe_config = {&fe_cineS2, &fe_cineS2},
  1570. .tuner_config = {&tuner_cineS2_0, &tuner_cineS2_1},
  1571. .lnb = {0x0a, 0x08},
  1572. .tsf = {3, 3},
  1573. .fw_version = 15,
  1574. };
  1575. static struct ngene_info ngene_info_m780 = {
  1576. .type = NGENE_APP,
  1577. .name = "Aver M780 ATSC/QAM-B",
  1578. /* Channel 0 is analog, which is currently unsupported */
  1579. .io_type = { NGENE_IO_NONE, NGENE_IO_TSIN },
  1580. .demod_attach = { NULL, demod_attach_lg330x },
  1581. /* Ensure these are NULL else the frame will call them (as funcs) */
  1582. .tuner_attach = { 0, 0, 0, 0 },
  1583. .fe_config = { NULL, &aver_m780 },
  1584. .avf = { 0 },
  1585. /* A custom electrical interface config for the demod to bridge */
  1586. .tsf = { 4, 4 },
  1587. .fw_version = 15,
  1588. };
  1589. /****************************************************************************/
  1590. /****************************************************************************/
  1591. /* PCI Subsystem ID *********************************************************/
  1592. /****************************************************************************/
  1593. #define NGENE_ID(_subvend, _subdev, _driverdata) { \
  1594. .vendor = NGENE_VID, .device = NGENE_PID, \
  1595. .subvendor = _subvend, .subdevice = _subdev, \
  1596. .driver_data = (unsigned long) &_driverdata }
  1597. /****************************************************************************/
  1598. static const struct pci_device_id ngene_id_tbl[] __devinitdata = {
  1599. NGENE_ID(0x18c3, 0xabc3, ngene_info_cineS2),
  1600. NGENE_ID(0x18c3, 0xabc4, ngene_info_cineS2),
  1601. NGENE_ID(0x18c3, 0xdb01, ngene_info_satixS2),
  1602. NGENE_ID(0x18c3, 0xdb02, ngene_info_satixS2v2),
  1603. NGENE_ID(0x18c3, 0xdd00, ngene_info_cineS2v5),
  1604. NGENE_ID(0x1461, 0x062e, ngene_info_m780),
  1605. {0}
  1606. };
  1607. MODULE_DEVICE_TABLE(pci, ngene_id_tbl);
  1608. /****************************************************************************/
  1609. /* Init/Exit ****************************************************************/
  1610. /****************************************************************************/
  1611. static pci_ers_result_t ngene_error_detected(struct pci_dev *dev,
  1612. enum pci_channel_state state)
  1613. {
  1614. printk(KERN_ERR DEVICE_NAME ": PCI error\n");
  1615. if (state == pci_channel_io_perm_failure)
  1616. return PCI_ERS_RESULT_DISCONNECT;
  1617. if (state == pci_channel_io_frozen)
  1618. return PCI_ERS_RESULT_NEED_RESET;
  1619. return PCI_ERS_RESULT_CAN_RECOVER;
  1620. }
  1621. static pci_ers_result_t ngene_link_reset(struct pci_dev *dev)
  1622. {
  1623. printk(KERN_INFO DEVICE_NAME ": link reset\n");
  1624. return 0;
  1625. }
  1626. static pci_ers_result_t ngene_slot_reset(struct pci_dev *dev)
  1627. {
  1628. printk(KERN_INFO DEVICE_NAME ": slot reset\n");
  1629. return 0;
  1630. }
  1631. static void ngene_resume(struct pci_dev *dev)
  1632. {
  1633. printk(KERN_INFO DEVICE_NAME ": resume\n");
  1634. }
  1635. static struct pci_error_handlers ngene_errors = {
  1636. .error_detected = ngene_error_detected,
  1637. .link_reset = ngene_link_reset,
  1638. .slot_reset = ngene_slot_reset,
  1639. .resume = ngene_resume,
  1640. };
  1641. static struct pci_driver ngene_pci_driver = {
  1642. .name = "ngene",
  1643. .id_table = ngene_id_tbl,
  1644. .probe = ngene_probe,
  1645. .remove = __devexit_p(ngene_remove),
  1646. .err_handler = &ngene_errors,
  1647. };
  1648. static __init int module_init_ngene(void)
  1649. {
  1650. printk(KERN_INFO
  1651. "nGene PCIE bridge driver, Copyright (C) 2005-2007 Micronas\n");
  1652. return pci_register_driver(&ngene_pci_driver);
  1653. }
  1654. static __exit void module_exit_ngene(void)
  1655. {
  1656. pci_unregister_driver(&ngene_pci_driver);
  1657. }
  1658. module_init(module_init_ngene);
  1659. module_exit(module_exit_ngene);
  1660. MODULE_DESCRIPTION("nGene");
  1661. MODULE_AUTHOR("Micronas, Ralph Metzler, Manfred Voelkel");
  1662. MODULE_LICENSE("GPL");