apicdef.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376
  1. #ifndef __ASM_APICDEF_H
  2. #define __ASM_APICDEF_H
  3. /*
  4. * Constants for various Intel APICs. (local APIC, IOAPIC, etc.)
  5. *
  6. * Alan Cox <Alan.Cox@linux.org>, 1995.
  7. * Ingo Molnar <mingo@redhat.com>, 1999, 2000
  8. */
  9. #define APIC_DEFAULT_PHYS_BASE 0xfee00000
  10. #define APIC_ID 0x20
  11. #define APIC_LVR 0x30
  12. #define APIC_LVR_MASK 0xFF00FF
  13. #define GET_APIC_VERSION(x) ((x)&0xFF)
  14. #define GET_APIC_MAXLVT(x) (((x)>>16)&0xFF)
  15. #define APIC_INTEGRATED(x) ((x)&0xF0)
  16. #define APIC_XAPIC(x) ((x) >= 0x14)
  17. #define APIC_TASKPRI 0x80
  18. #define APIC_TPRI_MASK 0xFF
  19. #define APIC_ARBPRI 0x90
  20. #define APIC_ARBPRI_MASK 0xFF
  21. #define APIC_PROCPRI 0xA0
  22. #define APIC_EOI 0xB0
  23. #define APIC_EIO_ACK 0x0 /* Write this to the EOI register */
  24. #define APIC_RRR 0xC0
  25. #define APIC_LDR 0xD0
  26. #define APIC_LDR_MASK (0xFF<<24)
  27. #define GET_APIC_LOGICAL_ID(x) (((x)>>24)&0xFF)
  28. #define SET_APIC_LOGICAL_ID(x) (((x)<<24))
  29. #define APIC_ALL_CPUS 0xFF
  30. #define APIC_DFR 0xE0
  31. #define APIC_DFR_CLUSTER 0x0FFFFFFFul
  32. #define APIC_DFR_FLAT 0xFFFFFFFFul
  33. #define APIC_SPIV 0xF0
  34. #define APIC_SPIV_FOCUS_DISABLED (1<<9)
  35. #define APIC_SPIV_APIC_ENABLED (1<<8)
  36. #define APIC_ISR 0x100
  37. #define APIC_ISR_NR 0x8 /* Number of 32 bit ISR registers. */
  38. #define APIC_TMR 0x180
  39. #define APIC_IRR 0x200
  40. #define APIC_ESR 0x280
  41. #define APIC_ESR_SEND_CS 0x00001
  42. #define APIC_ESR_RECV_CS 0x00002
  43. #define APIC_ESR_SEND_ACC 0x00004
  44. #define APIC_ESR_RECV_ACC 0x00008
  45. #define APIC_ESR_SENDILL 0x00020
  46. #define APIC_ESR_RECVILL 0x00040
  47. #define APIC_ESR_ILLREGA 0x00080
  48. #define APIC_ICR 0x300
  49. #define APIC_DEST_SELF 0x40000
  50. #define APIC_DEST_ALLINC 0x80000
  51. #define APIC_DEST_ALLBUT 0xC0000
  52. #define APIC_ICR_RR_MASK 0x30000
  53. #define APIC_ICR_RR_INVALID 0x00000
  54. #define APIC_ICR_RR_INPROG 0x10000
  55. #define APIC_ICR_RR_VALID 0x20000
  56. #define APIC_INT_LEVELTRIG 0x08000
  57. #define APIC_INT_ASSERT 0x04000
  58. #define APIC_ICR_BUSY 0x01000
  59. #define APIC_DEST_LOGICAL 0x00800
  60. #define APIC_DM_FIXED 0x00000
  61. #define APIC_DM_LOWEST 0x00100
  62. #define APIC_DM_SMI 0x00200
  63. #define APIC_DM_REMRD 0x00300
  64. #define APIC_DM_NMI 0x00400
  65. #define APIC_DM_INIT 0x00500
  66. #define APIC_DM_STARTUP 0x00600
  67. #define APIC_DM_EXTINT 0x00700
  68. #define APIC_VECTOR_MASK 0x000FF
  69. #define APIC_ICR2 0x310
  70. #define GET_APIC_DEST_FIELD(x) (((x)>>24)&0xFF)
  71. #define SET_APIC_DEST_FIELD(x) ((x)<<24)
  72. #define APIC_LVTT 0x320
  73. #define APIC_LVTTHMR 0x330
  74. #define APIC_LVTPC 0x340
  75. #define APIC_LVT0 0x350
  76. #define APIC_LVT_TIMER_BASE_MASK (0x3<<18)
  77. #define GET_APIC_TIMER_BASE(x) (((x)>>18)&0x3)
  78. #define SET_APIC_TIMER_BASE(x) (((x)<<18))
  79. #define APIC_TIMER_BASE_CLKIN 0x0
  80. #define APIC_TIMER_BASE_TMBASE 0x1
  81. #define APIC_TIMER_BASE_DIV 0x2
  82. #define APIC_LVT_TIMER_PERIODIC (1<<17)
  83. #define APIC_LVT_MASKED (1<<16)
  84. #define APIC_LVT_LEVEL_TRIGGER (1<<15)
  85. #define APIC_LVT_REMOTE_IRR (1<<14)
  86. #define APIC_INPUT_POLARITY (1<<13)
  87. #define APIC_SEND_PENDING (1<<12)
  88. #define APIC_MODE_MASK 0x700
  89. #define GET_APIC_DELIVERY_MODE(x) (((x)>>8)&0x7)
  90. #define SET_APIC_DELIVERY_MODE(x,y) (((x)&~0x700)|((y)<<8))
  91. #define APIC_MODE_FIXED 0x0
  92. #define APIC_MODE_NMI 0x4
  93. #define APIC_MODE_EXTINT 0x7
  94. #define APIC_LVT1 0x360
  95. #define APIC_LVTERR 0x370
  96. #define APIC_TMICT 0x380
  97. #define APIC_TMCCT 0x390
  98. #define APIC_TDCR 0x3E0
  99. #define APIC_TDR_DIV_TMBASE (1<<2)
  100. #define APIC_TDR_DIV_1 0xB
  101. #define APIC_TDR_DIV_2 0x0
  102. #define APIC_TDR_DIV_4 0x1
  103. #define APIC_TDR_DIV_8 0x2
  104. #define APIC_TDR_DIV_16 0x3
  105. #define APIC_TDR_DIV_32 0x8
  106. #define APIC_TDR_DIV_64 0x9
  107. #define APIC_TDR_DIV_128 0xA
  108. #define APIC_BASE (fix_to_virt(FIX_APIC_BASE))
  109. #define MAX_IO_APICS 64
  110. /*
  111. * the local APIC register structure, memory mapped. Not terribly well
  112. * tested, but we might eventually use this one in the future - the
  113. * problem why we cannot use it right now is the P5 APIC, it has an
  114. * errata which cannot take 8-bit reads and writes, only 32-bit ones ...
  115. */
  116. #define u32 unsigned int
  117. #define lapic ((volatile struct local_apic *)APIC_BASE)
  118. struct local_apic {
  119. /*000*/ struct { u32 __reserved[4]; } __reserved_01;
  120. /*010*/ struct { u32 __reserved[4]; } __reserved_02;
  121. /*020*/ struct { /* APIC ID Register */
  122. u32 __reserved_1 : 24,
  123. phys_apic_id : 4,
  124. __reserved_2 : 4;
  125. u32 __reserved[3];
  126. } id;
  127. /*030*/ const
  128. struct { /* APIC Version Register */
  129. u32 version : 8,
  130. __reserved_1 : 8,
  131. max_lvt : 8,
  132. __reserved_2 : 8;
  133. u32 __reserved[3];
  134. } version;
  135. /*040*/ struct { u32 __reserved[4]; } __reserved_03;
  136. /*050*/ struct { u32 __reserved[4]; } __reserved_04;
  137. /*060*/ struct { u32 __reserved[4]; } __reserved_05;
  138. /*070*/ struct { u32 __reserved[4]; } __reserved_06;
  139. /*080*/ struct { /* Task Priority Register */
  140. u32 priority : 8,
  141. __reserved_1 : 24;
  142. u32 __reserved_2[3];
  143. } tpr;
  144. /*090*/ const
  145. struct { /* Arbitration Priority Register */
  146. u32 priority : 8,
  147. __reserved_1 : 24;
  148. u32 __reserved_2[3];
  149. } apr;
  150. /*0A0*/ const
  151. struct { /* Processor Priority Register */
  152. u32 priority : 8,
  153. __reserved_1 : 24;
  154. u32 __reserved_2[3];
  155. } ppr;
  156. /*0B0*/ struct { /* End Of Interrupt Register */
  157. u32 eoi;
  158. u32 __reserved[3];
  159. } eoi;
  160. /*0C0*/ struct { u32 __reserved[4]; } __reserved_07;
  161. /*0D0*/ struct { /* Logical Destination Register */
  162. u32 __reserved_1 : 24,
  163. logical_dest : 8;
  164. u32 __reserved_2[3];
  165. } ldr;
  166. /*0E0*/ struct { /* Destination Format Register */
  167. u32 __reserved_1 : 28,
  168. model : 4;
  169. u32 __reserved_2[3];
  170. } dfr;
  171. /*0F0*/ struct { /* Spurious Interrupt Vector Register */
  172. u32 spurious_vector : 8,
  173. apic_enabled : 1,
  174. focus_cpu : 1,
  175. __reserved_2 : 22;
  176. u32 __reserved_3[3];
  177. } svr;
  178. /*100*/ struct { /* In Service Register */
  179. /*170*/ u32 bitfield;
  180. u32 __reserved[3];
  181. } isr [8];
  182. /*180*/ struct { /* Trigger Mode Register */
  183. /*1F0*/ u32 bitfield;
  184. u32 __reserved[3];
  185. } tmr [8];
  186. /*200*/ struct { /* Interrupt Request Register */
  187. /*270*/ u32 bitfield;
  188. u32 __reserved[3];
  189. } irr [8];
  190. /*280*/ union { /* Error Status Register */
  191. struct {
  192. u32 send_cs_error : 1,
  193. receive_cs_error : 1,
  194. send_accept_error : 1,
  195. receive_accept_error : 1,
  196. __reserved_1 : 1,
  197. send_illegal_vector : 1,
  198. receive_illegal_vector : 1,
  199. illegal_register_address : 1,
  200. __reserved_2 : 24;
  201. u32 __reserved_3[3];
  202. } error_bits;
  203. struct {
  204. u32 errors;
  205. u32 __reserved_3[3];
  206. } all_errors;
  207. } esr;
  208. /*290*/ struct { u32 __reserved[4]; } __reserved_08;
  209. /*2A0*/ struct { u32 __reserved[4]; } __reserved_09;
  210. /*2B0*/ struct { u32 __reserved[4]; } __reserved_10;
  211. /*2C0*/ struct { u32 __reserved[4]; } __reserved_11;
  212. /*2D0*/ struct { u32 __reserved[4]; } __reserved_12;
  213. /*2E0*/ struct { u32 __reserved[4]; } __reserved_13;
  214. /*2F0*/ struct { u32 __reserved[4]; } __reserved_14;
  215. /*300*/ struct { /* Interrupt Command Register 1 */
  216. u32 vector : 8,
  217. delivery_mode : 3,
  218. destination_mode : 1,
  219. delivery_status : 1,
  220. __reserved_1 : 1,
  221. level : 1,
  222. trigger : 1,
  223. __reserved_2 : 2,
  224. shorthand : 2,
  225. __reserved_3 : 12;
  226. u32 __reserved_4[3];
  227. } icr1;
  228. /*310*/ struct { /* Interrupt Command Register 2 */
  229. union {
  230. u32 __reserved_1 : 24,
  231. phys_dest : 4,
  232. __reserved_2 : 4;
  233. u32 __reserved_3 : 24,
  234. logical_dest : 8;
  235. } dest;
  236. u32 __reserved_4[3];
  237. } icr2;
  238. /*320*/ struct { /* LVT - Timer */
  239. u32 vector : 8,
  240. __reserved_1 : 4,
  241. delivery_status : 1,
  242. __reserved_2 : 3,
  243. mask : 1,
  244. timer_mode : 1,
  245. __reserved_3 : 14;
  246. u32 __reserved_4[3];
  247. } lvt_timer;
  248. /*330*/ struct { /* LVT - Thermal Sensor */
  249. u32 vector : 8,
  250. delivery_mode : 3,
  251. __reserved_1 : 1,
  252. delivery_status : 1,
  253. __reserved_2 : 3,
  254. mask : 1,
  255. __reserved_3 : 15;
  256. u32 __reserved_4[3];
  257. } lvt_thermal;
  258. /*340*/ struct { /* LVT - Performance Counter */
  259. u32 vector : 8,
  260. delivery_mode : 3,
  261. __reserved_1 : 1,
  262. delivery_status : 1,
  263. __reserved_2 : 3,
  264. mask : 1,
  265. __reserved_3 : 15;
  266. u32 __reserved_4[3];
  267. } lvt_pc;
  268. /*350*/ struct { /* LVT - LINT0 */
  269. u32 vector : 8,
  270. delivery_mode : 3,
  271. __reserved_1 : 1,
  272. delivery_status : 1,
  273. polarity : 1,
  274. remote_irr : 1,
  275. trigger : 1,
  276. mask : 1,
  277. __reserved_2 : 15;
  278. u32 __reserved_3[3];
  279. } lvt_lint0;
  280. /*360*/ struct { /* LVT - LINT1 */
  281. u32 vector : 8,
  282. delivery_mode : 3,
  283. __reserved_1 : 1,
  284. delivery_status : 1,
  285. polarity : 1,
  286. remote_irr : 1,
  287. trigger : 1,
  288. mask : 1,
  289. __reserved_2 : 15;
  290. u32 __reserved_3[3];
  291. } lvt_lint1;
  292. /*370*/ struct { /* LVT - Error */
  293. u32 vector : 8,
  294. __reserved_1 : 4,
  295. delivery_status : 1,
  296. __reserved_2 : 3,
  297. mask : 1,
  298. __reserved_3 : 15;
  299. u32 __reserved_4[3];
  300. } lvt_error;
  301. /*380*/ struct { /* Timer Initial Count Register */
  302. u32 initial_count;
  303. u32 __reserved_2[3];
  304. } timer_icr;
  305. /*390*/ const
  306. struct { /* Timer Current Count Register */
  307. u32 curr_count;
  308. u32 __reserved_2[3];
  309. } timer_ccr;
  310. /*3A0*/ struct { u32 __reserved[4]; } __reserved_16;
  311. /*3B0*/ struct { u32 __reserved[4]; } __reserved_17;
  312. /*3C0*/ struct { u32 __reserved[4]; } __reserved_18;
  313. /*3D0*/ struct { u32 __reserved[4]; } __reserved_19;
  314. /*3E0*/ struct { /* Timer Divide Configuration Register */
  315. u32 divisor : 4,
  316. __reserved_1 : 28;
  317. u32 __reserved_2[3];
  318. } timer_dcr;
  319. /*3F0*/ struct { u32 __reserved[4]; } __reserved_20;
  320. } __attribute__ ((packed));
  321. #undef u32
  322. #endif