bcm43xx_dma.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982
  1. /*
  2. Broadcom BCM43xx wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005 Michael Buesch <mbuesch@freenet.de>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "bcm43xx.h"
  22. #include "bcm43xx_dma.h"
  23. #include "bcm43xx_main.h"
  24. #include "bcm43xx_debugfs.h"
  25. #include "bcm43xx_power.h"
  26. #include "bcm43xx_xmit.h"
  27. #include <linux/dma-mapping.h>
  28. #include <linux/pci.h>
  29. #include <linux/delay.h>
  30. #include <linux/skbuff.h>
  31. static inline int free_slots(struct bcm43xx_dmaring *ring)
  32. {
  33. return (ring->nr_slots - ring->used_slots);
  34. }
  35. static inline int next_slot(struct bcm43xx_dmaring *ring, int slot)
  36. {
  37. assert(slot >= -1 && slot <= ring->nr_slots - 1);
  38. if (slot == ring->nr_slots - 1)
  39. return 0;
  40. return slot + 1;
  41. }
  42. static inline int prev_slot(struct bcm43xx_dmaring *ring, int slot)
  43. {
  44. assert(slot >= 0 && slot <= ring->nr_slots - 1);
  45. if (slot == 0)
  46. return ring->nr_slots - 1;
  47. return slot - 1;
  48. }
  49. /* Request a slot for usage. */
  50. static inline
  51. int request_slot(struct bcm43xx_dmaring *ring)
  52. {
  53. int slot;
  54. assert(ring->tx);
  55. assert(!ring->suspended);
  56. assert(free_slots(ring) != 0);
  57. slot = next_slot(ring, ring->current_slot);
  58. ring->current_slot = slot;
  59. ring->used_slots++;
  60. /* Check the number of available slots and suspend TX,
  61. * if we are running low on free slots.
  62. */
  63. if (unlikely(free_slots(ring) < ring->suspend_mark)) {
  64. netif_stop_queue(ring->bcm->net_dev);
  65. ring->suspended = 1;
  66. }
  67. #ifdef CONFIG_BCM43XX_DEBUG
  68. if (ring->used_slots > ring->max_used_slots)
  69. ring->max_used_slots = ring->used_slots;
  70. #endif /* CONFIG_BCM43XX_DEBUG*/
  71. return slot;
  72. }
  73. /* Return a slot to the free slots. */
  74. static inline
  75. void return_slot(struct bcm43xx_dmaring *ring, int slot)
  76. {
  77. assert(ring->tx);
  78. ring->used_slots--;
  79. /* Check if TX is suspended and check if we have
  80. * enough free slots to resume it again.
  81. */
  82. if (unlikely(ring->suspended)) {
  83. if (free_slots(ring) >= ring->resume_mark) {
  84. ring->suspended = 0;
  85. netif_wake_queue(ring->bcm->net_dev);
  86. }
  87. }
  88. }
  89. static inline
  90. dma_addr_t map_descbuffer(struct bcm43xx_dmaring *ring,
  91. unsigned char *buf,
  92. size_t len,
  93. int tx)
  94. {
  95. dma_addr_t dmaaddr;
  96. if (tx) {
  97. dmaaddr = dma_map_single(&ring->bcm->pci_dev->dev,
  98. buf, len,
  99. DMA_TO_DEVICE);
  100. } else {
  101. dmaaddr = dma_map_single(&ring->bcm->pci_dev->dev,
  102. buf, len,
  103. DMA_FROM_DEVICE);
  104. }
  105. return dmaaddr;
  106. }
  107. static inline
  108. void unmap_descbuffer(struct bcm43xx_dmaring *ring,
  109. dma_addr_t addr,
  110. size_t len,
  111. int tx)
  112. {
  113. if (tx) {
  114. dma_unmap_single(&ring->bcm->pci_dev->dev,
  115. addr, len,
  116. DMA_TO_DEVICE);
  117. } else {
  118. dma_unmap_single(&ring->bcm->pci_dev->dev,
  119. addr, len,
  120. DMA_FROM_DEVICE);
  121. }
  122. }
  123. static inline
  124. void sync_descbuffer_for_cpu(struct bcm43xx_dmaring *ring,
  125. dma_addr_t addr,
  126. size_t len)
  127. {
  128. assert(!ring->tx);
  129. dma_sync_single_for_cpu(&ring->bcm->pci_dev->dev,
  130. addr, len, DMA_FROM_DEVICE);
  131. }
  132. static inline
  133. void sync_descbuffer_for_device(struct bcm43xx_dmaring *ring,
  134. dma_addr_t addr,
  135. size_t len)
  136. {
  137. assert(!ring->tx);
  138. dma_sync_single_for_device(&ring->bcm->pci_dev->dev,
  139. addr, len, DMA_FROM_DEVICE);
  140. }
  141. /* Unmap and free a descriptor buffer. */
  142. static inline
  143. void free_descriptor_buffer(struct bcm43xx_dmaring *ring,
  144. struct bcm43xx_dmadesc *desc,
  145. struct bcm43xx_dmadesc_meta *meta,
  146. int irq_context)
  147. {
  148. assert(meta->skb);
  149. if (irq_context)
  150. dev_kfree_skb_irq(meta->skb);
  151. else
  152. dev_kfree_skb(meta->skb);
  153. meta->skb = NULL;
  154. }
  155. static int alloc_ringmemory(struct bcm43xx_dmaring *ring)
  156. {
  157. struct device *dev = &(ring->bcm->pci_dev->dev);
  158. ring->vbase = dma_alloc_coherent(dev, BCM43xx_DMA_RINGMEMSIZE,
  159. &(ring->dmabase), GFP_KERNEL);
  160. if (!ring->vbase) {
  161. printk(KERN_ERR PFX "DMA ringmemory allocation failed\n");
  162. return -ENOMEM;
  163. }
  164. if (ring->dmabase + BCM43xx_DMA_RINGMEMSIZE > BCM43xx_DMA_BUSADDRMAX) {
  165. printk(KERN_ERR PFX ">>>FATAL ERROR<<< DMA RINGMEMORY >1G "
  166. "(0x%llx, len: %lu)\n",
  167. (unsigned long long)ring->dmabase,
  168. BCM43xx_DMA_RINGMEMSIZE);
  169. dma_free_coherent(dev, BCM43xx_DMA_RINGMEMSIZE,
  170. ring->vbase, ring->dmabase);
  171. return -ENOMEM;
  172. }
  173. assert(!(ring->dmabase & 0x000003FF));
  174. memset(ring->vbase, 0, BCM43xx_DMA_RINGMEMSIZE);
  175. return 0;
  176. }
  177. static void free_ringmemory(struct bcm43xx_dmaring *ring)
  178. {
  179. struct device *dev = &(ring->bcm->pci_dev->dev);
  180. dma_free_coherent(dev, BCM43xx_DMA_RINGMEMSIZE,
  181. ring->vbase, ring->dmabase);
  182. }
  183. /* Reset the RX DMA channel */
  184. int bcm43xx_dmacontroller_rx_reset(struct bcm43xx_private *bcm,
  185. u16 mmio_base)
  186. {
  187. int i;
  188. u32 value;
  189. bcm43xx_write32(bcm,
  190. mmio_base + BCM43xx_DMA_RX_CONTROL,
  191. 0x00000000);
  192. for (i = 0; i < 1000; i++) {
  193. value = bcm43xx_read32(bcm,
  194. mmio_base + BCM43xx_DMA_RX_STATUS);
  195. value &= BCM43xx_DMA_RXSTAT_STAT_MASK;
  196. if (value == BCM43xx_DMA_RXSTAT_STAT_DISABLED) {
  197. i = -1;
  198. break;
  199. }
  200. udelay(10);
  201. }
  202. if (i != -1) {
  203. printk(KERN_ERR PFX "Error: Wait on DMA RX status timed out.\n");
  204. return -ENODEV;
  205. }
  206. return 0;
  207. }
  208. /* Reset the RX DMA channel */
  209. int bcm43xx_dmacontroller_tx_reset(struct bcm43xx_private *bcm,
  210. u16 mmio_base)
  211. {
  212. int i;
  213. u32 value;
  214. for (i = 0; i < 1000; i++) {
  215. value = bcm43xx_read32(bcm,
  216. mmio_base + BCM43xx_DMA_TX_STATUS);
  217. value &= BCM43xx_DMA_TXSTAT_STAT_MASK;
  218. if (value == BCM43xx_DMA_TXSTAT_STAT_DISABLED ||
  219. value == BCM43xx_DMA_TXSTAT_STAT_IDLEWAIT ||
  220. value == BCM43xx_DMA_TXSTAT_STAT_STOPPED)
  221. break;
  222. udelay(10);
  223. }
  224. bcm43xx_write32(bcm,
  225. mmio_base + BCM43xx_DMA_TX_CONTROL,
  226. 0x00000000);
  227. for (i = 0; i < 1000; i++) {
  228. value = bcm43xx_read32(bcm,
  229. mmio_base + BCM43xx_DMA_TX_STATUS);
  230. value &= BCM43xx_DMA_TXSTAT_STAT_MASK;
  231. if (value == BCM43xx_DMA_TXSTAT_STAT_DISABLED) {
  232. i = -1;
  233. break;
  234. }
  235. udelay(10);
  236. }
  237. if (i != -1) {
  238. printk(KERN_ERR PFX "Error: Wait on DMA TX status timed out.\n");
  239. return -ENODEV;
  240. }
  241. /* ensure the reset is completed. */
  242. udelay(300);
  243. return 0;
  244. }
  245. static int setup_rx_descbuffer(struct bcm43xx_dmaring *ring,
  246. struct bcm43xx_dmadesc *desc,
  247. struct bcm43xx_dmadesc_meta *meta,
  248. gfp_t gfp_flags)
  249. {
  250. struct bcm43xx_rxhdr *rxhdr;
  251. dma_addr_t dmaaddr;
  252. u32 desc_addr;
  253. u32 desc_ctl;
  254. const int slot = (int)(desc - ring->vbase);
  255. struct sk_buff *skb;
  256. assert(slot >= 0 && slot < ring->nr_slots);
  257. assert(!ring->tx);
  258. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  259. if (unlikely(!skb))
  260. return -ENOMEM;
  261. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  262. if (unlikely(dmaaddr + ring->rx_buffersize > BCM43xx_DMA_BUSADDRMAX)) {
  263. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  264. dev_kfree_skb_any(skb);
  265. printk(KERN_ERR PFX ">>>FATAL ERROR<<< DMA RX SKB >1G "
  266. "(0x%llx, len: %u)\n",
  267. (unsigned long long)dmaaddr, ring->rx_buffersize);
  268. return -ENOMEM;
  269. }
  270. meta->skb = skb;
  271. meta->dmaaddr = dmaaddr;
  272. skb->dev = ring->bcm->net_dev;
  273. desc_addr = (u32)(dmaaddr + ring->memoffset);
  274. desc_ctl = (BCM43xx_DMADTOR_BYTECNT_MASK &
  275. (u32)(ring->rx_buffersize - ring->frameoffset));
  276. if (slot == ring->nr_slots - 1)
  277. desc_ctl |= BCM43xx_DMADTOR_DTABLEEND;
  278. set_desc_addr(desc, desc_addr);
  279. set_desc_ctl(desc, desc_ctl);
  280. rxhdr = (struct bcm43xx_rxhdr *)(skb->data);
  281. rxhdr->frame_length = 0;
  282. rxhdr->flags1 = 0;
  283. return 0;
  284. }
  285. /* Allocate the initial descbuffers.
  286. * This is used for an RX ring only.
  287. */
  288. static int alloc_initial_descbuffers(struct bcm43xx_dmaring *ring)
  289. {
  290. int i, err = -ENOMEM;
  291. struct bcm43xx_dmadesc *desc;
  292. struct bcm43xx_dmadesc_meta *meta;
  293. for (i = 0; i < ring->nr_slots; i++) {
  294. desc = ring->vbase + i;
  295. meta = ring->meta + i;
  296. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  297. if (err)
  298. goto err_unwind;
  299. }
  300. ring->used_slots = ring->nr_slots;
  301. err = 0;
  302. out:
  303. return err;
  304. err_unwind:
  305. for (i--; i >= 0; i--) {
  306. desc = ring->vbase + i;
  307. meta = ring->meta + i;
  308. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  309. dev_kfree_skb(meta->skb);
  310. }
  311. goto out;
  312. }
  313. /* Do initial setup of the DMA controller.
  314. * Reset the controller, write the ring busaddress
  315. * and switch the "enable" bit on.
  316. */
  317. static int dmacontroller_setup(struct bcm43xx_dmaring *ring)
  318. {
  319. int err = 0;
  320. u32 value;
  321. if (ring->tx) {
  322. /* Set Transmit Control register to "transmit enable" */
  323. bcm43xx_dma_write(ring, BCM43xx_DMA_TX_CONTROL,
  324. BCM43xx_DMA_TXCTRL_ENABLE);
  325. /* Set Transmit Descriptor ring address. */
  326. bcm43xx_dma_write(ring, BCM43xx_DMA_TX_DESC_RING,
  327. ring->dmabase + ring->memoffset);
  328. } else {
  329. err = alloc_initial_descbuffers(ring);
  330. if (err)
  331. goto out;
  332. /* Set Receive Control "receive enable" and frame offset */
  333. value = (ring->frameoffset << BCM43xx_DMA_RXCTRL_FRAMEOFF_SHIFT);
  334. value |= BCM43xx_DMA_RXCTRL_ENABLE;
  335. bcm43xx_dma_write(ring, BCM43xx_DMA_RX_CONTROL, value);
  336. /* Set Receive Descriptor ring address. */
  337. bcm43xx_dma_write(ring, BCM43xx_DMA_RX_DESC_RING,
  338. ring->dmabase + ring->memoffset);
  339. /* Init the descriptor pointer. */
  340. bcm43xx_dma_write(ring, BCM43xx_DMA_RX_DESC_INDEX, 200);
  341. }
  342. out:
  343. return err;
  344. }
  345. /* Shutdown the DMA controller. */
  346. static void dmacontroller_cleanup(struct bcm43xx_dmaring *ring)
  347. {
  348. if (ring->tx) {
  349. bcm43xx_dmacontroller_tx_reset(ring->bcm, ring->mmio_base);
  350. /* Zero out Transmit Descriptor ring address. */
  351. bcm43xx_dma_write(ring, BCM43xx_DMA_TX_DESC_RING, 0);
  352. } else {
  353. bcm43xx_dmacontroller_rx_reset(ring->bcm, ring->mmio_base);
  354. /* Zero out Receive Descriptor ring address. */
  355. bcm43xx_dma_write(ring, BCM43xx_DMA_RX_DESC_RING, 0);
  356. }
  357. }
  358. static void free_all_descbuffers(struct bcm43xx_dmaring *ring)
  359. {
  360. struct bcm43xx_dmadesc *desc;
  361. struct bcm43xx_dmadesc_meta *meta;
  362. int i;
  363. if (!ring->used_slots)
  364. return;
  365. for (i = 0; i < ring->nr_slots; i++) {
  366. desc = ring->vbase + i;
  367. meta = ring->meta + i;
  368. if (!meta->skb) {
  369. assert(ring->tx);
  370. continue;
  371. }
  372. if (ring->tx) {
  373. unmap_descbuffer(ring, meta->dmaaddr,
  374. meta->skb->len, 1);
  375. } else {
  376. unmap_descbuffer(ring, meta->dmaaddr,
  377. ring->rx_buffersize, 0);
  378. }
  379. free_descriptor_buffer(ring, desc, meta, 0);
  380. }
  381. }
  382. /* Main initialization function. */
  383. static
  384. struct bcm43xx_dmaring * bcm43xx_setup_dmaring(struct bcm43xx_private *bcm,
  385. u16 dma_controller_base,
  386. int nr_descriptor_slots,
  387. int tx)
  388. {
  389. struct bcm43xx_dmaring *ring;
  390. int err;
  391. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  392. if (!ring)
  393. goto out;
  394. ring->meta = kzalloc(sizeof(*ring->meta) * nr_descriptor_slots,
  395. GFP_KERNEL);
  396. if (!ring->meta)
  397. goto err_kfree_ring;
  398. ring->memoffset = BCM43xx_DMA_DMABUSADDROFFSET;
  399. #ifdef CONFIG_BCM947XX
  400. if (bcm->pci_dev->bus->number == 0)
  401. ring->memoffset = 0;
  402. #endif
  403. ring->bcm = bcm;
  404. ring->nr_slots = nr_descriptor_slots;
  405. ring->suspend_mark = ring->nr_slots * BCM43xx_TXSUSPEND_PERCENT / 100;
  406. ring->resume_mark = ring->nr_slots * BCM43xx_TXRESUME_PERCENT / 100;
  407. assert(ring->suspend_mark < ring->resume_mark);
  408. ring->mmio_base = dma_controller_base;
  409. if (tx) {
  410. ring->tx = 1;
  411. ring->current_slot = -1;
  412. } else {
  413. switch (dma_controller_base) {
  414. case BCM43xx_MMIO_DMA1_BASE:
  415. ring->rx_buffersize = BCM43xx_DMA1_RXBUFFERSIZE;
  416. ring->frameoffset = BCM43xx_DMA1_RX_FRAMEOFFSET;
  417. break;
  418. case BCM43xx_MMIO_DMA4_BASE:
  419. ring->rx_buffersize = BCM43xx_DMA4_RXBUFFERSIZE;
  420. ring->frameoffset = BCM43xx_DMA4_RX_FRAMEOFFSET;
  421. break;
  422. default:
  423. assert(0);
  424. }
  425. }
  426. err = alloc_ringmemory(ring);
  427. if (err)
  428. goto err_kfree_meta;
  429. err = dmacontroller_setup(ring);
  430. if (err)
  431. goto err_free_ringmemory;
  432. out:
  433. return ring;
  434. err_free_ringmemory:
  435. free_ringmemory(ring);
  436. err_kfree_meta:
  437. kfree(ring->meta);
  438. err_kfree_ring:
  439. kfree(ring);
  440. ring = NULL;
  441. goto out;
  442. }
  443. /* Main cleanup function. */
  444. static void bcm43xx_destroy_dmaring(struct bcm43xx_dmaring *ring)
  445. {
  446. if (!ring)
  447. return;
  448. dprintk(KERN_INFO PFX "DMA 0x%04x (%s) max used slots: %d/%d\n",
  449. ring->mmio_base,
  450. (ring->tx) ? "TX" : "RX",
  451. ring->max_used_slots, ring->nr_slots);
  452. /* Device IRQs are disabled prior entering this function,
  453. * so no need to take care of concurrency with rx handler stuff.
  454. */
  455. dmacontroller_cleanup(ring);
  456. free_all_descbuffers(ring);
  457. free_ringmemory(ring);
  458. kfree(ring->meta);
  459. kfree(ring);
  460. }
  461. void bcm43xx_dma_free(struct bcm43xx_private *bcm)
  462. {
  463. struct bcm43xx_dma *dma;
  464. if (bcm43xx_using_pio(bcm))
  465. return;
  466. dma = bcm43xx_current_dma(bcm);
  467. bcm43xx_destroy_dmaring(dma->rx_ring1);
  468. dma->rx_ring1 = NULL;
  469. bcm43xx_destroy_dmaring(dma->rx_ring0);
  470. dma->rx_ring0 = NULL;
  471. bcm43xx_destroy_dmaring(dma->tx_ring3);
  472. dma->tx_ring3 = NULL;
  473. bcm43xx_destroy_dmaring(dma->tx_ring2);
  474. dma->tx_ring2 = NULL;
  475. bcm43xx_destroy_dmaring(dma->tx_ring1);
  476. dma->tx_ring1 = NULL;
  477. bcm43xx_destroy_dmaring(dma->tx_ring0);
  478. dma->tx_ring0 = NULL;
  479. }
  480. int bcm43xx_dma_init(struct bcm43xx_private *bcm)
  481. {
  482. struct bcm43xx_dma *dma = bcm43xx_current_dma(bcm);
  483. struct bcm43xx_dmaring *ring;
  484. int err = -ENOMEM;
  485. /* setup TX DMA channels. */
  486. ring = bcm43xx_setup_dmaring(bcm, BCM43xx_MMIO_DMA1_BASE,
  487. BCM43xx_TXRING_SLOTS, 1);
  488. if (!ring)
  489. goto out;
  490. dma->tx_ring0 = ring;
  491. ring = bcm43xx_setup_dmaring(bcm, BCM43xx_MMIO_DMA2_BASE,
  492. BCM43xx_TXRING_SLOTS, 1);
  493. if (!ring)
  494. goto err_destroy_tx0;
  495. dma->tx_ring1 = ring;
  496. ring = bcm43xx_setup_dmaring(bcm, BCM43xx_MMIO_DMA3_BASE,
  497. BCM43xx_TXRING_SLOTS, 1);
  498. if (!ring)
  499. goto err_destroy_tx1;
  500. dma->tx_ring2 = ring;
  501. ring = bcm43xx_setup_dmaring(bcm, BCM43xx_MMIO_DMA4_BASE,
  502. BCM43xx_TXRING_SLOTS, 1);
  503. if (!ring)
  504. goto err_destroy_tx2;
  505. dma->tx_ring3 = ring;
  506. /* setup RX DMA channels. */
  507. ring = bcm43xx_setup_dmaring(bcm, BCM43xx_MMIO_DMA1_BASE,
  508. BCM43xx_RXRING_SLOTS, 0);
  509. if (!ring)
  510. goto err_destroy_tx3;
  511. dma->rx_ring0 = ring;
  512. if (bcm->current_core->rev < 5) {
  513. ring = bcm43xx_setup_dmaring(bcm, BCM43xx_MMIO_DMA4_BASE,
  514. BCM43xx_RXRING_SLOTS, 0);
  515. if (!ring)
  516. goto err_destroy_rx0;
  517. dma->rx_ring1 = ring;
  518. }
  519. dprintk(KERN_INFO PFX "DMA initialized\n");
  520. err = 0;
  521. out:
  522. return err;
  523. err_destroy_rx0:
  524. bcm43xx_destroy_dmaring(dma->rx_ring0);
  525. dma->rx_ring0 = NULL;
  526. err_destroy_tx3:
  527. bcm43xx_destroy_dmaring(dma->tx_ring3);
  528. dma->tx_ring3 = NULL;
  529. err_destroy_tx2:
  530. bcm43xx_destroy_dmaring(dma->tx_ring2);
  531. dma->tx_ring2 = NULL;
  532. err_destroy_tx1:
  533. bcm43xx_destroy_dmaring(dma->tx_ring1);
  534. dma->tx_ring1 = NULL;
  535. err_destroy_tx0:
  536. bcm43xx_destroy_dmaring(dma->tx_ring0);
  537. dma->tx_ring0 = NULL;
  538. goto out;
  539. }
  540. /* Generate a cookie for the TX header. */
  541. static u16 generate_cookie(struct bcm43xx_dmaring *ring,
  542. int slot)
  543. {
  544. u16 cookie = 0xF000;
  545. /* Use the upper 4 bits of the cookie as
  546. * DMA controller ID and store the slot number
  547. * in the lower 12 bits.
  548. * Note that the cookie must never be 0, as this
  549. * is a special value used in RX path.
  550. */
  551. switch (ring->mmio_base) {
  552. default:
  553. assert(0);
  554. case BCM43xx_MMIO_DMA1_BASE:
  555. cookie = 0xA000;
  556. break;
  557. case BCM43xx_MMIO_DMA2_BASE:
  558. cookie = 0xB000;
  559. break;
  560. case BCM43xx_MMIO_DMA3_BASE:
  561. cookie = 0xC000;
  562. break;
  563. case BCM43xx_MMIO_DMA4_BASE:
  564. cookie = 0xD000;
  565. break;
  566. }
  567. assert(((u16)slot & 0xF000) == 0x0000);
  568. cookie |= (u16)slot;
  569. return cookie;
  570. }
  571. /* Inspect a cookie and find out to which controller/slot it belongs. */
  572. static
  573. struct bcm43xx_dmaring * parse_cookie(struct bcm43xx_private *bcm,
  574. u16 cookie, int *slot)
  575. {
  576. struct bcm43xx_dma *dma = bcm43xx_current_dma(bcm);
  577. struct bcm43xx_dmaring *ring = NULL;
  578. switch (cookie & 0xF000) {
  579. case 0xA000:
  580. ring = dma->tx_ring0;
  581. break;
  582. case 0xB000:
  583. ring = dma->tx_ring1;
  584. break;
  585. case 0xC000:
  586. ring = dma->tx_ring2;
  587. break;
  588. case 0xD000:
  589. ring = dma->tx_ring3;
  590. break;
  591. default:
  592. assert(0);
  593. }
  594. *slot = (cookie & 0x0FFF);
  595. assert(*slot >= 0 && *slot < ring->nr_slots);
  596. return ring;
  597. }
  598. static void dmacontroller_poke_tx(struct bcm43xx_dmaring *ring,
  599. int slot)
  600. {
  601. /* Everything is ready to start. Buffers are DMA mapped and
  602. * associated with slots.
  603. * "slot" is the last slot of the new frame we want to transmit.
  604. * Close your seat belts now, please.
  605. */
  606. wmb();
  607. slot = next_slot(ring, slot);
  608. bcm43xx_dma_write(ring, BCM43xx_DMA_TX_DESC_INDEX,
  609. (u32)(slot * sizeof(struct bcm43xx_dmadesc)));
  610. }
  611. static int dma_tx_fragment(struct bcm43xx_dmaring *ring,
  612. struct sk_buff *skb,
  613. u8 cur_frag)
  614. {
  615. int slot;
  616. struct bcm43xx_dmadesc *desc;
  617. struct bcm43xx_dmadesc_meta *meta;
  618. u32 desc_ctl;
  619. u32 desc_addr;
  620. assert(skb_shinfo(skb)->nr_frags == 0);
  621. slot = request_slot(ring);
  622. desc = ring->vbase + slot;
  623. meta = ring->meta + slot;
  624. /* Add a device specific TX header. */
  625. assert(skb_headroom(skb) >= sizeof(struct bcm43xx_txhdr));
  626. /* Reserve enough headroom for the device tx header. */
  627. __skb_push(skb, sizeof(struct bcm43xx_txhdr));
  628. /* Now calculate and add the tx header.
  629. * The tx header includes the PLCP header.
  630. */
  631. bcm43xx_generate_txhdr(ring->bcm,
  632. (struct bcm43xx_txhdr *)skb->data,
  633. skb->data + sizeof(struct bcm43xx_txhdr),
  634. skb->len - sizeof(struct bcm43xx_txhdr),
  635. (cur_frag == 0),
  636. generate_cookie(ring, slot));
  637. meta->skb = skb;
  638. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  639. if (unlikely(meta->dmaaddr + skb->len > BCM43xx_DMA_BUSADDRMAX)) {
  640. return_slot(ring, slot);
  641. printk(KERN_ERR PFX ">>>FATAL ERROR<<< DMA TX SKB >1G "
  642. "(0x%llx, len: %u)\n",
  643. (unsigned long long)meta->dmaaddr, skb->len);
  644. return -ENOMEM;
  645. }
  646. desc_addr = (u32)(meta->dmaaddr + ring->memoffset);
  647. desc_ctl = BCM43xx_DMADTOR_FRAMESTART | BCM43xx_DMADTOR_FRAMEEND;
  648. desc_ctl |= BCM43xx_DMADTOR_COMPIRQ;
  649. desc_ctl |= (BCM43xx_DMADTOR_BYTECNT_MASK &
  650. (u32)(meta->skb->len - ring->frameoffset));
  651. if (slot == ring->nr_slots - 1)
  652. desc_ctl |= BCM43xx_DMADTOR_DTABLEEND;
  653. set_desc_ctl(desc, desc_ctl);
  654. set_desc_addr(desc, desc_addr);
  655. /* Now transfer the whole frame. */
  656. dmacontroller_poke_tx(ring, slot);
  657. return 0;
  658. }
  659. int bcm43xx_dma_tx(struct bcm43xx_private *bcm,
  660. struct ieee80211_txb *txb)
  661. {
  662. /* We just received a packet from the kernel network subsystem.
  663. * Add headers and DMA map the memory. Poke
  664. * the device to send the stuff.
  665. * Note that this is called from atomic context.
  666. */
  667. struct bcm43xx_dmaring *ring = bcm43xx_current_dma(bcm)->tx_ring1;
  668. u8 i;
  669. struct sk_buff *skb;
  670. assert(ring->tx);
  671. if (unlikely(free_slots(ring) < txb->nr_frags)) {
  672. /* The queue should be stopped,
  673. * if we are low on free slots.
  674. * If this ever triggers, we have to lower the suspend_mark.
  675. */
  676. dprintkl(KERN_ERR PFX "Out of DMA descriptor slots!\n");
  677. return -ENOMEM;
  678. }
  679. for (i = 0; i < txb->nr_frags; i++) {
  680. skb = txb->fragments[i];
  681. /* Take skb from ieee80211_txb_free */
  682. txb->fragments[i] = NULL;
  683. dma_tx_fragment(ring, skb, i);
  684. //TODO: handle failure of dma_tx_fragment
  685. }
  686. ieee80211_txb_free(txb);
  687. return 0;
  688. }
  689. void bcm43xx_dma_handle_xmitstatus(struct bcm43xx_private *bcm,
  690. struct bcm43xx_xmitstatus *status)
  691. {
  692. struct bcm43xx_dmaring *ring;
  693. struct bcm43xx_dmadesc *desc;
  694. struct bcm43xx_dmadesc_meta *meta;
  695. int is_last_fragment;
  696. int slot;
  697. ring = parse_cookie(bcm, status->cookie, &slot);
  698. assert(ring);
  699. assert(ring->tx);
  700. assert(get_desc_ctl(ring->vbase + slot) & BCM43xx_DMADTOR_FRAMESTART);
  701. while (1) {
  702. assert(slot >= 0 && slot < ring->nr_slots);
  703. desc = ring->vbase + slot;
  704. meta = ring->meta + slot;
  705. is_last_fragment = !!(get_desc_ctl(desc) & BCM43xx_DMADTOR_FRAMEEND);
  706. unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len, 1);
  707. free_descriptor_buffer(ring, desc, meta, 1);
  708. /* Everything belonging to the slot is unmapped
  709. * and freed, so we can return it.
  710. */
  711. return_slot(ring, slot);
  712. if (is_last_fragment)
  713. break;
  714. slot = next_slot(ring, slot);
  715. }
  716. bcm->stats.last_tx = jiffies;
  717. }
  718. static void dma_rx(struct bcm43xx_dmaring *ring,
  719. int *slot)
  720. {
  721. struct bcm43xx_dmadesc *desc;
  722. struct bcm43xx_dmadesc_meta *meta;
  723. struct bcm43xx_rxhdr *rxhdr;
  724. struct sk_buff *skb;
  725. u16 len;
  726. int err;
  727. dma_addr_t dmaaddr;
  728. desc = ring->vbase + *slot;
  729. meta = ring->meta + *slot;
  730. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  731. skb = meta->skb;
  732. if (ring->mmio_base == BCM43xx_MMIO_DMA4_BASE) {
  733. /* We received an xmit status. */
  734. struct bcm43xx_hwxmitstatus *hw = (struct bcm43xx_hwxmitstatus *)skb->data;
  735. struct bcm43xx_xmitstatus stat;
  736. int i = 0;
  737. stat.cookie = le16_to_cpu(hw->cookie);
  738. while (stat.cookie == 0) {
  739. if (unlikely(++i >= 10000)) {
  740. assert(0);
  741. break;
  742. }
  743. udelay(2);
  744. barrier();
  745. stat.cookie = le16_to_cpu(hw->cookie);
  746. }
  747. stat.flags = hw->flags;
  748. stat.cnt1 = hw->cnt1;
  749. stat.cnt2 = hw->cnt2;
  750. stat.seq = le16_to_cpu(hw->seq);
  751. stat.unknown = le16_to_cpu(hw->unknown);
  752. bcm43xx_debugfs_log_txstat(ring->bcm, &stat);
  753. bcm43xx_dma_handle_xmitstatus(ring->bcm, &stat);
  754. /* recycle the descriptor buffer. */
  755. sync_descbuffer_for_device(ring, meta->dmaaddr, ring->rx_buffersize);
  756. return;
  757. }
  758. rxhdr = (struct bcm43xx_rxhdr *)skb->data;
  759. len = le16_to_cpu(rxhdr->frame_length);
  760. if (len == 0) {
  761. int i = 0;
  762. do {
  763. udelay(2);
  764. barrier();
  765. len = le16_to_cpu(rxhdr->frame_length);
  766. } while (len == 0 && i++ < 5);
  767. if (unlikely(len == 0)) {
  768. /* recycle the descriptor buffer. */
  769. sync_descbuffer_for_device(ring, meta->dmaaddr,
  770. ring->rx_buffersize);
  771. goto drop;
  772. }
  773. }
  774. if (unlikely(len > ring->rx_buffersize)) {
  775. /* The data did not fit into one descriptor buffer
  776. * and is split over multiple buffers.
  777. * This should never happen, as we try to allocate buffers
  778. * big enough. So simply ignore this packet.
  779. */
  780. int cnt = 0;
  781. s32 tmp = len;
  782. while (1) {
  783. desc = ring->vbase + *slot;
  784. meta = ring->meta + *slot;
  785. /* recycle the descriptor buffer. */
  786. sync_descbuffer_for_device(ring, meta->dmaaddr,
  787. ring->rx_buffersize);
  788. *slot = next_slot(ring, *slot);
  789. cnt++;
  790. tmp -= ring->rx_buffersize;
  791. if (tmp <= 0)
  792. break;
  793. }
  794. printkl(KERN_ERR PFX "DMA RX buffer too small "
  795. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  796. len, ring->rx_buffersize, cnt);
  797. goto drop;
  798. }
  799. len -= IEEE80211_FCS_LEN;
  800. dmaaddr = meta->dmaaddr;
  801. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  802. if (unlikely(err)) {
  803. dprintkl(KERN_ERR PFX "DMA RX: setup_rx_descbuffer() failed\n");
  804. sync_descbuffer_for_device(ring, dmaaddr,
  805. ring->rx_buffersize);
  806. goto drop;
  807. }
  808. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  809. skb_put(skb, len + ring->frameoffset);
  810. skb_pull(skb, ring->frameoffset);
  811. err = bcm43xx_rx(ring->bcm, skb, rxhdr);
  812. if (err) {
  813. dev_kfree_skb_irq(skb);
  814. goto drop;
  815. }
  816. drop:
  817. return;
  818. }
  819. void bcm43xx_dma_rx(struct bcm43xx_dmaring *ring)
  820. {
  821. u32 status;
  822. u16 descptr;
  823. int slot, current_slot;
  824. #ifdef CONFIG_BCM43XX_DEBUG
  825. int used_slots = 0;
  826. #endif
  827. assert(!ring->tx);
  828. status = bcm43xx_dma_read(ring, BCM43xx_DMA_RX_STATUS);
  829. descptr = (status & BCM43xx_DMA_RXSTAT_DPTR_MASK);
  830. current_slot = descptr / sizeof(struct bcm43xx_dmadesc);
  831. assert(current_slot >= 0 && current_slot < ring->nr_slots);
  832. slot = ring->current_slot;
  833. for ( ; slot != current_slot; slot = next_slot(ring, slot)) {
  834. dma_rx(ring, &slot);
  835. #ifdef CONFIG_BCM43XX_DEBUG
  836. if (++used_slots > ring->max_used_slots)
  837. ring->max_used_slots = used_slots;
  838. #endif
  839. }
  840. bcm43xx_dma_write(ring, BCM43xx_DMA_RX_DESC_INDEX,
  841. (u32)(slot * sizeof(struct bcm43xx_dmadesc)));
  842. ring->current_slot = slot;
  843. }
  844. void bcm43xx_dma_tx_suspend(struct bcm43xx_dmaring *ring)
  845. {
  846. assert(ring->tx);
  847. bcm43xx_power_saving_ctl_bits(ring->bcm, -1, 1);
  848. bcm43xx_dma_write(ring, BCM43xx_DMA_TX_CONTROL,
  849. bcm43xx_dma_read(ring, BCM43xx_DMA_TX_CONTROL)
  850. | BCM43xx_DMA_TXCTRL_SUSPEND);
  851. }
  852. void bcm43xx_dma_tx_resume(struct bcm43xx_dmaring *ring)
  853. {
  854. assert(ring->tx);
  855. bcm43xx_dma_write(ring, BCM43xx_DMA_TX_CONTROL,
  856. bcm43xx_dma_read(ring, BCM43xx_DMA_TX_CONTROL)
  857. & ~BCM43xx_DMA_TXCTRL_SUSPEND);
  858. bcm43xx_power_saving_ctl_bits(ring->bcm, -1, -1);
  859. }