dm9000.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218
  1. /*
  2. * dm9000.c: Version 1.2 03/18/2003
  3. *
  4. * A Davicom DM9000 ISA NIC fast Ethernet driver for Linux.
  5. * Copyright (C) 1997 Sten Wang
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version 2
  10. * of the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * (C)Copyright 1997-1998 DAVICOM Semiconductor,Inc. All Rights Reserved.
  18. *
  19. * V0.11 06/20/2001 REG_0A bit3=1, default enable BP with DA match
  20. * 06/22/2001 Support DM9801 progrmming
  21. * E3: R25 = ((R24 + NF) & 0x00ff) | 0xf000
  22. * E4: R25 = ((R24 + NF) & 0x00ff) | 0xc200
  23. * R17 = (R17 & 0xfff0) | NF + 3
  24. * E5: R25 = ((R24 + NF - 3) & 0x00ff) | 0xc200
  25. * R17 = (R17 & 0xfff0) | NF
  26. *
  27. * v1.00 modify by simon 2001.9.5
  28. * change for kernel 2.4.x
  29. *
  30. * v1.1 11/09/2001 fix force mode bug
  31. *
  32. * v1.2 03/18/2003 Weilun Huang <weilun_huang@davicom.com.tw>:
  33. * Fixed phy reset.
  34. * Added tx/rx 32 bit mode.
  35. * Cleaned up for kernel merge.
  36. *
  37. * 03/03/2004 Sascha Hauer <s.hauer@pengutronix.de>
  38. * Port to 2.6 kernel
  39. *
  40. * 24-Sep-2004 Ben Dooks <ben@simtec.co.uk>
  41. * Cleanup of code to remove ifdefs
  42. * Allowed platform device data to influence access width
  43. * Reformatting areas of code
  44. *
  45. * 17-Mar-2005 Sascha Hauer <s.hauer@pengutronix.de>
  46. * * removed 2.4 style module parameters
  47. * * removed removed unused stat counter and fixed
  48. * net_device_stats
  49. * * introduced tx_timeout function
  50. * * reworked locking
  51. *
  52. * 01-Jul-2005 Ben Dooks <ben@simtec.co.uk>
  53. * * fixed spinlock call without pointer
  54. * * ensure spinlock is initialised
  55. */
  56. #include <linux/module.h>
  57. #include <linux/ioport.h>
  58. #include <linux/netdevice.h>
  59. #include <linux/etherdevice.h>
  60. #include <linux/init.h>
  61. #include <linux/skbuff.h>
  62. #include <linux/spinlock.h>
  63. #include <linux/crc32.h>
  64. #include <linux/mii.h>
  65. #include <linux/dm9000.h>
  66. #include <linux/delay.h>
  67. #include <linux/platform_device.h>
  68. #include <asm/delay.h>
  69. #include <asm/irq.h>
  70. #include <asm/io.h>
  71. #include "dm9000.h"
  72. /* Board/System/Debug information/definition ---------------- */
  73. #define DM9000_PHY 0x40 /* PHY address 0x01 */
  74. #define TRUE 1
  75. #define FALSE 0
  76. #define CARDNAME "dm9000"
  77. #define PFX CARDNAME ": "
  78. #define DM9000_TIMER_WUT jiffies+(HZ*2) /* timer wakeup time : 2 second */
  79. #define DM9000_DEBUG 0
  80. #if DM9000_DEBUG > 2
  81. #define PRINTK3(args...) printk(CARDNAME ": " args)
  82. #else
  83. #define PRINTK3(args...) do { } while(0)
  84. #endif
  85. #if DM9000_DEBUG > 1
  86. #define PRINTK2(args...) printk(CARDNAME ": " args)
  87. #else
  88. #define PRINTK2(args...) do { } while(0)
  89. #endif
  90. #if DM9000_DEBUG > 0
  91. #define PRINTK1(args...) printk(CARDNAME ": " args)
  92. #define PRINTK(args...) printk(CARDNAME ": " args)
  93. #else
  94. #define PRINTK1(args...) do { } while(0)
  95. #define PRINTK(args...) printk(KERN_DEBUG args)
  96. #endif
  97. /*
  98. * Transmit timeout, default 5 seconds.
  99. */
  100. static int watchdog = 5000;
  101. module_param(watchdog, int, 0400);
  102. MODULE_PARM_DESC(watchdog, "transmit timeout in milliseconds");
  103. /* Structure/enum declaration ------------------------------- */
  104. typedef struct board_info {
  105. void __iomem *io_addr; /* Register I/O base address */
  106. void __iomem *io_data; /* Data I/O address */
  107. u16 irq; /* IRQ */
  108. u16 tx_pkt_cnt;
  109. u16 queue_pkt_len;
  110. u16 queue_start_addr;
  111. u16 dbug_cnt;
  112. u8 io_mode; /* 0:word, 2:byte */
  113. u8 phy_addr;
  114. void (*inblk)(void __iomem *port, void *data, int length);
  115. void (*outblk)(void __iomem *port, void *data, int length);
  116. void (*dumpblk)(void __iomem *port, int length);
  117. struct resource *addr_res; /* resources found */
  118. struct resource *data_res;
  119. struct resource *addr_req; /* resources requested */
  120. struct resource *data_req;
  121. struct resource *irq_res;
  122. struct timer_list timer;
  123. struct net_device_stats stats;
  124. unsigned char srom[128];
  125. spinlock_t lock;
  126. struct mii_if_info mii;
  127. u32 msg_enable;
  128. } board_info_t;
  129. /* function declaration ------------------------------------- */
  130. static int dm9000_probe(struct platform_device *);
  131. static int dm9000_open(struct net_device *);
  132. static int dm9000_start_xmit(struct sk_buff *, struct net_device *);
  133. static int dm9000_stop(struct net_device *);
  134. static void dm9000_timer(unsigned long);
  135. static void dm9000_init_dm9000(struct net_device *);
  136. static struct net_device_stats *dm9000_get_stats(struct net_device *);
  137. static irqreturn_t dm9000_interrupt(int, void *, struct pt_regs *);
  138. static int dm9000_phy_read(struct net_device *dev, int phyaddr_unsused, int reg);
  139. static void dm9000_phy_write(struct net_device *dev, int phyaddr_unused, int reg,
  140. int value);
  141. static u16 read_srom_word(board_info_t *, int);
  142. static void dm9000_rx(struct net_device *);
  143. static void dm9000_hash_table(struct net_device *);
  144. //#define DM9000_PROGRAM_EEPROM
  145. #ifdef DM9000_PROGRAM_EEPROM
  146. static void program_eeprom(board_info_t * db);
  147. #endif
  148. /* DM9000 network board routine ---------------------------- */
  149. static void
  150. dm9000_reset(board_info_t * db)
  151. {
  152. PRINTK1("dm9000x: resetting\n");
  153. /* RESET device */
  154. writeb(DM9000_NCR, db->io_addr);
  155. udelay(200);
  156. writeb(NCR_RST, db->io_data);
  157. udelay(200);
  158. }
  159. /*
  160. * Read a byte from I/O port
  161. */
  162. static u8
  163. ior(board_info_t * db, int reg)
  164. {
  165. writeb(reg, db->io_addr);
  166. return readb(db->io_data);
  167. }
  168. /*
  169. * Write a byte to I/O port
  170. */
  171. static void
  172. iow(board_info_t * db, int reg, int value)
  173. {
  174. writeb(reg, db->io_addr);
  175. writeb(value, db->io_data);
  176. }
  177. /* routines for sending block to chip */
  178. static void dm9000_outblk_8bit(void __iomem *reg, void *data, int count)
  179. {
  180. writesb(reg, data, count);
  181. }
  182. static void dm9000_outblk_16bit(void __iomem *reg, void *data, int count)
  183. {
  184. writesw(reg, data, (count+1) >> 1);
  185. }
  186. static void dm9000_outblk_32bit(void __iomem *reg, void *data, int count)
  187. {
  188. writesl(reg, data, (count+3) >> 2);
  189. }
  190. /* input block from chip to memory */
  191. static void dm9000_inblk_8bit(void __iomem *reg, void *data, int count)
  192. {
  193. readsb(reg, data, count);
  194. }
  195. static void dm9000_inblk_16bit(void __iomem *reg, void *data, int count)
  196. {
  197. readsw(reg, data, (count+1) >> 1);
  198. }
  199. static void dm9000_inblk_32bit(void __iomem *reg, void *data, int count)
  200. {
  201. readsl(reg, data, (count+3) >> 2);
  202. }
  203. /* dump block from chip to null */
  204. static void dm9000_dumpblk_8bit(void __iomem *reg, int count)
  205. {
  206. int i;
  207. int tmp;
  208. for (i = 0; i < count; i++)
  209. tmp = readb(reg);
  210. }
  211. static void dm9000_dumpblk_16bit(void __iomem *reg, int count)
  212. {
  213. int i;
  214. int tmp;
  215. count = (count + 1) >> 1;
  216. for (i = 0; i < count; i++)
  217. tmp = readw(reg);
  218. }
  219. static void dm9000_dumpblk_32bit(void __iomem *reg, int count)
  220. {
  221. int i;
  222. int tmp;
  223. count = (count + 3) >> 2;
  224. for (i = 0; i < count; i++)
  225. tmp = readl(reg);
  226. }
  227. /* dm9000_set_io
  228. *
  229. * select the specified set of io routines to use with the
  230. * device
  231. */
  232. static void dm9000_set_io(struct board_info *db, int byte_width)
  233. {
  234. /* use the size of the data resource to work out what IO
  235. * routines we want to use
  236. */
  237. switch (byte_width) {
  238. case 1:
  239. db->dumpblk = dm9000_dumpblk_8bit;
  240. db->outblk = dm9000_outblk_8bit;
  241. db->inblk = dm9000_inblk_8bit;
  242. break;
  243. case 2:
  244. db->dumpblk = dm9000_dumpblk_16bit;
  245. db->outblk = dm9000_outblk_16bit;
  246. db->inblk = dm9000_inblk_16bit;
  247. break;
  248. case 3:
  249. printk(KERN_ERR PFX ": 3 byte IO, falling back to 16bit\n");
  250. db->dumpblk = dm9000_dumpblk_16bit;
  251. db->outblk = dm9000_outblk_16bit;
  252. db->inblk = dm9000_inblk_16bit;
  253. break;
  254. case 4:
  255. default:
  256. db->dumpblk = dm9000_dumpblk_32bit;
  257. db->outblk = dm9000_outblk_32bit;
  258. db->inblk = dm9000_inblk_32bit;
  259. break;
  260. }
  261. }
  262. /* Our watchdog timed out. Called by the networking layer */
  263. static void dm9000_timeout(struct net_device *dev)
  264. {
  265. board_info_t *db = (board_info_t *) dev->priv;
  266. u8 reg_save;
  267. unsigned long flags;
  268. /* Save previous register address */
  269. reg_save = readb(db->io_addr);
  270. spin_lock_irqsave(&db->lock,flags);
  271. netif_stop_queue(dev);
  272. dm9000_reset(db);
  273. dm9000_init_dm9000(dev);
  274. /* We can accept TX packets again */
  275. dev->trans_start = jiffies;
  276. netif_wake_queue(dev);
  277. /* Restore previous register address */
  278. writeb(reg_save, db->io_addr);
  279. spin_unlock_irqrestore(&db->lock,flags);
  280. }
  281. /* dm9000_release_board
  282. *
  283. * release a board, and any mapped resources
  284. */
  285. static void
  286. dm9000_release_board(struct platform_device *pdev, struct board_info *db)
  287. {
  288. if (db->data_res == NULL) {
  289. if (db->addr_res != NULL)
  290. release_mem_region((unsigned long)db->io_addr, 4);
  291. return;
  292. }
  293. /* unmap our resources */
  294. iounmap(db->io_addr);
  295. iounmap(db->io_data);
  296. /* release the resources */
  297. if (db->data_req != NULL) {
  298. release_resource(db->data_req);
  299. kfree(db->data_req);
  300. }
  301. if (db->addr_res != NULL) {
  302. release_resource(db->addr_res);
  303. kfree(db->addr_req);
  304. }
  305. }
  306. #define res_size(_r) (((_r)->end - (_r)->start) + 1)
  307. /*
  308. * Search DM9000 board, allocate space and register it
  309. */
  310. static int
  311. dm9000_probe(struct platform_device *pdev)
  312. {
  313. struct dm9000_plat_data *pdata = pdev->dev.platform_data;
  314. struct board_info *db; /* Point a board information structure */
  315. struct net_device *ndev;
  316. unsigned long base;
  317. int ret = 0;
  318. int iosize;
  319. int i;
  320. u32 id_val;
  321. /* Init network device */
  322. ndev = alloc_etherdev(sizeof (struct board_info));
  323. if (!ndev) {
  324. printk("%s: could not allocate device.\n", CARDNAME);
  325. return -ENOMEM;
  326. }
  327. SET_MODULE_OWNER(ndev);
  328. SET_NETDEV_DEV(ndev, &pdev->dev);
  329. PRINTK2("dm9000_probe()");
  330. /* setup board info structure */
  331. db = (struct board_info *) ndev->priv;
  332. memset(db, 0, sizeof (*db));
  333. spin_lock_init(&db->lock);
  334. if (pdev->num_resources < 2) {
  335. ret = -ENODEV;
  336. goto out;
  337. }
  338. switch (pdev->num_resources) {
  339. case 2:
  340. base = pdev->resource[0].start;
  341. if (!request_mem_region(base, 4, ndev->name)) {
  342. ret = -EBUSY;
  343. goto out;
  344. }
  345. ndev->base_addr = base;
  346. ndev->irq = pdev->resource[1].start;
  347. db->io_addr = (void *)base;
  348. db->io_data = (void *)(base + 4);
  349. break;
  350. case 3:
  351. db->addr_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  352. db->data_res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  353. db->irq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  354. if (db->addr_res == NULL || db->data_res == NULL) {
  355. printk(KERN_ERR PFX "insufficient resources\n");
  356. ret = -ENOENT;
  357. goto out;
  358. }
  359. i = res_size(db->addr_res);
  360. db->addr_req = request_mem_region(db->addr_res->start, i,
  361. pdev->name);
  362. if (db->addr_req == NULL) {
  363. printk(KERN_ERR PFX "cannot claim address reg area\n");
  364. ret = -EIO;
  365. goto out;
  366. }
  367. db->io_addr = ioremap(db->addr_res->start, i);
  368. if (db->io_addr == NULL) {
  369. printk(KERN_ERR "failed to ioremap address reg\n");
  370. ret = -EINVAL;
  371. goto out;
  372. }
  373. iosize = res_size(db->data_res);
  374. db->data_req = request_mem_region(db->data_res->start, iosize,
  375. pdev->name);
  376. if (db->data_req == NULL) {
  377. printk(KERN_ERR PFX "cannot claim data reg area\n");
  378. ret = -EIO;
  379. goto out;
  380. }
  381. db->io_data = ioremap(db->data_res->start, iosize);
  382. if (db->io_data == NULL) {
  383. printk(KERN_ERR "failed to ioremap data reg\n");
  384. ret = -EINVAL;
  385. goto out;
  386. }
  387. /* fill in parameters for net-dev structure */
  388. ndev->base_addr = (unsigned long)db->io_addr;
  389. ndev->irq = db->irq_res->start;
  390. /* ensure at least we have a default set of IO routines */
  391. dm9000_set_io(db, iosize);
  392. }
  393. /* check to see if anything is being over-ridden */
  394. if (pdata != NULL) {
  395. /* check to see if the driver wants to over-ride the
  396. * default IO width */
  397. if (pdata->flags & DM9000_PLATF_8BITONLY)
  398. dm9000_set_io(db, 1);
  399. if (pdata->flags & DM9000_PLATF_16BITONLY)
  400. dm9000_set_io(db, 2);
  401. if (pdata->flags & DM9000_PLATF_32BITONLY)
  402. dm9000_set_io(db, 4);
  403. /* check to see if there are any IO routine
  404. * over-rides */
  405. if (pdata->inblk != NULL)
  406. db->inblk = pdata->inblk;
  407. if (pdata->outblk != NULL)
  408. db->outblk = pdata->outblk;
  409. if (pdata->dumpblk != NULL)
  410. db->dumpblk = pdata->dumpblk;
  411. }
  412. dm9000_reset(db);
  413. /* try two times, DM9000 sometimes gets the first read wrong */
  414. for (i = 0; i < 2; i++) {
  415. id_val = ior(db, DM9000_VIDL);
  416. id_val |= (u32)ior(db, DM9000_VIDH) << 8;
  417. id_val |= (u32)ior(db, DM9000_PIDL) << 16;
  418. id_val |= (u32)ior(db, DM9000_PIDH) << 24;
  419. if (id_val == DM9000_ID)
  420. break;
  421. printk("%s: read wrong id 0x%08x\n", CARDNAME, id_val);
  422. }
  423. if (id_val != DM9000_ID) {
  424. printk("%s: wrong id: 0x%08x\n", CARDNAME, id_val);
  425. goto release;
  426. }
  427. /* from this point we assume that we have found a DM9000 */
  428. /* driver system function */
  429. ether_setup(ndev);
  430. ndev->open = &dm9000_open;
  431. ndev->hard_start_xmit = &dm9000_start_xmit;
  432. ndev->tx_timeout = &dm9000_timeout;
  433. ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
  434. ndev->stop = &dm9000_stop;
  435. ndev->get_stats = &dm9000_get_stats;
  436. ndev->set_multicast_list = &dm9000_hash_table;
  437. #ifdef DM9000_PROGRAM_EEPROM
  438. program_eeprom(db);
  439. #endif
  440. db->msg_enable = NETIF_MSG_LINK;
  441. db->mii.phy_id_mask = 0x1f;
  442. db->mii.reg_num_mask = 0x1f;
  443. db->mii.force_media = 0;
  444. db->mii.full_duplex = 0;
  445. db->mii.dev = ndev;
  446. db->mii.mdio_read = dm9000_phy_read;
  447. db->mii.mdio_write = dm9000_phy_write;
  448. /* Read SROM content */
  449. for (i = 0; i < 64; i++)
  450. ((u16 *) db->srom)[i] = read_srom_word(db, i);
  451. /* Set Node Address */
  452. for (i = 0; i < 6; i++)
  453. ndev->dev_addr[i] = db->srom[i];
  454. if (!is_valid_ether_addr(ndev->dev_addr))
  455. printk("%s: Invalid ethernet MAC address. Please "
  456. "set using ifconfig\n", ndev->name);
  457. platform_set_drvdata(pdev, ndev);
  458. ret = register_netdev(ndev);
  459. if (ret == 0) {
  460. printk("%s: dm9000 at %p,%p IRQ %d MAC: ",
  461. ndev->name, db->io_addr, db->io_data, ndev->irq);
  462. for (i = 0; i < 5; i++)
  463. printk("%02x:", ndev->dev_addr[i]);
  464. printk("%02x\n", ndev->dev_addr[5]);
  465. }
  466. return 0;
  467. release:
  468. out:
  469. printk("%s: not found (%d).\n", CARDNAME, ret);
  470. dm9000_release_board(pdev, db);
  471. kfree(ndev);
  472. return ret;
  473. }
  474. /*
  475. * Open the interface.
  476. * The interface is opened whenever "ifconfig" actives it.
  477. */
  478. static int
  479. dm9000_open(struct net_device *dev)
  480. {
  481. board_info_t *db = (board_info_t *) dev->priv;
  482. PRINTK2("entering dm9000_open\n");
  483. if (request_irq(dev->irq, &dm9000_interrupt, SA_SHIRQ, dev->name, dev))
  484. return -EAGAIN;
  485. /* Initialize DM9000 board */
  486. dm9000_reset(db);
  487. dm9000_init_dm9000(dev);
  488. /* Init driver variable */
  489. db->dbug_cnt = 0;
  490. /* set and active a timer process */
  491. init_timer(&db->timer);
  492. db->timer.expires = DM9000_TIMER_WUT;
  493. db->timer.data = (unsigned long) dev;
  494. db->timer.function = &dm9000_timer;
  495. add_timer(&db->timer);
  496. mii_check_media(&db->mii, netif_msg_link(db), 1);
  497. netif_start_queue(dev);
  498. return 0;
  499. }
  500. /*
  501. * Initilize dm9000 board
  502. */
  503. static void
  504. dm9000_init_dm9000(struct net_device *dev)
  505. {
  506. board_info_t *db = (board_info_t *) dev->priv;
  507. PRINTK1("entering %s\n",__FUNCTION__);
  508. /* I/O mode */
  509. db->io_mode = ior(db, DM9000_ISR) >> 6; /* ISR bit7:6 keeps I/O mode */
  510. /* GPIO0 on pre-activate PHY */
  511. iow(db, DM9000_GPR, 0); /* REG_1F bit0 activate phyxcer */
  512. iow(db, DM9000_GPCR, GPCR_GEP_CNTL); /* Let GPIO0 output */
  513. iow(db, DM9000_GPR, 0); /* Enable PHY */
  514. /* Program operating register */
  515. iow(db, DM9000_TCR, 0); /* TX Polling clear */
  516. iow(db, DM9000_BPTR, 0x3f); /* Less 3Kb, 200us */
  517. iow(db, DM9000_FCR, 0xff); /* Flow Control */
  518. iow(db, DM9000_SMCR, 0); /* Special Mode */
  519. /* clear TX status */
  520. iow(db, DM9000_NSR, NSR_WAKEST | NSR_TX2END | NSR_TX1END);
  521. iow(db, DM9000_ISR, ISR_CLR_STATUS); /* Clear interrupt status */
  522. /* Set address filter table */
  523. dm9000_hash_table(dev);
  524. /* Activate DM9000 */
  525. iow(db, DM9000_RCR, RCR_DIS_LONG | RCR_DIS_CRC | RCR_RXEN);
  526. /* Enable TX/RX interrupt mask */
  527. iow(db, DM9000_IMR, IMR_PAR | IMR_PTM | IMR_PRM);
  528. /* Init Driver variable */
  529. db->tx_pkt_cnt = 0;
  530. db->queue_pkt_len = 0;
  531. dev->trans_start = 0;
  532. spin_lock_init(&db->lock);
  533. }
  534. /*
  535. * Hardware start transmission.
  536. * Send a packet to media from the upper layer.
  537. */
  538. static int
  539. dm9000_start_xmit(struct sk_buff *skb, struct net_device *dev)
  540. {
  541. board_info_t *db = (board_info_t *) dev->priv;
  542. PRINTK3("dm9000_start_xmit\n");
  543. if (db->tx_pkt_cnt > 1)
  544. return 1;
  545. netif_stop_queue(dev);
  546. /* Disable all interrupts */
  547. iow(db, DM9000_IMR, IMR_PAR);
  548. /* Move data to DM9000 TX RAM */
  549. writeb(DM9000_MWCMD, db->io_addr);
  550. (db->outblk)(db->io_data, skb->data, skb->len);
  551. db->stats.tx_bytes += skb->len;
  552. /* TX control: First packet immediately send, second packet queue */
  553. if (db->tx_pkt_cnt == 0) {
  554. /* First Packet */
  555. db->tx_pkt_cnt++;
  556. /* Set TX length to DM9000 */
  557. iow(db, DM9000_TXPLL, skb->len & 0xff);
  558. iow(db, DM9000_TXPLH, (skb->len >> 8) & 0xff);
  559. /* Issue TX polling command */
  560. iow(db, DM9000_TCR, TCR_TXREQ); /* Cleared after TX complete */
  561. dev->trans_start = jiffies; /* save the time stamp */
  562. } else {
  563. /* Second packet */
  564. db->tx_pkt_cnt++;
  565. db->queue_pkt_len = skb->len;
  566. }
  567. /* free this SKB */
  568. dev_kfree_skb(skb);
  569. /* Re-enable resource check */
  570. if (db->tx_pkt_cnt == 1)
  571. netif_wake_queue(dev);
  572. /* Re-enable interrupt */
  573. iow(db, DM9000_IMR, IMR_PAR | IMR_PTM | IMR_PRM);
  574. return 0;
  575. }
  576. static void
  577. dm9000_shutdown(struct net_device *dev)
  578. {
  579. board_info_t *db = (board_info_t *) dev->priv;
  580. /* RESET device */
  581. dm9000_phy_write(dev, 0, MII_BMCR, BMCR_RESET); /* PHY RESET */
  582. iow(db, DM9000_GPR, 0x01); /* Power-Down PHY */
  583. iow(db, DM9000_IMR, IMR_PAR); /* Disable all interrupt */
  584. iow(db, DM9000_RCR, 0x00); /* Disable RX */
  585. }
  586. /*
  587. * Stop the interface.
  588. * The interface is stopped when it is brought.
  589. */
  590. static int
  591. dm9000_stop(struct net_device *ndev)
  592. {
  593. board_info_t *db = (board_info_t *) ndev->priv;
  594. PRINTK1("entering %s\n",__FUNCTION__);
  595. /* deleted timer */
  596. del_timer(&db->timer);
  597. netif_stop_queue(ndev);
  598. netif_carrier_off(ndev);
  599. /* free interrupt */
  600. free_irq(ndev->irq, ndev);
  601. dm9000_shutdown(ndev);
  602. return 0;
  603. }
  604. /*
  605. * DM9000 interrupt handler
  606. * receive the packet to upper layer, free the transmitted packet
  607. */
  608. void
  609. dm9000_tx_done(struct net_device *dev, board_info_t * db)
  610. {
  611. int tx_status = ior(db, DM9000_NSR); /* Got TX status */
  612. if (tx_status & (NSR_TX2END | NSR_TX1END)) {
  613. /* One packet sent complete */
  614. db->tx_pkt_cnt--;
  615. db->stats.tx_packets++;
  616. /* Queue packet check & send */
  617. if (db->tx_pkt_cnt > 0) {
  618. iow(db, DM9000_TXPLL, db->queue_pkt_len & 0xff);
  619. iow(db, DM9000_TXPLH, (db->queue_pkt_len >> 8) & 0xff);
  620. iow(db, DM9000_TCR, TCR_TXREQ);
  621. dev->trans_start = jiffies;
  622. }
  623. netif_wake_queue(dev);
  624. }
  625. }
  626. static irqreturn_t
  627. dm9000_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  628. {
  629. struct net_device *dev = dev_id;
  630. board_info_t *db;
  631. int int_status;
  632. u8 reg_save;
  633. PRINTK3("entering %s\n",__FUNCTION__);
  634. if (!dev) {
  635. PRINTK1("dm9000_interrupt() without DEVICE arg\n");
  636. return IRQ_HANDLED;
  637. }
  638. /* A real interrupt coming */
  639. db = (board_info_t *) dev->priv;
  640. spin_lock(&db->lock);
  641. /* Save previous register address */
  642. reg_save = readb(db->io_addr);
  643. /* Disable all interrupts */
  644. iow(db, DM9000_IMR, IMR_PAR);
  645. /* Got DM9000 interrupt status */
  646. int_status = ior(db, DM9000_ISR); /* Got ISR */
  647. iow(db, DM9000_ISR, int_status); /* Clear ISR status */
  648. /* Received the coming packet */
  649. if (int_status & ISR_PRS)
  650. dm9000_rx(dev);
  651. /* Trnasmit Interrupt check */
  652. if (int_status & ISR_PTS)
  653. dm9000_tx_done(dev, db);
  654. /* Re-enable interrupt mask */
  655. iow(db, DM9000_IMR, IMR_PAR | IMR_PTM | IMR_PRM);
  656. /* Restore previous register address */
  657. writeb(reg_save, db->io_addr);
  658. spin_unlock(&db->lock);
  659. return IRQ_HANDLED;
  660. }
  661. /*
  662. * Get statistics from driver.
  663. */
  664. static struct net_device_stats *
  665. dm9000_get_stats(struct net_device *dev)
  666. {
  667. board_info_t *db = (board_info_t *) dev->priv;
  668. return &db->stats;
  669. }
  670. /*
  671. * A periodic timer routine
  672. * Dynamic media sense, allocated Rx buffer...
  673. */
  674. static void
  675. dm9000_timer(unsigned long data)
  676. {
  677. struct net_device *dev = (struct net_device *) data;
  678. board_info_t *db = (board_info_t *) dev->priv;
  679. PRINTK3("dm9000_timer()\n");
  680. mii_check_media(&db->mii, netif_msg_link(db), 0);
  681. /* Set timer again */
  682. db->timer.expires = DM9000_TIMER_WUT;
  683. add_timer(&db->timer);
  684. }
  685. struct dm9000_rxhdr {
  686. u16 RxStatus;
  687. u16 RxLen;
  688. } __attribute__((__packed__));
  689. /*
  690. * Received a packet and pass to upper layer
  691. */
  692. static void
  693. dm9000_rx(struct net_device *dev)
  694. {
  695. board_info_t *db = (board_info_t *) dev->priv;
  696. struct dm9000_rxhdr rxhdr;
  697. struct sk_buff *skb;
  698. u8 rxbyte, *rdptr;
  699. int GoodPacket;
  700. int RxLen;
  701. /* Check packet ready or not */
  702. do {
  703. ior(db, DM9000_MRCMDX); /* Dummy read */
  704. /* Get most updated data */
  705. rxbyte = readb(db->io_data);
  706. /* Status check: this byte must be 0 or 1 */
  707. if (rxbyte > DM9000_PKT_RDY) {
  708. printk("status check failed: %d\n", rxbyte);
  709. iow(db, DM9000_RCR, 0x00); /* Stop Device */
  710. iow(db, DM9000_ISR, IMR_PAR); /* Stop INT request */
  711. return;
  712. }
  713. if (rxbyte != DM9000_PKT_RDY)
  714. return;
  715. /* A packet ready now & Get status/length */
  716. GoodPacket = TRUE;
  717. writeb(DM9000_MRCMD, db->io_addr);
  718. (db->inblk)(db->io_data, &rxhdr, sizeof(rxhdr));
  719. RxLen = rxhdr.RxLen;
  720. /* Packet Status check */
  721. if (RxLen < 0x40) {
  722. GoodPacket = FALSE;
  723. PRINTK1("Bad Packet received (runt)\n");
  724. }
  725. if (RxLen > DM9000_PKT_MAX) {
  726. PRINTK1("RST: RX Len:%x\n", RxLen);
  727. }
  728. if (rxhdr.RxStatus & 0xbf00) {
  729. GoodPacket = FALSE;
  730. if (rxhdr.RxStatus & 0x100) {
  731. PRINTK1("fifo error\n");
  732. db->stats.rx_fifo_errors++;
  733. }
  734. if (rxhdr.RxStatus & 0x200) {
  735. PRINTK1("crc error\n");
  736. db->stats.rx_crc_errors++;
  737. }
  738. if (rxhdr.RxStatus & 0x8000) {
  739. PRINTK1("length error\n");
  740. db->stats.rx_length_errors++;
  741. }
  742. }
  743. /* Move data from DM9000 */
  744. if (GoodPacket
  745. && ((skb = dev_alloc_skb(RxLen + 4)) != NULL)) {
  746. skb->dev = dev;
  747. skb_reserve(skb, 2);
  748. rdptr = (u8 *) skb_put(skb, RxLen - 4);
  749. /* Read received packet from RX SRAM */
  750. (db->inblk)(db->io_data, rdptr, RxLen);
  751. db->stats.rx_bytes += RxLen;
  752. /* Pass to upper layer */
  753. skb->protocol = eth_type_trans(skb, dev);
  754. netif_rx(skb);
  755. db->stats.rx_packets++;
  756. } else {
  757. /* need to dump the packet's data */
  758. (db->dumpblk)(db->io_data, RxLen);
  759. }
  760. } while (rxbyte == DM9000_PKT_RDY);
  761. }
  762. /*
  763. * Read a word data from SROM
  764. */
  765. static u16
  766. read_srom_word(board_info_t * db, int offset)
  767. {
  768. iow(db, DM9000_EPAR, offset);
  769. iow(db, DM9000_EPCR, EPCR_ERPRR);
  770. mdelay(8); /* according to the datasheet 200us should be enough,
  771. but it doesn't work */
  772. iow(db, DM9000_EPCR, 0x0);
  773. return (ior(db, DM9000_EPDRL) + (ior(db, DM9000_EPDRH) << 8));
  774. }
  775. #ifdef DM9000_PROGRAM_EEPROM
  776. /*
  777. * Write a word data to SROM
  778. */
  779. static void
  780. write_srom_word(board_info_t * db, int offset, u16 val)
  781. {
  782. iow(db, DM9000_EPAR, offset);
  783. iow(db, DM9000_EPDRH, ((val >> 8) & 0xff));
  784. iow(db, DM9000_EPDRL, (val & 0xff));
  785. iow(db, DM9000_EPCR, EPCR_WEP | EPCR_ERPRW);
  786. mdelay(8); /* same shit */
  787. iow(db, DM9000_EPCR, 0);
  788. }
  789. /*
  790. * Only for development:
  791. * Here we write static data to the eeprom in case
  792. * we don't have valid content on a new board
  793. */
  794. static void
  795. program_eeprom(board_info_t * db)
  796. {
  797. u16 eeprom[] = { 0x0c00, 0x007f, 0x1300, /* MAC Address */
  798. 0x0000, /* Autoload: accept nothing */
  799. 0x0a46, 0x9000, /* Vendor / Product ID */
  800. 0x0000, /* pin control */
  801. 0x0000,
  802. }; /* Wake-up mode control */
  803. int i;
  804. for (i = 0; i < 8; i++)
  805. write_srom_word(db, i, eeprom[i]);
  806. }
  807. #endif
  808. /*
  809. * Calculate the CRC valude of the Rx packet
  810. * flag = 1 : return the reverse CRC (for the received packet CRC)
  811. * 0 : return the normal CRC (for Hash Table index)
  812. */
  813. static unsigned long
  814. cal_CRC(unsigned char *Data, unsigned int Len, u8 flag)
  815. {
  816. u32 crc = ether_crc_le(Len, Data);
  817. if (flag)
  818. return ~crc;
  819. return crc;
  820. }
  821. /*
  822. * Set DM9000 multicast address
  823. */
  824. static void
  825. dm9000_hash_table(struct net_device *dev)
  826. {
  827. board_info_t *db = (board_info_t *) dev->priv;
  828. struct dev_mc_list *mcptr = dev->mc_list;
  829. int mc_cnt = dev->mc_count;
  830. u32 hash_val;
  831. u16 i, oft, hash_table[4];
  832. unsigned long flags;
  833. PRINTK2("dm9000_hash_table()\n");
  834. spin_lock_irqsave(&db->lock,flags);
  835. for (i = 0, oft = 0x10; i < 6; i++, oft++)
  836. iow(db, oft, dev->dev_addr[i]);
  837. /* Clear Hash Table */
  838. for (i = 0; i < 4; i++)
  839. hash_table[i] = 0x0;
  840. /* broadcast address */
  841. hash_table[3] = 0x8000;
  842. /* the multicast address in Hash Table : 64 bits */
  843. for (i = 0; i < mc_cnt; i++, mcptr = mcptr->next) {
  844. hash_val = cal_CRC((char *) mcptr->dmi_addr, 6, 0) & 0x3f;
  845. hash_table[hash_val / 16] |= (u16) 1 << (hash_val % 16);
  846. }
  847. /* Write the hash table to MAC MD table */
  848. for (i = 0, oft = 0x16; i < 4; i++) {
  849. iow(db, oft++, hash_table[i] & 0xff);
  850. iow(db, oft++, (hash_table[i] >> 8) & 0xff);
  851. }
  852. spin_unlock_irqrestore(&db->lock,flags);
  853. }
  854. /*
  855. * Read a word from phyxcer
  856. */
  857. static int
  858. dm9000_phy_read(struct net_device *dev, int phy_reg_unused, int reg)
  859. {
  860. board_info_t *db = (board_info_t *) dev->priv;
  861. unsigned long flags;
  862. unsigned int reg_save;
  863. int ret;
  864. spin_lock_irqsave(&db->lock,flags);
  865. /* Save previous register address */
  866. reg_save = readb(db->io_addr);
  867. /* Fill the phyxcer register into REG_0C */
  868. iow(db, DM9000_EPAR, DM9000_PHY | reg);
  869. iow(db, DM9000_EPCR, 0xc); /* Issue phyxcer read command */
  870. udelay(100); /* Wait read complete */
  871. iow(db, DM9000_EPCR, 0x0); /* Clear phyxcer read command */
  872. /* The read data keeps on REG_0D & REG_0E */
  873. ret = (ior(db, DM9000_EPDRH) << 8) | ior(db, DM9000_EPDRL);
  874. /* restore the previous address */
  875. writeb(reg_save, db->io_addr);
  876. spin_unlock_irqrestore(&db->lock,flags);
  877. return ret;
  878. }
  879. /*
  880. * Write a word to phyxcer
  881. */
  882. static void
  883. dm9000_phy_write(struct net_device *dev, int phyaddr_unused, int reg, int value)
  884. {
  885. board_info_t *db = (board_info_t *) dev->priv;
  886. unsigned long flags;
  887. unsigned long reg_save;
  888. spin_lock_irqsave(&db->lock,flags);
  889. /* Save previous register address */
  890. reg_save = readb(db->io_addr);
  891. /* Fill the phyxcer register into REG_0C */
  892. iow(db, DM9000_EPAR, DM9000_PHY | reg);
  893. /* Fill the written data into REG_0D & REG_0E */
  894. iow(db, DM9000_EPDRL, (value & 0xff));
  895. iow(db, DM9000_EPDRH, ((value >> 8) & 0xff));
  896. iow(db, DM9000_EPCR, 0xa); /* Issue phyxcer write command */
  897. udelay(500); /* Wait write complete */
  898. iow(db, DM9000_EPCR, 0x0); /* Clear phyxcer write command */
  899. /* restore the previous address */
  900. writeb(reg_save, db->io_addr);
  901. spin_unlock_irqrestore(&db->lock,flags);
  902. }
  903. static int
  904. dm9000_drv_suspend(struct platform_device *dev, pm_message_t state)
  905. {
  906. struct net_device *ndev = platform_get_drvdata(dev);
  907. if (ndev) {
  908. if (netif_running(ndev)) {
  909. netif_device_detach(ndev);
  910. dm9000_shutdown(ndev);
  911. }
  912. }
  913. return 0;
  914. }
  915. static int
  916. dm9000_drv_resume(struct platform_device *dev)
  917. {
  918. struct net_device *ndev = platform_get_drvdata(dev);
  919. board_info_t *db = (board_info_t *) ndev->priv;
  920. if (ndev) {
  921. if (netif_running(ndev)) {
  922. dm9000_reset(db);
  923. dm9000_init_dm9000(ndev);
  924. netif_device_attach(ndev);
  925. }
  926. }
  927. return 0;
  928. }
  929. static int
  930. dm9000_drv_remove(struct platform_device *pdev)
  931. {
  932. struct net_device *ndev = platform_get_drvdata(pdev);
  933. platform_set_drvdata(pdev, NULL);
  934. unregister_netdev(ndev);
  935. dm9000_release_board(pdev, (board_info_t *) ndev->priv);
  936. kfree(ndev); /* free device structure */
  937. PRINTK1("clean_module() exit\n");
  938. return 0;
  939. }
  940. static struct platform_driver dm9000_driver = {
  941. .probe = dm9000_probe,
  942. .remove = dm9000_drv_remove,
  943. .suspend = dm9000_drv_suspend,
  944. .resume = dm9000_drv_resume,
  945. .driver = {
  946. .name = "dm9000",
  947. },
  948. };
  949. static int __init
  950. dm9000_init(void)
  951. {
  952. printk(KERN_INFO "%s Ethernet Driver\n", CARDNAME);
  953. return platform_driver_register(&dm9000_driver); /* search board and register */
  954. }
  955. static void __exit
  956. dm9000_cleanup(void)
  957. {
  958. platform_driver_unregister(&dm9000_driver);
  959. }
  960. module_init(dm9000_init);
  961. module_exit(dm9000_cleanup);
  962. MODULE_AUTHOR("Sascha Hauer, Ben Dooks");
  963. MODULE_DESCRIPTION("Davicom DM9000 network driver");
  964. MODULE_LICENSE("GPL");