head_8xx.S 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  6. * Low-level exception handlers and MMU support
  7. * rewritten by Paul Mackerras.
  8. * Copyright (C) 1996 Paul Mackerras.
  9. * MPC8xx modifications by Dan Malek
  10. * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains low-level support and setup for PowerPC 8xx
  13. * embedded processors, including trap and interrupt dispatch.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. *
  20. */
  21. #include <linux/config.h>
  22. #include <asm/processor.h>
  23. #include <asm/page.h>
  24. #include <asm/mmu.h>
  25. #include <asm/cache.h>
  26. #include <asm/pgtable.h>
  27. #include <asm/cputable.h>
  28. #include <asm/thread_info.h>
  29. #include <asm/ppc_asm.h>
  30. #include <asm/asm-offsets.h>
  31. /* Macro to make the code more readable. */
  32. #ifdef CONFIG_8xx_CPU6
  33. #define DO_8xx_CPU6(val, reg) \
  34. li reg, val; \
  35. stw reg, 12(r0); \
  36. lwz reg, 12(r0);
  37. #else
  38. #define DO_8xx_CPU6(val, reg)
  39. #endif
  40. .text
  41. .globl _stext
  42. _stext:
  43. .text
  44. .globl _start
  45. _start:
  46. /* MPC8xx
  47. * This port was done on an MBX board with an 860. Right now I only
  48. * support an ELF compressed (zImage) boot from EPPC-Bug because the
  49. * code there loads up some registers before calling us:
  50. * r3: ptr to board info data
  51. * r4: initrd_start or if no initrd then 0
  52. * r5: initrd_end - unused if r4 is 0
  53. * r6: Start of command line string
  54. * r7: End of command line string
  55. *
  56. * I decided to use conditional compilation instead of checking PVR and
  57. * adding more processor specific branches around code I don't need.
  58. * Since this is an embedded processor, I also appreciate any memory
  59. * savings I can get.
  60. *
  61. * The MPC8xx does not have any BATs, but it supports large page sizes.
  62. * We first initialize the MMU to support 8M byte pages, then load one
  63. * entry into each of the instruction and data TLBs to map the first
  64. * 8M 1:1. I also mapped an additional I/O space 1:1 so we can get to
  65. * the "internal" processor registers before MMU_init is called.
  66. *
  67. * The TLB code currently contains a major hack. Since I use the condition
  68. * code register, I have to save and restore it. I am out of registers, so
  69. * I just store it in memory location 0 (the TLB handlers are not reentrant).
  70. * To avoid making any decisions, I need to use the "segment" valid bit
  71. * in the first level table, but that would require many changes to the
  72. * Linux page directory/table functions that I don't want to do right now.
  73. *
  74. * I used to use SPRG2 for a temporary register in the TLB handler, but it
  75. * has since been put to other uses. I now use a hack to save a register
  76. * and the CCR at memory location 0.....Someday I'll fix this.....
  77. * -- Dan
  78. */
  79. .globl __start
  80. __start:
  81. mr r31,r3 /* save parameters */
  82. mr r30,r4
  83. mr r29,r5
  84. mr r28,r6
  85. mr r27,r7
  86. /* We have to turn on the MMU right away so we get cache modes
  87. * set correctly.
  88. */
  89. bl initial_mmu
  90. /* We now have the lower 8 Meg mapped into TLB entries, and the caches
  91. * ready to work.
  92. */
  93. turn_on_mmu:
  94. mfmsr r0
  95. ori r0,r0,MSR_DR|MSR_IR
  96. mtspr SPRN_SRR1,r0
  97. lis r0,start_here@h
  98. ori r0,r0,start_here@l
  99. mtspr SPRN_SRR0,r0
  100. SYNC
  101. rfi /* enables MMU */
  102. /*
  103. * Exception entry code. This code runs with address translation
  104. * turned off, i.e. using physical addresses.
  105. * We assume sprg3 has the physical address of the current
  106. * task's thread_struct.
  107. */
  108. #define EXCEPTION_PROLOG \
  109. mtspr SPRN_SPRG0,r10; \
  110. mtspr SPRN_SPRG1,r11; \
  111. mfcr r10; \
  112. EXCEPTION_PROLOG_1; \
  113. EXCEPTION_PROLOG_2
  114. #define EXCEPTION_PROLOG_1 \
  115. mfspr r11,SPRN_SRR1; /* check whether user or kernel */ \
  116. andi. r11,r11,MSR_PR; \
  117. tophys(r11,r1); /* use tophys(r1) if kernel */ \
  118. beq 1f; \
  119. mfspr r11,SPRN_SPRG3; \
  120. lwz r11,THREAD_INFO-THREAD(r11); \
  121. addi r11,r11,THREAD_SIZE; \
  122. tophys(r11,r11); \
  123. 1: subi r11,r11,INT_FRAME_SIZE /* alloc exc. frame */
  124. #define EXCEPTION_PROLOG_2 \
  125. CLR_TOP32(r11); \
  126. stw r10,_CCR(r11); /* save registers */ \
  127. stw r12,GPR12(r11); \
  128. stw r9,GPR9(r11); \
  129. mfspr r10,SPRN_SPRG0; \
  130. stw r10,GPR10(r11); \
  131. mfspr r12,SPRN_SPRG1; \
  132. stw r12,GPR11(r11); \
  133. mflr r10; \
  134. stw r10,_LINK(r11); \
  135. mfspr r12,SPRN_SRR0; \
  136. mfspr r9,SPRN_SRR1; \
  137. stw r1,GPR1(r11); \
  138. stw r1,0(r11); \
  139. tovirt(r1,r11); /* set new kernel sp */ \
  140. li r10,MSR_KERNEL & ~(MSR_IR|MSR_DR); /* can take exceptions */ \
  141. MTMSRD(r10); /* (except for mach check in rtas) */ \
  142. stw r0,GPR0(r11); \
  143. SAVE_4GPRS(3, r11); \
  144. SAVE_2GPRS(7, r11)
  145. /*
  146. * Note: code which follows this uses cr0.eq (set if from kernel),
  147. * r11, r12 (SRR0), and r9 (SRR1).
  148. *
  149. * Note2: once we have set r1 we are in a position to take exceptions
  150. * again, and we could thus set MSR:RI at that point.
  151. */
  152. /*
  153. * Exception vectors.
  154. */
  155. #define EXCEPTION(n, label, hdlr, xfer) \
  156. . = n; \
  157. label: \
  158. EXCEPTION_PROLOG; \
  159. addi r3,r1,STACK_FRAME_OVERHEAD; \
  160. xfer(n, hdlr)
  161. #define EXC_XFER_TEMPLATE(n, hdlr, trap, copyee, tfer, ret) \
  162. li r10,trap; \
  163. stw r10,TRAP(r11); \
  164. li r10,MSR_KERNEL; \
  165. copyee(r10, r9); \
  166. bl tfer; \
  167. i##n: \
  168. .long hdlr; \
  169. .long ret
  170. #define COPY_EE(d, s) rlwimi d,s,0,16,16
  171. #define NOCOPY(d, s)
  172. #define EXC_XFER_STD(n, hdlr) \
  173. EXC_XFER_TEMPLATE(n, hdlr, n, NOCOPY, transfer_to_handler_full, \
  174. ret_from_except_full)
  175. #define EXC_XFER_LITE(n, hdlr) \
  176. EXC_XFER_TEMPLATE(n, hdlr, n+1, NOCOPY, transfer_to_handler, \
  177. ret_from_except)
  178. #define EXC_XFER_EE(n, hdlr) \
  179. EXC_XFER_TEMPLATE(n, hdlr, n, COPY_EE, transfer_to_handler_full, \
  180. ret_from_except_full)
  181. #define EXC_XFER_EE_LITE(n, hdlr) \
  182. EXC_XFER_TEMPLATE(n, hdlr, n+1, COPY_EE, transfer_to_handler, \
  183. ret_from_except)
  184. /* System reset */
  185. EXCEPTION(0x100, Reset, unknown_exception, EXC_XFER_STD)
  186. /* Machine check */
  187. . = 0x200
  188. MachineCheck:
  189. EXCEPTION_PROLOG
  190. mfspr r4,SPRN_DAR
  191. stw r4,_DAR(r11)
  192. mfspr r5,SPRN_DSISR
  193. stw r5,_DSISR(r11)
  194. addi r3,r1,STACK_FRAME_OVERHEAD
  195. EXC_XFER_STD(0x200, machine_check_exception)
  196. /* Data access exception.
  197. * This is "never generated" by the MPC8xx. We jump to it for other
  198. * translation errors.
  199. */
  200. . = 0x300
  201. DataAccess:
  202. EXCEPTION_PROLOG
  203. mfspr r10,SPRN_DSISR
  204. stw r10,_DSISR(r11)
  205. mr r5,r10
  206. mfspr r4,SPRN_DAR
  207. EXC_XFER_EE_LITE(0x300, handle_page_fault)
  208. /* Instruction access exception.
  209. * This is "never generated" by the MPC8xx. We jump to it for other
  210. * translation errors.
  211. */
  212. . = 0x400
  213. InstructionAccess:
  214. EXCEPTION_PROLOG
  215. mr r4,r12
  216. mr r5,r9
  217. EXC_XFER_EE_LITE(0x400, handle_page_fault)
  218. /* External interrupt */
  219. EXCEPTION(0x500, HardwareInterrupt, do_IRQ, EXC_XFER_LITE)
  220. /* Alignment exception */
  221. . = 0x600
  222. Alignment:
  223. EXCEPTION_PROLOG
  224. mfspr r4,SPRN_DAR
  225. stw r4,_DAR(r11)
  226. mfspr r5,SPRN_DSISR
  227. stw r5,_DSISR(r11)
  228. addi r3,r1,STACK_FRAME_OVERHEAD
  229. EXC_XFER_EE(0x600, alignment_exception)
  230. /* Program check exception */
  231. EXCEPTION(0x700, ProgramCheck, program_check_exception, EXC_XFER_STD)
  232. /* No FPU on MPC8xx. This exception is not supposed to happen.
  233. */
  234. EXCEPTION(0x800, FPUnavailable, unknown_exception, EXC_XFER_STD)
  235. /* Decrementer */
  236. EXCEPTION(0x900, Decrementer, timer_interrupt, EXC_XFER_LITE)
  237. EXCEPTION(0xa00, Trap_0a, unknown_exception, EXC_XFER_EE)
  238. EXCEPTION(0xb00, Trap_0b, unknown_exception, EXC_XFER_EE)
  239. /* System call */
  240. . = 0xc00
  241. SystemCall:
  242. EXCEPTION_PROLOG
  243. EXC_XFER_EE_LITE(0xc00, DoSyscall)
  244. /* Single step - not used on 601 */
  245. EXCEPTION(0xd00, SingleStep, single_step_exception, EXC_XFER_STD)
  246. EXCEPTION(0xe00, Trap_0e, unknown_exception, EXC_XFER_EE)
  247. EXCEPTION(0xf00, Trap_0f, unknown_exception, EXC_XFER_EE)
  248. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  249. * for all unimplemented and illegal instructions.
  250. */
  251. EXCEPTION(0x1000, SoftEmu, SoftwareEmulation, EXC_XFER_STD)
  252. . = 0x1100
  253. /*
  254. * For the MPC8xx, this is a software tablewalk to load the instruction
  255. * TLB. It is modelled after the example in the Motorola manual. The task
  256. * switch loads the M_TWB register with the pointer to the first level table.
  257. * If we discover there is no second level table (value is zero) or if there
  258. * is an invalid pte, we load that into the TLB, which causes another fault
  259. * into the TLB Error interrupt where we can handle such problems.
  260. * We have to use the MD_xxx registers for the tablewalk because the
  261. * equivalent MI_xxx registers only perform the attribute functions.
  262. */
  263. InstructionTLBMiss:
  264. #ifdef CONFIG_8xx_CPU6
  265. stw r3, 8(r0)
  266. #endif
  267. DO_8xx_CPU6(0x3f80, r3)
  268. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  269. mfcr r10
  270. stw r10, 0(r0)
  271. stw r11, 4(r0)
  272. mfspr r10, SPRN_SRR0 /* Get effective address of fault */
  273. DO_8xx_CPU6(0x3780, r3)
  274. mtspr SPRN_MD_EPN, r10 /* Have to use MD_EPN for walk, MI_EPN can't */
  275. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  276. /* If we are faulting a kernel address, we have to use the
  277. * kernel page tables.
  278. */
  279. andi. r11, r10, 0x0800 /* Address >= 0x80000000 */
  280. beq 3f
  281. lis r11, swapper_pg_dir@h
  282. ori r11, r11, swapper_pg_dir@l
  283. rlwimi r10, r11, 0, 2, 19
  284. 3:
  285. lwz r11, 0(r10) /* Get the level 1 entry */
  286. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  287. beq 2f /* If zero, don't try to find a pte */
  288. /* We have a pte table, so load the MI_TWC with the attributes
  289. * for this "segment."
  290. */
  291. ori r11,r11,1 /* Set valid bit */
  292. DO_8xx_CPU6(0x2b80, r3)
  293. mtspr SPRN_MI_TWC, r11 /* Set segment attributes */
  294. DO_8xx_CPU6(0x3b80, r3)
  295. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  296. mfspr r11, SPRN_MD_TWC /* ....and get the pte address */
  297. lwz r10, 0(r11) /* Get the pte */
  298. ori r10, r10, _PAGE_ACCESSED
  299. stw r10, 0(r11)
  300. /* The Linux PTE won't go exactly into the MMU TLB.
  301. * Software indicator bits 21, 22 and 28 must be clear.
  302. * Software indicator bits 24, 25, 26, and 27 must be
  303. * set. All other Linux PTE bits control the behavior
  304. * of the MMU.
  305. */
  306. 2: li r11, 0x00f0
  307. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  308. DO_8xx_CPU6(0x2d80, r3)
  309. mtspr SPRN_MI_RPN, r10 /* Update TLB entry */
  310. mfspr r10, SPRN_M_TW /* Restore registers */
  311. lwz r11, 0(r0)
  312. mtcr r11
  313. lwz r11, 4(r0)
  314. #ifdef CONFIG_8xx_CPU6
  315. lwz r3, 8(r0)
  316. #endif
  317. rfi
  318. . = 0x1200
  319. DataStoreTLBMiss:
  320. stw r3, 8(r0)
  321. DO_8xx_CPU6(0x3f80, r3)
  322. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  323. mfcr r10
  324. stw r10, 0(r0)
  325. stw r11, 4(r0)
  326. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  327. /* If we are faulting a kernel address, we have to use the
  328. * kernel page tables.
  329. */
  330. andi. r11, r10, 0x0800
  331. beq 3f
  332. lis r11, swapper_pg_dir@h
  333. ori r11, r11, swapper_pg_dir@l
  334. rlwimi r10, r11, 0, 2, 19
  335. stw r12, 16(r0)
  336. b LoadLargeDTLB
  337. 3:
  338. lwz r11, 0(r10) /* Get the level 1 entry */
  339. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  340. beq 2f /* If zero, don't try to find a pte */
  341. /* We have a pte table, so load fetch the pte from the table.
  342. */
  343. ori r11, r11, 1 /* Set valid bit in physical L2 page */
  344. DO_8xx_CPU6(0x3b80, r3)
  345. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  346. mfspr r10, SPRN_MD_TWC /* ....and get the pte address */
  347. lwz r10, 0(r10) /* Get the pte */
  348. /* Insert the Guarded flag into the TWC from the Linux PTE.
  349. * It is bit 27 of both the Linux PTE and the TWC (at least
  350. * I got that right :-). It will be better when we can put
  351. * this into the Linux pgd/pmd and load it in the operation
  352. * above.
  353. */
  354. rlwimi r11, r10, 0, 27, 27
  355. DO_8xx_CPU6(0x3b80, r3)
  356. mtspr SPRN_MD_TWC, r11
  357. mfspr r11, SPRN_MD_TWC /* get the pte address again */
  358. ori r10, r10, _PAGE_ACCESSED
  359. stw r10, 0(r11)
  360. /* The Linux PTE won't go exactly into the MMU TLB.
  361. * Software indicator bits 21, 22 and 28 must be clear.
  362. * Software indicator bits 24, 25, 26, and 27 must be
  363. * set. All other Linux PTE bits control the behavior
  364. * of the MMU.
  365. */
  366. 2: li r11, 0x00f0
  367. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  368. DO_8xx_CPU6(0x3d80, r3)
  369. mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
  370. mfspr r10, SPRN_M_TW /* Restore registers */
  371. lwz r11, 0(r0)
  372. mtcr r11
  373. lwz r11, 4(r0)
  374. lwz r3, 8(r0)
  375. rfi
  376. /* This is an instruction TLB error on the MPC8xx. This could be due
  377. * to many reasons, such as executing guarded memory or illegal instruction
  378. * addresses. There is nothing to do but handle a big time error fault.
  379. */
  380. . = 0x1300
  381. InstructionTLBError:
  382. b InstructionAccess
  383. LoadLargeDTLB:
  384. li r12, 0
  385. lwz r11, 0(r10) /* Get the level 1 entry */
  386. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  387. beq 3f /* If zero, don't try to find a pte */
  388. /* We have a pte table, so load fetch the pte from the table.
  389. */
  390. ori r11, r11, 1 /* Set valid bit in physical L2 page */
  391. DO_8xx_CPU6(0x3b80, r3)
  392. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  393. mfspr r10, SPRN_MD_TWC /* ....and get the pte address */
  394. lwz r10, 0(r10) /* Get the pte */
  395. /* Insert the Guarded flag into the TWC from the Linux PTE.
  396. * It is bit 27 of both the Linux PTE and the TWC (at least
  397. * I got that right :-). It will be better when we can put
  398. * this into the Linux pgd/pmd and load it in the operation
  399. * above.
  400. */
  401. rlwimi r11, r10, 0, 27, 27
  402. rlwimi r12, r10, 0, 0, 9 /* extract phys. addr */
  403. mfspr r3, SPRN_MD_EPN
  404. rlwinm r3, r3, 0, 0, 9 /* extract virtual address */
  405. tophys(r3, r3)
  406. cmpw r3, r12 /* only use 8M page if it is a direct
  407. kernel mapping */
  408. bne 1f
  409. ori r11, r11, MD_PS8MEG
  410. li r12, 1
  411. b 2f
  412. 1:
  413. li r12, 0 /* can't use 8MB TLB, so zero r12. */
  414. 2:
  415. DO_8xx_CPU6(0x3b80, r3)
  416. mtspr SPRN_MD_TWC, r11
  417. /* The Linux PTE won't go exactly into the MMU TLB.
  418. * Software indicator bits 21, 22 and 28 must be clear.
  419. * Software indicator bits 24, 25, 26, and 27 must be
  420. * set. All other Linux PTE bits control the behavior
  421. * of the MMU.
  422. */
  423. 3: li r11, 0x00f0
  424. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  425. cmpwi r12, 1
  426. bne 4f
  427. ori r10, r10, 0x8
  428. mfspr r12, SPRN_MD_EPN
  429. lis r3, 0xff80 /* 10-19 must be clear for 8MB TLB */
  430. ori r3, r3, 0x0fff
  431. and r12, r3, r12
  432. DO_8xx_CPU6(0x3780, r3)
  433. mtspr SPRN_MD_EPN, r12
  434. lis r3, 0xff80 /* 10-19 must be clear for 8MB TLB */
  435. ori r3, r3, 0x0fff
  436. and r10, r3, r10
  437. 4:
  438. DO_8xx_CPU6(0x3d80, r3)
  439. mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
  440. mfspr r10, SPRN_M_TW /* Restore registers */
  441. lwz r11, 0(r0)
  442. mtcr r11
  443. lwz r11, 4(r0)
  444. lwz r12, 16(r0)
  445. #ifdef CONFIG_8xx_CPU6
  446. lwz r3, 8(r0)
  447. #endif
  448. rfi
  449. /* This is the data TLB error on the MPC8xx. This could be due to
  450. * many reasons, including a dirty update to a pte. We can catch that
  451. * one here, but anything else is an error. First, we track down the
  452. * Linux pte. If it is valid, write access is allowed, but the
  453. * page dirty bit is not set, we will set it and reload the TLB. For
  454. * any other case, we bail out to a higher level function that can
  455. * handle it.
  456. */
  457. . = 0x1400
  458. DataTLBError:
  459. #ifdef CONFIG_8xx_CPU6
  460. stw r3, 8(r0)
  461. #endif
  462. DO_8xx_CPU6(0x3f80, r3)
  463. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  464. mfcr r10
  465. stw r10, 0(r0)
  466. stw r11, 4(r0)
  467. /* First, make sure this was a store operation.
  468. */
  469. mfspr r10, SPRN_DSISR
  470. andis. r11, r10, 0x0200 /* If set, indicates store op */
  471. beq 2f
  472. /* The EA of a data TLB miss is automatically stored in the MD_EPN
  473. * register. The EA of a data TLB error is automatically stored in
  474. * the DAR, but not the MD_EPN register. We must copy the 20 most
  475. * significant bits of the EA from the DAR to MD_EPN before we
  476. * start walking the page tables. We also need to copy the CASID
  477. * value from the M_CASID register.
  478. * Addendum: The EA of a data TLB error is _supposed_ to be stored
  479. * in DAR, but it seems that this doesn't happen in some cases, such
  480. * as when the error is due to a dcbi instruction to a page with a
  481. * TLB that doesn't have the changed bit set. In such cases, there
  482. * does not appear to be any way to recover the EA of the error
  483. * since it is neither in DAR nor MD_EPN. As a workaround, the
  484. * _PAGE_HWWRITE bit is set for all kernel data pages when the PTEs
  485. * are initialized in mapin_ram(). This will avoid the problem,
  486. * assuming we only use the dcbi instruction on kernel addresses.
  487. */
  488. mfspr r10, SPRN_DAR
  489. rlwinm r11, r10, 0, 0, 19
  490. ori r11, r11, MD_EVALID
  491. mfspr r10, SPRN_M_CASID
  492. rlwimi r11, r10, 0, 28, 31
  493. DO_8xx_CPU6(0x3780, r3)
  494. mtspr SPRN_MD_EPN, r11
  495. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  496. /* If we are faulting a kernel address, we have to use the
  497. * kernel page tables.
  498. */
  499. andi. r11, r10, 0x0800
  500. beq 3f
  501. lis r11, swapper_pg_dir@h
  502. ori r11, r11, swapper_pg_dir@l
  503. rlwimi r10, r11, 0, 2, 19
  504. 3:
  505. lwz r11, 0(r10) /* Get the level 1 entry */
  506. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  507. beq 2f /* If zero, bail */
  508. /* We have a pte table, so fetch the pte from the table.
  509. */
  510. ori r11, r11, 1 /* Set valid bit in physical L2 page */
  511. DO_8xx_CPU6(0x3b80, r3)
  512. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  513. mfspr r11, SPRN_MD_TWC /* ....and get the pte address */
  514. lwz r10, 0(r11) /* Get the pte */
  515. andi. r11, r10, _PAGE_RW /* Is it writeable? */
  516. beq 2f /* Bail out if not */
  517. /* Update 'changed', among others.
  518. */
  519. ori r10, r10, _PAGE_DIRTY|_PAGE_ACCESSED|_PAGE_HWWRITE
  520. mfspr r11, SPRN_MD_TWC /* Get pte address again */
  521. stw r10, 0(r11) /* and update pte in table */
  522. /* The Linux PTE won't go exactly into the MMU TLB.
  523. * Software indicator bits 21, 22 and 28 must be clear.
  524. * Software indicator bits 24, 25, 26, and 27 must be
  525. * set. All other Linux PTE bits control the behavior
  526. * of the MMU.
  527. */
  528. li r11, 0x00f0
  529. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  530. DO_8xx_CPU6(0x3d80, r3)
  531. mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
  532. mfspr r10, SPRN_M_TW /* Restore registers */
  533. lwz r11, 0(r0)
  534. mtcr r11
  535. lwz r11, 4(r0)
  536. #ifdef CONFIG_8xx_CPU6
  537. lwz r3, 8(r0)
  538. #endif
  539. rfi
  540. 2:
  541. mfspr r10, SPRN_M_TW /* Restore registers */
  542. lwz r11, 0(r0)
  543. mtcr r11
  544. lwz r11, 4(r0)
  545. #ifdef CONFIG_8xx_CPU6
  546. lwz r3, 8(r0)
  547. #endif
  548. b DataAccess
  549. EXCEPTION(0x1500, Trap_15, unknown_exception, EXC_XFER_EE)
  550. EXCEPTION(0x1600, Trap_16, unknown_exception, EXC_XFER_EE)
  551. EXCEPTION(0x1700, Trap_17, unknown_exception, EXC_XFER_EE)
  552. EXCEPTION(0x1800, Trap_18, unknown_exception, EXC_XFER_EE)
  553. EXCEPTION(0x1900, Trap_19, unknown_exception, EXC_XFER_EE)
  554. EXCEPTION(0x1a00, Trap_1a, unknown_exception, EXC_XFER_EE)
  555. EXCEPTION(0x1b00, Trap_1b, unknown_exception, EXC_XFER_EE)
  556. /* On the MPC8xx, these next four traps are used for development
  557. * support of breakpoints and such. Someday I will get around to
  558. * using them.
  559. */
  560. EXCEPTION(0x1c00, Trap_1c, unknown_exception, EXC_XFER_EE)
  561. EXCEPTION(0x1d00, Trap_1d, unknown_exception, EXC_XFER_EE)
  562. EXCEPTION(0x1e00, Trap_1e, unknown_exception, EXC_XFER_EE)
  563. EXCEPTION(0x1f00, Trap_1f, unknown_exception, EXC_XFER_EE)
  564. . = 0x2000
  565. .globl giveup_fpu
  566. giveup_fpu:
  567. blr
  568. /*
  569. * This is where the main kernel code starts.
  570. */
  571. start_here:
  572. /* ptr to current */
  573. lis r2,init_task@h
  574. ori r2,r2,init_task@l
  575. /* ptr to phys current thread */
  576. tophys(r4,r2)
  577. addi r4,r4,THREAD /* init task's THREAD */
  578. mtspr SPRN_SPRG3,r4
  579. li r3,0
  580. mtspr SPRN_SPRG2,r3 /* 0 => r1 has kernel sp */
  581. /* stack */
  582. lis r1,init_thread_union@ha
  583. addi r1,r1,init_thread_union@l
  584. li r0,0
  585. stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
  586. bl early_init /* We have to do this with MMU on */
  587. /*
  588. * Decide what sort of machine this is and initialize the MMU.
  589. */
  590. mr r3,r31
  591. mr r4,r30
  592. mr r5,r29
  593. mr r6,r28
  594. mr r7,r27
  595. bl machine_init
  596. bl MMU_init
  597. /*
  598. * Go back to running unmapped so we can load up new values
  599. * and change to using our exception vectors.
  600. * On the 8xx, all we have to do is invalidate the TLB to clear
  601. * the old 8M byte TLB mappings and load the page table base register.
  602. */
  603. /* The right way to do this would be to track it down through
  604. * init's THREAD like the context switch code does, but this is
  605. * easier......until someone changes init's static structures.
  606. */
  607. lis r6, swapper_pg_dir@h
  608. ori r6, r6, swapper_pg_dir@l
  609. tophys(r6,r6)
  610. #ifdef CONFIG_8xx_CPU6
  611. lis r4, cpu6_errata_word@h
  612. ori r4, r4, cpu6_errata_word@l
  613. li r3, 0x3980
  614. stw r3, 12(r4)
  615. lwz r3, 12(r4)
  616. #endif
  617. mtspr SPRN_M_TWB, r6
  618. lis r4,2f@h
  619. ori r4,r4,2f@l
  620. tophys(r4,r4)
  621. li r3,MSR_KERNEL & ~(MSR_IR|MSR_DR)
  622. mtspr SPRN_SRR0,r4
  623. mtspr SPRN_SRR1,r3
  624. rfi
  625. /* Load up the kernel context */
  626. 2:
  627. SYNC /* Force all PTE updates to finish */
  628. tlbia /* Clear all TLB entries */
  629. sync /* wait for tlbia/tlbie to finish */
  630. TLBSYNC /* ... on all CPUs */
  631. /* set up the PTE pointers for the Abatron bdiGDB.
  632. */
  633. tovirt(r6,r6)
  634. lis r5, abatron_pteptrs@h
  635. ori r5, r5, abatron_pteptrs@l
  636. stw r5, 0xf0(r0) /* Must match your Abatron config file */
  637. tophys(r5,r5)
  638. stw r6, 0(r5)
  639. /* Now turn on the MMU for real! */
  640. li r4,MSR_KERNEL
  641. lis r3,start_kernel@h
  642. ori r3,r3,start_kernel@l
  643. mtspr SPRN_SRR0,r3
  644. mtspr SPRN_SRR1,r4
  645. rfi /* enable MMU and jump to start_kernel */
  646. /* Set up the initial MMU state so we can do the first level of
  647. * kernel initialization. This maps the first 8 MBytes of memory 1:1
  648. * virtual to physical. Also, set the cache mode since that is defined
  649. * by TLB entries and perform any additional mapping (like of the IMMR).
  650. * If configured to pin some TLBs, we pin the first 8 Mbytes of kernel,
  651. * 24 Mbytes of data, and the 8M IMMR space. Anything not covered by
  652. * these mappings is mapped by page tables.
  653. */
  654. initial_mmu:
  655. tlbia /* Invalidate all TLB entries */
  656. #ifdef CONFIG_PIN_TLB
  657. lis r8, MI_RSV4I@h
  658. ori r8, r8, 0x1c00
  659. #else
  660. li r8, 0
  661. #endif
  662. mtspr SPRN_MI_CTR, r8 /* Set instruction MMU control */
  663. #ifdef CONFIG_PIN_TLB
  664. lis r10, (MD_RSV4I | MD_RESETVAL)@h
  665. ori r10, r10, 0x1c00
  666. mr r8, r10
  667. #else
  668. lis r10, MD_RESETVAL@h
  669. #endif
  670. #ifndef CONFIG_8xx_COPYBACK
  671. oris r10, r10, MD_WTDEF@h
  672. #endif
  673. mtspr SPRN_MD_CTR, r10 /* Set data TLB control */
  674. /* Now map the lower 8 Meg into the TLBs. For this quick hack,
  675. * we can load the instruction and data TLB registers with the
  676. * same values.
  677. */
  678. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  679. ori r8, r8, MI_EVALID /* Mark it valid */
  680. mtspr SPRN_MI_EPN, r8
  681. mtspr SPRN_MD_EPN, r8
  682. li r8, MI_PS8MEG /* Set 8M byte page */
  683. ori r8, r8, MI_SVALID /* Make it valid */
  684. mtspr SPRN_MI_TWC, r8
  685. mtspr SPRN_MD_TWC, r8
  686. li r8, MI_BOOTINIT /* Create RPN for address 0 */
  687. mtspr SPRN_MI_RPN, r8 /* Store TLB entry */
  688. mtspr SPRN_MD_RPN, r8
  689. lis r8, MI_Kp@h /* Set the protection mode */
  690. mtspr SPRN_MI_AP, r8
  691. mtspr SPRN_MD_AP, r8
  692. /* Map another 8 MByte at the IMMR to get the processor
  693. * internal registers (among other things).
  694. */
  695. #ifdef CONFIG_PIN_TLB
  696. addi r10, r10, 0x0100
  697. mtspr SPRN_MD_CTR, r10
  698. #endif
  699. mfspr r9, 638 /* Get current IMMR */
  700. andis. r9, r9, 0xff80 /* Get 8Mbyte boundary */
  701. mr r8, r9 /* Create vaddr for TLB */
  702. ori r8, r8, MD_EVALID /* Mark it valid */
  703. mtspr SPRN_MD_EPN, r8
  704. li r8, MD_PS8MEG /* Set 8M byte page */
  705. ori r8, r8, MD_SVALID /* Make it valid */
  706. mtspr SPRN_MD_TWC, r8
  707. mr r8, r9 /* Create paddr for TLB */
  708. ori r8, r8, MI_BOOTINIT|0x2 /* Inhibit cache -- Cort */
  709. mtspr SPRN_MD_RPN, r8
  710. #ifdef CONFIG_PIN_TLB
  711. /* Map two more 8M kernel data pages.
  712. */
  713. addi r10, r10, 0x0100
  714. mtspr SPRN_MD_CTR, r10
  715. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  716. addis r8, r8, 0x0080 /* Add 8M */
  717. ori r8, r8, MI_EVALID /* Mark it valid */
  718. mtspr SPRN_MD_EPN, r8
  719. li r9, MI_PS8MEG /* Set 8M byte page */
  720. ori r9, r9, MI_SVALID /* Make it valid */
  721. mtspr SPRN_MD_TWC, r9
  722. li r11, MI_BOOTINIT /* Create RPN for address 0 */
  723. addis r11, r11, 0x0080 /* Add 8M */
  724. mtspr SPRN_MD_RPN, r11
  725. addi r10, r10, 0x0100
  726. mtspr SPRN_MD_CTR, r10
  727. addis r8, r8, 0x0080 /* Add 8M */
  728. mtspr SPRN_MD_EPN, r8
  729. mtspr SPRN_MD_TWC, r9
  730. addis r11, r11, 0x0080 /* Add 8M */
  731. mtspr SPRN_MD_RPN, r11
  732. #endif
  733. /* Since the cache is enabled according to the information we
  734. * just loaded into the TLB, invalidate and enable the caches here.
  735. * We should probably check/set other modes....later.
  736. */
  737. lis r8, IDC_INVALL@h
  738. mtspr SPRN_IC_CST, r8
  739. mtspr SPRN_DC_CST, r8
  740. lis r8, IDC_ENABLE@h
  741. mtspr SPRN_IC_CST, r8
  742. #ifdef CONFIG_8xx_COPYBACK
  743. mtspr SPRN_DC_CST, r8
  744. #else
  745. /* For a debug option, I left this here to easily enable
  746. * the write through cache mode
  747. */
  748. lis r8, DC_SFWT@h
  749. mtspr SPRN_DC_CST, r8
  750. lis r8, IDC_ENABLE@h
  751. mtspr SPRN_DC_CST, r8
  752. #endif
  753. blr
  754. /*
  755. * Set up to use a given MMU context.
  756. * r3 is context number, r4 is PGD pointer.
  757. *
  758. * We place the physical address of the new task page directory loaded
  759. * into the MMU base register, and set the ASID compare register with
  760. * the new "context."
  761. */
  762. _GLOBAL(set_context)
  763. #ifdef CONFIG_BDI_SWITCH
  764. /* Context switch the PTE pointer for the Abatron BDI2000.
  765. * The PGDIR is passed as second argument.
  766. */
  767. lis r5, KERNELBASE@h
  768. lwz r5, 0xf0(r5)
  769. stw r4, 0x4(r5)
  770. #endif
  771. #ifdef CONFIG_8xx_CPU6
  772. lis r6, cpu6_errata_word@h
  773. ori r6, r6, cpu6_errata_word@l
  774. tophys (r4, r4)
  775. li r7, 0x3980
  776. stw r7, 12(r6)
  777. lwz r7, 12(r6)
  778. mtspr SPRN_M_TWB, r4 /* Update MMU base address */
  779. li r7, 0x3380
  780. stw r7, 12(r6)
  781. lwz r7, 12(r6)
  782. mtspr SPRN_M_CASID, r3 /* Update context */
  783. #else
  784. mtspr SPRN_M_CASID,r3 /* Update context */
  785. tophys (r4, r4)
  786. mtspr SPRN_M_TWB, r4 /* and pgd */
  787. #endif
  788. SYNC
  789. blr
  790. #ifdef CONFIG_8xx_CPU6
  791. /* It's here because it is unique to the 8xx.
  792. * It is important we get called with interrupts disabled. I used to
  793. * do that, but it appears that all code that calls this already had
  794. * interrupt disabled.
  795. */
  796. .globl set_dec_cpu6
  797. set_dec_cpu6:
  798. lis r7, cpu6_errata_word@h
  799. ori r7, r7, cpu6_errata_word@l
  800. li r4, 0x2c00
  801. stw r4, 8(r7)
  802. lwz r4, 8(r7)
  803. mtspr 22, r3 /* Update Decrementer */
  804. SYNC
  805. blr
  806. #endif
  807. /*
  808. * We put a few things here that have to be page-aligned.
  809. * This stuff goes at the beginning of the data segment,
  810. * which is page-aligned.
  811. */
  812. .data
  813. .globl sdata
  814. sdata:
  815. .globl empty_zero_page
  816. empty_zero_page:
  817. .space 4096
  818. .globl swapper_pg_dir
  819. swapper_pg_dir:
  820. .space 4096
  821. /*
  822. * This space gets a copy of optional info passed to us by the bootstrap
  823. * Used to pass parameters into the kernel like root=/dev/sda1, etc.
  824. */
  825. .globl cmd_line
  826. cmd_line:
  827. .space 512
  828. /* Room for two PTE table poiners, usually the kernel and current user
  829. * pointer to their respective root page table (pgdir).
  830. */
  831. abatron_pteptrs:
  832. .space 8
  833. #ifdef CONFIG_8xx_CPU6
  834. .globl cpu6_errata_word
  835. cpu6_errata_word:
  836. .space 16
  837. #endif