sim_smp.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137
  1. /*
  2. * Copyright (C) 2005 MIPS Technologies, Inc. All rights reserved.
  3. *
  4. * This program is free software; you can distribute it and/or modify it
  5. * under the terms of the GNU General Public License (Version 2) as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  11. * for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along
  14. * with this program; if not, write to the Free Software Foundation, Inc.,
  15. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  16. *
  17. */
  18. /*
  19. * Simulator Platform-specific hooks for SMP operation
  20. */
  21. #include <linux/config.h>
  22. #include <linux/kernel.h>
  23. #include <linux/sched.h>
  24. #include <linux/cpumask.h>
  25. #include <linux/interrupt.h>
  26. #include <asm/atomic.h>
  27. #include <asm/cpu.h>
  28. #include <asm/processor.h>
  29. #include <asm/system.h>
  30. #include <asm/hardirq.h>
  31. #include <asm/mmu_context.h>
  32. #include <asm/smp.h>
  33. #ifdef CONFIG_MIPS_MT_SMTC
  34. #include <asm/smtc_ipi.h>
  35. #endif /* CONFIG_MIPS_MT_SMTC */
  36. /* VPE/SMP Prototype implements platform interfaces directly */
  37. #if !defined(CONFIG_MIPS_MT_SMP)
  38. /*
  39. * Cause the specified action to be performed on a targeted "CPU"
  40. */
  41. void core_send_ipi(int cpu, unsigned int action)
  42. {
  43. #ifdef CONFIG_MIPS_MT_SMTC
  44. smtc_send_ipi(cpu, LINUX_SMP_IPI, action);
  45. #endif /* CONFIG_MIPS_MT_SMTC */
  46. /* "CPU" may be TC of same VPE, VPE of same CPU, or different CPU */
  47. }
  48. /*
  49. * Detect available CPUs/VPEs/TCs and populate phys_cpu_present_map
  50. */
  51. void __init prom_build_cpu_map(void)
  52. {
  53. #ifdef CONFIG_MIPS_MT_SMTC
  54. int nextslot;
  55. /*
  56. * As of November, 2004, MIPSsim only simulates one core
  57. * at a time. However, that core may be a MIPS MT core
  58. * with multiple virtual processors and thread contexts.
  59. */
  60. if (read_c0_config3() & (1<<2)) {
  61. nextslot = mipsmt_build_cpu_map(1);
  62. }
  63. #endif /* CONFIG_MIPS_MT_SMTC */
  64. }
  65. /*
  66. * Platform "CPU" startup hook
  67. */
  68. void prom_boot_secondary(int cpu, struct task_struct *idle)
  69. {
  70. #ifdef CONFIG_MIPS_MT_SMTC
  71. smtc_boot_secondary(cpu, idle);
  72. #endif /* CONFIG_MIPS_MT_SMTC */
  73. }
  74. /*
  75. * Post-config but pre-boot cleanup entry point
  76. */
  77. void prom_init_secondary(void)
  78. {
  79. #ifdef CONFIG_MIPS_MT_SMTC
  80. void smtc_init_secondary(void);
  81. smtc_init_secondary();
  82. #endif /* CONFIG_MIPS_MT_SMTC */
  83. }
  84. /*
  85. * Platform SMP pre-initialization
  86. */
  87. void prom_prepare_cpus(unsigned int max_cpus)
  88. {
  89. #ifdef CONFIG_MIPS_MT_SMTC
  90. /*
  91. * As noted above, we can assume a single CPU for now
  92. * but it may be multithreaded.
  93. */
  94. if (read_c0_config3() & (1<<2)) {
  95. mipsmt_prepare_cpus(max_cpus);
  96. }
  97. #endif /* CONFIG_MIPS_MT_SMTC */
  98. }
  99. /*
  100. * SMP initialization finalization entry point
  101. */
  102. void prom_smp_finish(void)
  103. {
  104. #ifdef CONFIG_MIPS_MT_SMTC
  105. smtc_smp_finish();
  106. #endif /* CONFIG_MIPS_MT_SMTC */
  107. }
  108. /*
  109. * Hook for after all CPUs are online
  110. */
  111. void prom_cpus_done(void)
  112. {
  113. #ifdef CONFIG_MIPS_MT_SMTC
  114. #endif /* CONFIG_MIPS_MT_SMTC */
  115. }
  116. #endif /* CONFIG_MIPS32R2_MT_SMP */