time.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472
  1. /*
  2. *
  3. * Copyright (C) 2001 MontaVista Software, ppopov@mvista.com
  4. * Copied and modified Carsten Langgaard's time.c
  5. *
  6. * Carsten Langgaard, carstenl@mips.com
  7. * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
  8. *
  9. * ########################################################################
  10. *
  11. * This program is free software; you can distribute it and/or modify it
  12. * under the terms of the GNU General Public License (Version 2) as
  13. * published by the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  18. * for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along
  21. * with this program; if not, write to the Free Software Foundation, Inc.,
  22. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  23. *
  24. * ########################################################################
  25. *
  26. * Setting up the clock on the MIPS boards.
  27. *
  28. * Update. Always configure the kernel with CONFIG_NEW_TIME_C. This
  29. * will use the user interface gettimeofday() functions from the
  30. * arch/mips/kernel/time.c, and we provide the clock interrupt processing
  31. * and the timer offset compute functions. If CONFIG_PM is selected,
  32. * we also ensure the 32KHz timer is available. -- Dan
  33. */
  34. #include <linux/types.h>
  35. #include <linux/config.h>
  36. #include <linux/init.h>
  37. #include <linux/kernel_stat.h>
  38. #include <linux/sched.h>
  39. #include <linux/spinlock.h>
  40. #include <linux/hardirq.h>
  41. #include <asm/compiler.h>
  42. #include <asm/mipsregs.h>
  43. #include <asm/ptrace.h>
  44. #include <asm/time.h>
  45. #include <asm/div64.h>
  46. #include <asm/mach-au1x00/au1000.h>
  47. #include <linux/mc146818rtc.h>
  48. #include <linux/timex.h>
  49. extern void do_softirq(void);
  50. extern volatile unsigned long wall_jiffies;
  51. unsigned long missed_heart_beats = 0;
  52. static unsigned long r4k_offset; /* Amount to increment compare reg each time */
  53. static unsigned long r4k_cur; /* What counter should be at next timer irq */
  54. int no_au1xxx_32khz;
  55. extern int allow_au1k_wait; /* default off for CP0 Counter */
  56. /* Cycle counter value at the previous timer interrupt.. */
  57. static unsigned int timerhi = 0, timerlo = 0;
  58. #ifdef CONFIG_PM
  59. #if HZ < 100 || HZ > 1000
  60. #error "unsupported HZ value! Must be in [100,1000]"
  61. #endif
  62. #define MATCH20_INC (328*100/HZ) /* magic number 328 is for HZ=100... */
  63. extern void startup_match20_interrupt(irqreturn_t (*handler)(int, void *, struct pt_regs *));
  64. static unsigned long last_pc0, last_match20;
  65. #endif
  66. static DEFINE_SPINLOCK(time_lock);
  67. static inline void ack_r4ktimer(unsigned long newval)
  68. {
  69. write_c0_compare(newval);
  70. }
  71. /*
  72. * There are a lot of conceptually broken versions of the MIPS timer interrupt
  73. * handler floating around. This one is rather different, but the algorithm
  74. * is provably more robust.
  75. */
  76. unsigned long wtimer;
  77. void mips_timer_interrupt(struct pt_regs *regs)
  78. {
  79. int irq = 63;
  80. unsigned long count;
  81. irq_enter();
  82. kstat_this_cpu.irqs[irq]++;
  83. if (r4k_offset == 0)
  84. goto null;
  85. do {
  86. count = read_c0_count();
  87. timerhi += (count < timerlo); /* Wrap around */
  88. timerlo = count;
  89. kstat_this_cpu.irqs[irq]++;
  90. do_timer(regs);
  91. #ifndef CONFIG_SMP
  92. update_process_times(user_mode(regs));
  93. #endif
  94. r4k_cur += r4k_offset;
  95. ack_r4ktimer(r4k_cur);
  96. } while (((unsigned long)read_c0_count()
  97. - r4k_cur) < 0x7fffffff);
  98. irq_exit();
  99. return;
  100. null:
  101. ack_r4ktimer(0);
  102. irq_exit();
  103. }
  104. #ifdef CONFIG_PM
  105. irqreturn_t counter0_irq(int irq, void *dev_id, struct pt_regs *regs)
  106. {
  107. unsigned long pc0;
  108. int time_elapsed;
  109. static int jiffie_drift = 0;
  110. if (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_M20) {
  111. /* should never happen! */
  112. printk(KERN_WARNING "counter 0 w status error\n");
  113. return IRQ_NONE;
  114. }
  115. pc0 = au_readl(SYS_TOYREAD);
  116. if (pc0 < last_match20) {
  117. /* counter overflowed */
  118. time_elapsed = (0xffffffff - last_match20) + pc0;
  119. }
  120. else {
  121. time_elapsed = pc0 - last_match20;
  122. }
  123. while (time_elapsed > 0) {
  124. do_timer(regs);
  125. #ifndef CONFIG_SMP
  126. update_process_times(user_mode(regs));
  127. #endif
  128. time_elapsed -= MATCH20_INC;
  129. last_match20 += MATCH20_INC;
  130. jiffie_drift++;
  131. }
  132. last_pc0 = pc0;
  133. au_writel(last_match20 + MATCH20_INC, SYS_TOYMATCH2);
  134. au_sync();
  135. /* our counter ticks at 10.009765625 ms/tick, we we're running
  136. * almost 10uS too slow per tick.
  137. */
  138. if (jiffie_drift >= 999) {
  139. jiffie_drift -= 999;
  140. do_timer(regs); /* increment jiffies by one */
  141. #ifndef CONFIG_SMP
  142. update_process_times(user_mode(regs));
  143. #endif
  144. }
  145. return IRQ_HANDLED;
  146. }
  147. /* When we wakeup from sleep, we have to "catch up" on all of the
  148. * timer ticks we have missed.
  149. */
  150. void
  151. wakeup_counter0_adjust(void)
  152. {
  153. unsigned long pc0;
  154. int time_elapsed;
  155. pc0 = au_readl(SYS_TOYREAD);
  156. if (pc0 < last_match20) {
  157. /* counter overflowed */
  158. time_elapsed = (0xffffffff - last_match20) + pc0;
  159. }
  160. else {
  161. time_elapsed = pc0 - last_match20;
  162. }
  163. while (time_elapsed > 0) {
  164. time_elapsed -= MATCH20_INC;
  165. last_match20 += MATCH20_INC;
  166. }
  167. last_pc0 = pc0;
  168. au_writel(last_match20 + MATCH20_INC, SYS_TOYMATCH2);
  169. au_sync();
  170. }
  171. /* This is just for debugging to set the timer for a sleep delay.
  172. */
  173. void
  174. wakeup_counter0_set(int ticks)
  175. {
  176. unsigned long pc0;
  177. pc0 = au_readl(SYS_TOYREAD);
  178. last_pc0 = pc0;
  179. au_writel(last_match20 + (MATCH20_INC * ticks), SYS_TOYMATCH2);
  180. au_sync();
  181. }
  182. #endif
  183. /* I haven't found anyone that doesn't use a 12 MHz source clock,
  184. * but just in case.....
  185. */
  186. #ifdef CONFIG_AU1000_SRC_CLK
  187. #define AU1000_SRC_CLK CONFIG_AU1000_SRC_CLK
  188. #else
  189. #define AU1000_SRC_CLK 12000000
  190. #endif
  191. /*
  192. * We read the real processor speed from the PLL. This is important
  193. * because it is more accurate than computing it from the 32KHz
  194. * counter, if it exists. If we don't have an accurate processor
  195. * speed, all of the peripherals that derive their clocks based on
  196. * this advertised speed will introduce error and sometimes not work
  197. * properly. This function is futher convoluted to still allow configurations
  198. * to do that in case they have really, really old silicon with a
  199. * write-only PLL register, that we need the 32KHz when power management
  200. * "wait" is enabled, and we need to detect if the 32KHz isn't present
  201. * but requested......got it? :-) -- Dan
  202. */
  203. unsigned long cal_r4koff(void)
  204. {
  205. unsigned long count;
  206. unsigned long cpu_speed;
  207. unsigned long flags;
  208. unsigned long counter;
  209. spin_lock_irqsave(&time_lock, flags);
  210. /* Power management cares if we don't have a 32KHz counter.
  211. */
  212. no_au1xxx_32khz = 0;
  213. counter = au_readl(SYS_COUNTER_CNTRL);
  214. if (counter & SYS_CNTRL_E0) {
  215. int trim_divide = 16;
  216. au_writel(counter | SYS_CNTRL_EN1, SYS_COUNTER_CNTRL);
  217. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_T1S);
  218. /* RTC now ticks at 32.768/16 kHz */
  219. au_writel(trim_divide-1, SYS_RTCTRIM);
  220. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_T1S);
  221. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_C1S);
  222. au_writel (0, SYS_TOYWRITE);
  223. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_C1S);
  224. #if defined(CONFIG_AU1000_USE32K)
  225. {
  226. unsigned long start, end;
  227. start = au_readl(SYS_RTCREAD);
  228. start += 2;
  229. /* wait for the beginning of a new tick
  230. */
  231. while (au_readl(SYS_RTCREAD) < start);
  232. /* Start r4k counter.
  233. */
  234. write_c0_count(0);
  235. /* Wait 0.5 seconds.
  236. */
  237. end = start + (32768 / trim_divide)/2;
  238. while (end > au_readl(SYS_RTCREAD));
  239. count = read_c0_count();
  240. cpu_speed = count * 2;
  241. }
  242. #else
  243. cpu_speed = (au_readl(SYS_CPUPLL) & 0x0000003f) *
  244. AU1000_SRC_CLK;
  245. count = cpu_speed / 2;
  246. #endif
  247. }
  248. else {
  249. /* The 32KHz oscillator isn't running, so assume there
  250. * isn't one and grab the processor speed from the PLL.
  251. * NOTE: some old silicon doesn't allow reading the PLL.
  252. */
  253. cpu_speed = (au_readl(SYS_CPUPLL) & 0x0000003f) * AU1000_SRC_CLK;
  254. count = cpu_speed / 2;
  255. no_au1xxx_32khz = 1;
  256. }
  257. mips_hpt_frequency = count;
  258. // Equation: Baudrate = CPU / (SD * 2 * CLKDIV * 16)
  259. set_au1x00_uart_baud_base(cpu_speed / (2 * ((int)(au_readl(SYS_POWERCTRL)&0x03) + 2) * 16));
  260. spin_unlock_irqrestore(&time_lock, flags);
  261. return (cpu_speed / HZ);
  262. }
  263. /* This is for machines which generate the exact clock. */
  264. #define USECS_PER_JIFFY (1000000/HZ)
  265. #define USECS_PER_JIFFY_FRAC (0x100000000LL*1000000/HZ&0xffffffff)
  266. static unsigned long
  267. div64_32(unsigned long v1, unsigned long v2, unsigned long v3)
  268. {
  269. unsigned long r0;
  270. do_div64_32(r0, v1, v2, v3);
  271. return r0;
  272. }
  273. static unsigned long do_fast_cp0_gettimeoffset(void)
  274. {
  275. u32 count;
  276. unsigned long res, tmp;
  277. unsigned long r0;
  278. /* Last jiffy when do_fast_gettimeoffset() was called. */
  279. static unsigned long last_jiffies=0;
  280. unsigned long quotient;
  281. /*
  282. * Cached "1/(clocks per usec)*2^32" value.
  283. * It has to be recalculated once each jiffy.
  284. */
  285. static unsigned long cached_quotient=0;
  286. tmp = jiffies;
  287. quotient = cached_quotient;
  288. if (tmp && last_jiffies != tmp) {
  289. last_jiffies = tmp;
  290. if (last_jiffies != 0) {
  291. r0 = div64_32(timerhi, timerlo, tmp);
  292. quotient = div64_32(USECS_PER_JIFFY, USECS_PER_JIFFY_FRAC, r0);
  293. cached_quotient = quotient;
  294. }
  295. }
  296. /* Get last timer tick in absolute kernel time */
  297. count = read_c0_count();
  298. /* .. relative to previous jiffy (32 bits is enough) */
  299. count -= timerlo;
  300. __asm__("multu\t%1,%2\n\t"
  301. "mfhi\t%0"
  302. : "=r" (res)
  303. : "r" (count), "r" (quotient)
  304. : "hi", "lo", GCC_REG_ACCUM);
  305. /*
  306. * Due to possible jiffies inconsistencies, we need to check
  307. * the result so that we'll get a timer that is monotonic.
  308. */
  309. if (res >= USECS_PER_JIFFY)
  310. res = USECS_PER_JIFFY-1;
  311. return res;
  312. }
  313. #ifdef CONFIG_PM
  314. static unsigned long do_fast_pm_gettimeoffset(void)
  315. {
  316. unsigned long pc0;
  317. unsigned long offset;
  318. pc0 = au_readl(SYS_TOYREAD);
  319. au_sync();
  320. offset = pc0 - last_pc0;
  321. if (offset > 2*MATCH20_INC) {
  322. printk("huge offset %x, last_pc0 %x last_match20 %x pc0 %x\n",
  323. (unsigned)offset, (unsigned)last_pc0,
  324. (unsigned)last_match20, (unsigned)pc0);
  325. }
  326. offset = (unsigned long)((offset * 305) / 10);
  327. return offset;
  328. }
  329. #endif
  330. void au1xxx_timer_setup(struct irqaction *irq)
  331. {
  332. unsigned int est_freq;
  333. extern unsigned long (*do_gettimeoffset)(void);
  334. printk("calculating r4koff... ");
  335. r4k_offset = cal_r4koff();
  336. printk("%08lx(%d)\n", r4k_offset, (int) r4k_offset);
  337. //est_freq = 2*r4k_offset*HZ;
  338. est_freq = r4k_offset*HZ;
  339. est_freq += 5000; /* round */
  340. est_freq -= est_freq%10000;
  341. printk("CPU frequency %d.%02d MHz\n", est_freq/1000000,
  342. (est_freq%1000000)*100/1000000);
  343. set_au1x00_speed(est_freq);
  344. set_au1x00_lcd_clock(); // program the LCD clock
  345. r4k_cur = (read_c0_count() + r4k_offset);
  346. write_c0_compare(r4k_cur);
  347. #ifdef CONFIG_PM
  348. /*
  349. * setup counter 0, since it keeps ticking after a
  350. * 'wait' instruction has been executed. The CP0 timer and
  351. * counter 1 do NOT continue running after 'wait'
  352. *
  353. * It's too early to call request_irq() here, so we handle
  354. * counter 0 interrupt as a special irq and it doesn't show
  355. * up under /proc/interrupts.
  356. *
  357. * Check to ensure we really have a 32KHz oscillator before
  358. * we do this.
  359. */
  360. if (no_au1xxx_32khz) {
  361. unsigned int c0_status;
  362. printk("WARNING: no 32KHz clock found.\n");
  363. do_gettimeoffset = do_fast_cp0_gettimeoffset;
  364. /* Ensure we get CPO_COUNTER interrupts.
  365. */
  366. c0_status = read_c0_status();
  367. c0_status |= IE_IRQ5;
  368. write_c0_status(c0_status);
  369. }
  370. else {
  371. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_C0S);
  372. au_writel(0, SYS_TOYWRITE);
  373. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_C0S);
  374. au_writel(au_readl(SYS_WAKEMSK) | (1<<8), SYS_WAKEMSK);
  375. au_writel(~0, SYS_WAKESRC);
  376. au_sync();
  377. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_M20);
  378. /* setup match20 to interrupt once every HZ */
  379. last_pc0 = last_match20 = au_readl(SYS_TOYREAD);
  380. au_writel(last_match20 + MATCH20_INC, SYS_TOYMATCH2);
  381. au_sync();
  382. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_M20);
  383. startup_match20_interrupt(counter0_irq);
  384. do_gettimeoffset = do_fast_pm_gettimeoffset;
  385. /* We can use the real 'wait' instruction.
  386. */
  387. allow_au1k_wait = 1;
  388. }
  389. #else
  390. /* We have to do this here instead of in timer_init because
  391. * the generic code in arch/mips/kernel/time.c will write
  392. * over our function pointer.
  393. */
  394. do_gettimeoffset = do_fast_cp0_gettimeoffset;
  395. #endif
  396. }
  397. void __init au1xxx_time_init(void)
  398. {
  399. }