smpboot.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  5. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  6. *
  7. * Much of the core SMP work is based on previous work by Thomas Radke, to
  8. * whom a great many thanks are extended.
  9. *
  10. * Thanks to Intel for making available several different Pentium,
  11. * Pentium Pro and Pentium-II/Xeon MP machines.
  12. * Original development of Linux SMP code supported by Caldera.
  13. *
  14. * This code is released under the GNU General Public License version 2 or
  15. * later.
  16. *
  17. * Fixes
  18. * Felix Koop : NR_CPUS used properly
  19. * Jose Renau : Handle single CPU case.
  20. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  21. * Greg Wright : Fix for kernel stacks panic.
  22. * Erich Boleyn : MP v1.4 and additional changes.
  23. * Matthias Sattler : Changes for 2.1 kernel map.
  24. * Michel Lespinasse : Changes for 2.1 kernel map.
  25. * Michael Chastain : Change trampoline.S to gnu as.
  26. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  27. * Ingo Molnar : Added APIC timers, based on code
  28. * from Jose Renau
  29. * Ingo Molnar : various cleanups and rewrites
  30. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  31. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  32. * Martin J. Bligh : Added support for multi-quad systems
  33. * Dave Jones : Report invalid combinations of Athlon CPUs.
  34. * Rusty Russell : Hacked into shape for new "hotplug" boot process. */
  35. #include <linux/module.h>
  36. #include <linux/config.h>
  37. #include <linux/init.h>
  38. #include <linux/kernel.h>
  39. #include <linux/mm.h>
  40. #include <linux/sched.h>
  41. #include <linux/kernel_stat.h>
  42. #include <linux/smp_lock.h>
  43. #include <linux/bootmem.h>
  44. #include <linux/notifier.h>
  45. #include <linux/cpu.h>
  46. #include <linux/percpu.h>
  47. #include <linux/delay.h>
  48. #include <linux/mc146818rtc.h>
  49. #include <asm/tlbflush.h>
  50. #include <asm/desc.h>
  51. #include <asm/arch_hooks.h>
  52. #include <mach_apic.h>
  53. #include <mach_wakecpu.h>
  54. #include <smpboot_hooks.h>
  55. /* Set if we find a B stepping CPU */
  56. static int __devinitdata smp_b_stepping;
  57. /* Number of siblings per CPU package */
  58. int smp_num_siblings = 1;
  59. #ifdef CONFIG_X86_HT
  60. EXPORT_SYMBOL(smp_num_siblings);
  61. #endif
  62. /* Package ID of each logical CPU */
  63. int phys_proc_id[NR_CPUS] __read_mostly = {[0 ... NR_CPUS-1] = BAD_APICID};
  64. /* Core ID of each logical CPU */
  65. int cpu_core_id[NR_CPUS] __read_mostly = {[0 ... NR_CPUS-1] = BAD_APICID};
  66. /* Last level cache ID of each logical CPU */
  67. int cpu_llc_id[NR_CPUS] __cpuinitdata = {[0 ... NR_CPUS-1] = BAD_APICID};
  68. /* representing HT siblings of each logical CPU */
  69. cpumask_t cpu_sibling_map[NR_CPUS] __read_mostly;
  70. EXPORT_SYMBOL(cpu_sibling_map);
  71. /* representing HT and core siblings of each logical CPU */
  72. cpumask_t cpu_core_map[NR_CPUS] __read_mostly;
  73. EXPORT_SYMBOL(cpu_core_map);
  74. /* bitmap of online cpus */
  75. cpumask_t cpu_online_map __read_mostly;
  76. EXPORT_SYMBOL(cpu_online_map);
  77. cpumask_t cpu_callin_map;
  78. cpumask_t cpu_callout_map;
  79. EXPORT_SYMBOL(cpu_callout_map);
  80. cpumask_t cpu_possible_map;
  81. EXPORT_SYMBOL(cpu_possible_map);
  82. static cpumask_t smp_commenced_mask;
  83. /* TSC's upper 32 bits can't be written in eariler CPU (before prescott), there
  84. * is no way to resync one AP against BP. TBD: for prescott and above, we
  85. * should use IA64's algorithm
  86. */
  87. static int __devinitdata tsc_sync_disabled;
  88. /* Per CPU bogomips and other parameters */
  89. struct cpuinfo_x86 cpu_data[NR_CPUS] __cacheline_aligned;
  90. EXPORT_SYMBOL(cpu_data);
  91. u8 x86_cpu_to_apicid[NR_CPUS] __read_mostly =
  92. { [0 ... NR_CPUS-1] = 0xff };
  93. EXPORT_SYMBOL(x86_cpu_to_apicid);
  94. /*
  95. * Trampoline 80x86 program as an array.
  96. */
  97. extern unsigned char trampoline_data [];
  98. extern unsigned char trampoline_end [];
  99. static unsigned char *trampoline_base;
  100. static int trampoline_exec;
  101. static void map_cpu_to_logical_apicid(void);
  102. /* State of each CPU. */
  103. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  104. /*
  105. * Currently trivial. Write the real->protected mode
  106. * bootstrap into the page concerned. The caller
  107. * has made sure it's suitably aligned.
  108. */
  109. static unsigned long __devinit setup_trampoline(void)
  110. {
  111. memcpy(trampoline_base, trampoline_data, trampoline_end - trampoline_data);
  112. return virt_to_phys(trampoline_base);
  113. }
  114. /*
  115. * We are called very early to get the low memory for the
  116. * SMP bootup trampoline page.
  117. */
  118. void __init smp_alloc_memory(void)
  119. {
  120. trampoline_base = (void *) alloc_bootmem_low_pages(PAGE_SIZE);
  121. /*
  122. * Has to be in very low memory so we can execute
  123. * real-mode AP code.
  124. */
  125. if (__pa(trampoline_base) >= 0x9F000)
  126. BUG();
  127. /*
  128. * Make the SMP trampoline executable:
  129. */
  130. trampoline_exec = set_kernel_exec((unsigned long)trampoline_base, 1);
  131. }
  132. /*
  133. * The bootstrap kernel entry code has set these up. Save them for
  134. * a given CPU
  135. */
  136. static void __devinit smp_store_cpu_info(int id)
  137. {
  138. struct cpuinfo_x86 *c = cpu_data + id;
  139. *c = boot_cpu_data;
  140. if (id!=0)
  141. identify_cpu(c);
  142. /*
  143. * Mask B, Pentium, but not Pentium MMX
  144. */
  145. if (c->x86_vendor == X86_VENDOR_INTEL &&
  146. c->x86 == 5 &&
  147. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  148. c->x86_model <= 3)
  149. /*
  150. * Remember we have B step Pentia with bugs
  151. */
  152. smp_b_stepping = 1;
  153. /*
  154. * Certain Athlons might work (for various values of 'work') in SMP
  155. * but they are not certified as MP capable.
  156. */
  157. if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
  158. /* Athlon 660/661 is valid. */
  159. if ((c->x86_model==6) && ((c->x86_mask==0) || (c->x86_mask==1)))
  160. goto valid_k7;
  161. /* Duron 670 is valid */
  162. if ((c->x86_model==7) && (c->x86_mask==0))
  163. goto valid_k7;
  164. /*
  165. * Athlon 662, Duron 671, and Athlon >model 7 have capability bit.
  166. * It's worth noting that the A5 stepping (662) of some Athlon XP's
  167. * have the MP bit set.
  168. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for more.
  169. */
  170. if (((c->x86_model==6) && (c->x86_mask>=2)) ||
  171. ((c->x86_model==7) && (c->x86_mask>=1)) ||
  172. (c->x86_model> 7))
  173. if (cpu_has_mp)
  174. goto valid_k7;
  175. /* If we get here, it's not a certified SMP capable AMD system. */
  176. add_taint(TAINT_UNSAFE_SMP);
  177. }
  178. valid_k7:
  179. ;
  180. }
  181. /*
  182. * TSC synchronization.
  183. *
  184. * We first check whether all CPUs have their TSC's synchronized,
  185. * then we print a warning if not, and always resync.
  186. */
  187. static atomic_t tsc_start_flag = ATOMIC_INIT(0);
  188. static atomic_t tsc_count_start = ATOMIC_INIT(0);
  189. static atomic_t tsc_count_stop = ATOMIC_INIT(0);
  190. static unsigned long long tsc_values[NR_CPUS];
  191. #define NR_LOOPS 5
  192. static void __init synchronize_tsc_bp (void)
  193. {
  194. int i;
  195. unsigned long long t0;
  196. unsigned long long sum, avg;
  197. long long delta;
  198. unsigned int one_usec;
  199. int buggy = 0;
  200. printk(KERN_INFO "checking TSC synchronization across %u CPUs: ", num_booting_cpus());
  201. /* convert from kcyc/sec to cyc/usec */
  202. one_usec = cpu_khz / 1000;
  203. atomic_set(&tsc_start_flag, 1);
  204. wmb();
  205. /*
  206. * We loop a few times to get a primed instruction cache,
  207. * then the last pass is more or less synchronized and
  208. * the BP and APs set their cycle counters to zero all at
  209. * once. This reduces the chance of having random offsets
  210. * between the processors, and guarantees that the maximum
  211. * delay between the cycle counters is never bigger than
  212. * the latency of information-passing (cachelines) between
  213. * two CPUs.
  214. */
  215. for (i = 0; i < NR_LOOPS; i++) {
  216. /*
  217. * all APs synchronize but they loop on '== num_cpus'
  218. */
  219. while (atomic_read(&tsc_count_start) != num_booting_cpus()-1)
  220. mb();
  221. atomic_set(&tsc_count_stop, 0);
  222. wmb();
  223. /*
  224. * this lets the APs save their current TSC:
  225. */
  226. atomic_inc(&tsc_count_start);
  227. rdtscll(tsc_values[smp_processor_id()]);
  228. /*
  229. * We clear the TSC in the last loop:
  230. */
  231. if (i == NR_LOOPS-1)
  232. write_tsc(0, 0);
  233. /*
  234. * Wait for all APs to leave the synchronization point:
  235. */
  236. while (atomic_read(&tsc_count_stop) != num_booting_cpus()-1)
  237. mb();
  238. atomic_set(&tsc_count_start, 0);
  239. wmb();
  240. atomic_inc(&tsc_count_stop);
  241. }
  242. sum = 0;
  243. for (i = 0; i < NR_CPUS; i++) {
  244. if (cpu_isset(i, cpu_callout_map)) {
  245. t0 = tsc_values[i];
  246. sum += t0;
  247. }
  248. }
  249. avg = sum;
  250. do_div(avg, num_booting_cpus());
  251. sum = 0;
  252. for (i = 0; i < NR_CPUS; i++) {
  253. if (!cpu_isset(i, cpu_callout_map))
  254. continue;
  255. delta = tsc_values[i] - avg;
  256. if (delta < 0)
  257. delta = -delta;
  258. /*
  259. * We report bigger than 2 microseconds clock differences.
  260. */
  261. if (delta > 2*one_usec) {
  262. long realdelta;
  263. if (!buggy) {
  264. buggy = 1;
  265. printk("\n");
  266. }
  267. realdelta = delta;
  268. do_div(realdelta, one_usec);
  269. if (tsc_values[i] < avg)
  270. realdelta = -realdelta;
  271. if (realdelta > 0)
  272. printk(KERN_INFO "CPU#%d had %ld usecs TSC "
  273. "skew, fixed it up.\n", i, realdelta);
  274. }
  275. sum += delta;
  276. }
  277. if (!buggy)
  278. printk("passed.\n");
  279. }
  280. static void __init synchronize_tsc_ap (void)
  281. {
  282. int i;
  283. /*
  284. * Not every cpu is online at the time
  285. * this gets called, so we first wait for the BP to
  286. * finish SMP initialization:
  287. */
  288. while (!atomic_read(&tsc_start_flag)) mb();
  289. for (i = 0; i < NR_LOOPS; i++) {
  290. atomic_inc(&tsc_count_start);
  291. while (atomic_read(&tsc_count_start) != num_booting_cpus())
  292. mb();
  293. rdtscll(tsc_values[smp_processor_id()]);
  294. if (i == NR_LOOPS-1)
  295. write_tsc(0, 0);
  296. atomic_inc(&tsc_count_stop);
  297. while (atomic_read(&tsc_count_stop) != num_booting_cpus()) mb();
  298. }
  299. }
  300. #undef NR_LOOPS
  301. extern void calibrate_delay(void);
  302. static atomic_t init_deasserted;
  303. static void __devinit smp_callin(void)
  304. {
  305. int cpuid, phys_id;
  306. unsigned long timeout;
  307. /*
  308. * If waken up by an INIT in an 82489DX configuration
  309. * we may get here before an INIT-deassert IPI reaches
  310. * our local APIC. We have to wait for the IPI or we'll
  311. * lock up on an APIC access.
  312. */
  313. wait_for_init_deassert(&init_deasserted);
  314. /*
  315. * (This works even if the APIC is not enabled.)
  316. */
  317. phys_id = GET_APIC_ID(apic_read(APIC_ID));
  318. cpuid = smp_processor_id();
  319. if (cpu_isset(cpuid, cpu_callin_map)) {
  320. printk("huh, phys CPU#%d, CPU#%d already present??\n",
  321. phys_id, cpuid);
  322. BUG();
  323. }
  324. Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  325. /*
  326. * STARTUP IPIs are fragile beasts as they might sometimes
  327. * trigger some glue motherboard logic. Complete APIC bus
  328. * silence for 1 second, this overestimates the time the
  329. * boot CPU is spending to send the up to 2 STARTUP IPIs
  330. * by a factor of two. This should be enough.
  331. */
  332. /*
  333. * Waiting 2s total for startup (udelay is not yet working)
  334. */
  335. timeout = jiffies + 2*HZ;
  336. while (time_before(jiffies, timeout)) {
  337. /*
  338. * Has the boot CPU finished it's STARTUP sequence?
  339. */
  340. if (cpu_isset(cpuid, cpu_callout_map))
  341. break;
  342. rep_nop();
  343. }
  344. if (!time_before(jiffies, timeout)) {
  345. printk("BUG: CPU%d started up but did not get a callout!\n",
  346. cpuid);
  347. BUG();
  348. }
  349. /*
  350. * the boot CPU has finished the init stage and is spinning
  351. * on callin_map until we finish. We are free to set up this
  352. * CPU, first the APIC. (this is probably redundant on most
  353. * boards)
  354. */
  355. Dprintk("CALLIN, before setup_local_APIC().\n");
  356. smp_callin_clear_local_apic();
  357. setup_local_APIC();
  358. map_cpu_to_logical_apicid();
  359. /*
  360. * Get our bogomips.
  361. */
  362. calibrate_delay();
  363. Dprintk("Stack at about %p\n",&cpuid);
  364. /*
  365. * Save our processor parameters
  366. */
  367. smp_store_cpu_info(cpuid);
  368. disable_APIC_timer();
  369. /*
  370. * Allow the master to continue.
  371. */
  372. cpu_set(cpuid, cpu_callin_map);
  373. /*
  374. * Synchronize the TSC with the BP
  375. */
  376. if (cpu_has_tsc && cpu_khz && !tsc_sync_disabled)
  377. synchronize_tsc_ap();
  378. }
  379. static int cpucount;
  380. /* maps the cpu to the sched domain representing multi-core */
  381. cpumask_t cpu_coregroup_map(int cpu)
  382. {
  383. struct cpuinfo_x86 *c = cpu_data + cpu;
  384. /*
  385. * For perf, we return last level cache shared map.
  386. * TBD: when power saving sched policy is added, we will return
  387. * cpu_core_map when power saving policy is enabled
  388. */
  389. return c->llc_shared_map;
  390. }
  391. /* representing cpus for which sibling maps can be computed */
  392. static cpumask_t cpu_sibling_setup_map;
  393. static inline void
  394. set_cpu_sibling_map(int cpu)
  395. {
  396. int i;
  397. struct cpuinfo_x86 *c = cpu_data;
  398. cpu_set(cpu, cpu_sibling_setup_map);
  399. if (smp_num_siblings > 1) {
  400. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  401. if (phys_proc_id[cpu] == phys_proc_id[i] &&
  402. cpu_core_id[cpu] == cpu_core_id[i]) {
  403. cpu_set(i, cpu_sibling_map[cpu]);
  404. cpu_set(cpu, cpu_sibling_map[i]);
  405. cpu_set(i, cpu_core_map[cpu]);
  406. cpu_set(cpu, cpu_core_map[i]);
  407. cpu_set(i, c[cpu].llc_shared_map);
  408. cpu_set(cpu, c[i].llc_shared_map);
  409. }
  410. }
  411. } else {
  412. cpu_set(cpu, cpu_sibling_map[cpu]);
  413. }
  414. cpu_set(cpu, c[cpu].llc_shared_map);
  415. if (current_cpu_data.x86_max_cores == 1) {
  416. cpu_core_map[cpu] = cpu_sibling_map[cpu];
  417. c[cpu].booted_cores = 1;
  418. return;
  419. }
  420. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  421. if (cpu_llc_id[cpu] != BAD_APICID &&
  422. cpu_llc_id[cpu] == cpu_llc_id[i]) {
  423. cpu_set(i, c[cpu].llc_shared_map);
  424. cpu_set(cpu, c[i].llc_shared_map);
  425. }
  426. if (phys_proc_id[cpu] == phys_proc_id[i]) {
  427. cpu_set(i, cpu_core_map[cpu]);
  428. cpu_set(cpu, cpu_core_map[i]);
  429. /*
  430. * Does this new cpu bringup a new core?
  431. */
  432. if (cpus_weight(cpu_sibling_map[cpu]) == 1) {
  433. /*
  434. * for each core in package, increment
  435. * the booted_cores for this new cpu
  436. */
  437. if (first_cpu(cpu_sibling_map[i]) == i)
  438. c[cpu].booted_cores++;
  439. /*
  440. * increment the core count for all
  441. * the other cpus in this package
  442. */
  443. if (i != cpu)
  444. c[i].booted_cores++;
  445. } else if (i != cpu && !c[cpu].booted_cores)
  446. c[cpu].booted_cores = c[i].booted_cores;
  447. }
  448. }
  449. }
  450. /*
  451. * Activate a secondary processor.
  452. */
  453. static void __devinit start_secondary(void *unused)
  454. {
  455. /*
  456. * Dont put anything before smp_callin(), SMP
  457. * booting is too fragile that we want to limit the
  458. * things done here to the most necessary things.
  459. */
  460. cpu_init();
  461. preempt_disable();
  462. smp_callin();
  463. while (!cpu_isset(smp_processor_id(), smp_commenced_mask))
  464. rep_nop();
  465. setup_secondary_APIC_clock();
  466. if (nmi_watchdog == NMI_IO_APIC) {
  467. disable_8259A_irq(0);
  468. enable_NMI_through_LVT0(NULL);
  469. enable_8259A_irq(0);
  470. }
  471. enable_APIC_timer();
  472. /*
  473. * low-memory mappings have been cleared, flush them from
  474. * the local TLBs too.
  475. */
  476. local_flush_tlb();
  477. /* This must be done before setting cpu_online_map */
  478. set_cpu_sibling_map(raw_smp_processor_id());
  479. wmb();
  480. /*
  481. * We need to hold call_lock, so there is no inconsistency
  482. * between the time smp_call_function() determines number of
  483. * IPI receipients, and the time when the determination is made
  484. * for which cpus receive the IPI. Holding this
  485. * lock helps us to not include this cpu in a currently in progress
  486. * smp_call_function().
  487. */
  488. lock_ipi_call_lock();
  489. cpu_set(smp_processor_id(), cpu_online_map);
  490. unlock_ipi_call_lock();
  491. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  492. /* We can take interrupts now: we're officially "up". */
  493. local_irq_enable();
  494. wmb();
  495. cpu_idle();
  496. }
  497. /*
  498. * Everything has been set up for the secondary
  499. * CPUs - they just need to reload everything
  500. * from the task structure
  501. * This function must not return.
  502. */
  503. void __devinit initialize_secondary(void)
  504. {
  505. /*
  506. * We don't actually need to load the full TSS,
  507. * basically just the stack pointer and the eip.
  508. */
  509. asm volatile(
  510. "movl %0,%%esp\n\t"
  511. "jmp *%1"
  512. :
  513. :"r" (current->thread.esp),"r" (current->thread.eip));
  514. }
  515. extern struct {
  516. void * esp;
  517. unsigned short ss;
  518. } stack_start;
  519. #ifdef CONFIG_NUMA
  520. /* which logical CPUs are on which nodes */
  521. cpumask_t node_2_cpu_mask[MAX_NUMNODES] __read_mostly =
  522. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  523. /* which node each logical CPU is on */
  524. int cpu_2_node[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  525. EXPORT_SYMBOL(cpu_2_node);
  526. /* set up a mapping between cpu and node. */
  527. static inline void map_cpu_to_node(int cpu, int node)
  528. {
  529. printk("Mapping cpu %d to node %d\n", cpu, node);
  530. cpu_set(cpu, node_2_cpu_mask[node]);
  531. cpu_2_node[cpu] = node;
  532. }
  533. /* undo a mapping between cpu and node. */
  534. static inline void unmap_cpu_to_node(int cpu)
  535. {
  536. int node;
  537. printk("Unmapping cpu %d from all nodes\n", cpu);
  538. for (node = 0; node < MAX_NUMNODES; node ++)
  539. cpu_clear(cpu, node_2_cpu_mask[node]);
  540. cpu_2_node[cpu] = 0;
  541. }
  542. #else /* !CONFIG_NUMA */
  543. #define map_cpu_to_node(cpu, node) ({})
  544. #define unmap_cpu_to_node(cpu) ({})
  545. #endif /* CONFIG_NUMA */
  546. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = BAD_APICID };
  547. static void map_cpu_to_logical_apicid(void)
  548. {
  549. int cpu = smp_processor_id();
  550. int apicid = logical_smp_processor_id();
  551. cpu_2_logical_apicid[cpu] = apicid;
  552. map_cpu_to_node(cpu, apicid_to_node(apicid));
  553. }
  554. static void unmap_cpu_to_logical_apicid(int cpu)
  555. {
  556. cpu_2_logical_apicid[cpu] = BAD_APICID;
  557. unmap_cpu_to_node(cpu);
  558. }
  559. #if APIC_DEBUG
  560. static inline void __inquire_remote_apic(int apicid)
  561. {
  562. int i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  563. char *names[] = { "ID", "VERSION", "SPIV" };
  564. int timeout, status;
  565. printk("Inquiring remote APIC #%d...\n", apicid);
  566. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  567. printk("... APIC #%d %s: ", apicid, names[i]);
  568. /*
  569. * Wait for idle.
  570. */
  571. apic_wait_icr_idle();
  572. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
  573. apic_write_around(APIC_ICR, APIC_DM_REMRD | regs[i]);
  574. timeout = 0;
  575. do {
  576. udelay(100);
  577. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  578. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  579. switch (status) {
  580. case APIC_ICR_RR_VALID:
  581. status = apic_read(APIC_RRR);
  582. printk("%08x\n", status);
  583. break;
  584. default:
  585. printk("failed\n");
  586. }
  587. }
  588. }
  589. #endif
  590. #ifdef WAKE_SECONDARY_VIA_NMI
  591. /*
  592. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  593. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  594. * won't ... remember to clear down the APIC, etc later.
  595. */
  596. static int __devinit
  597. wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
  598. {
  599. unsigned long send_status = 0, accept_status = 0;
  600. int timeout, maxlvt;
  601. /* Target chip */
  602. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
  603. /* Boot on the stack */
  604. /* Kick the second */
  605. apic_write_around(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
  606. Dprintk("Waiting for send to finish...\n");
  607. timeout = 0;
  608. do {
  609. Dprintk("+");
  610. udelay(100);
  611. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  612. } while (send_status && (timeout++ < 1000));
  613. /*
  614. * Give the other CPU some time to accept the IPI.
  615. */
  616. udelay(200);
  617. /*
  618. * Due to the Pentium erratum 3AP.
  619. */
  620. maxlvt = get_maxlvt();
  621. if (maxlvt > 3) {
  622. apic_read_around(APIC_SPIV);
  623. apic_write(APIC_ESR, 0);
  624. }
  625. accept_status = (apic_read(APIC_ESR) & 0xEF);
  626. Dprintk("NMI sent.\n");
  627. if (send_status)
  628. printk("APIC never delivered???\n");
  629. if (accept_status)
  630. printk("APIC delivery error (%lx).\n", accept_status);
  631. return (send_status | accept_status);
  632. }
  633. #endif /* WAKE_SECONDARY_VIA_NMI */
  634. #ifdef WAKE_SECONDARY_VIA_INIT
  635. static int __devinit
  636. wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
  637. {
  638. unsigned long send_status = 0, accept_status = 0;
  639. int maxlvt, timeout, num_starts, j;
  640. /*
  641. * Be paranoid about clearing APIC errors.
  642. */
  643. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  644. apic_read_around(APIC_SPIV);
  645. apic_write(APIC_ESR, 0);
  646. apic_read(APIC_ESR);
  647. }
  648. Dprintk("Asserting INIT.\n");
  649. /*
  650. * Turn INIT on target chip
  651. */
  652. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  653. /*
  654. * Send IPI
  655. */
  656. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
  657. | APIC_DM_INIT);
  658. Dprintk("Waiting for send to finish...\n");
  659. timeout = 0;
  660. do {
  661. Dprintk("+");
  662. udelay(100);
  663. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  664. } while (send_status && (timeout++ < 1000));
  665. mdelay(10);
  666. Dprintk("Deasserting INIT.\n");
  667. /* Target chip */
  668. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  669. /* Send IPI */
  670. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
  671. Dprintk("Waiting for send to finish...\n");
  672. timeout = 0;
  673. do {
  674. Dprintk("+");
  675. udelay(100);
  676. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  677. } while (send_status && (timeout++ < 1000));
  678. atomic_set(&init_deasserted, 1);
  679. /*
  680. * Should we send STARTUP IPIs ?
  681. *
  682. * Determine this based on the APIC version.
  683. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  684. */
  685. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  686. num_starts = 2;
  687. else
  688. num_starts = 0;
  689. /*
  690. * Run STARTUP IPI loop.
  691. */
  692. Dprintk("#startup loops: %d.\n", num_starts);
  693. maxlvt = get_maxlvt();
  694. for (j = 1; j <= num_starts; j++) {
  695. Dprintk("Sending STARTUP #%d.\n",j);
  696. apic_read_around(APIC_SPIV);
  697. apic_write(APIC_ESR, 0);
  698. apic_read(APIC_ESR);
  699. Dprintk("After apic_write.\n");
  700. /*
  701. * STARTUP IPI
  702. */
  703. /* Target chip */
  704. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  705. /* Boot on the stack */
  706. /* Kick the second */
  707. apic_write_around(APIC_ICR, APIC_DM_STARTUP
  708. | (start_eip >> 12));
  709. /*
  710. * Give the other CPU some time to accept the IPI.
  711. */
  712. udelay(300);
  713. Dprintk("Startup point 1.\n");
  714. Dprintk("Waiting for send to finish...\n");
  715. timeout = 0;
  716. do {
  717. Dprintk("+");
  718. udelay(100);
  719. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  720. } while (send_status && (timeout++ < 1000));
  721. /*
  722. * Give the other CPU some time to accept the IPI.
  723. */
  724. udelay(200);
  725. /*
  726. * Due to the Pentium erratum 3AP.
  727. */
  728. if (maxlvt > 3) {
  729. apic_read_around(APIC_SPIV);
  730. apic_write(APIC_ESR, 0);
  731. }
  732. accept_status = (apic_read(APIC_ESR) & 0xEF);
  733. if (send_status || accept_status)
  734. break;
  735. }
  736. Dprintk("After Startup.\n");
  737. if (send_status)
  738. printk("APIC never delivered???\n");
  739. if (accept_status)
  740. printk("APIC delivery error (%lx).\n", accept_status);
  741. return (send_status | accept_status);
  742. }
  743. #endif /* WAKE_SECONDARY_VIA_INIT */
  744. extern cpumask_t cpu_initialized;
  745. static inline int alloc_cpu_id(void)
  746. {
  747. cpumask_t tmp_map;
  748. int cpu;
  749. cpus_complement(tmp_map, cpu_present_map);
  750. cpu = first_cpu(tmp_map);
  751. if (cpu >= NR_CPUS)
  752. return -ENODEV;
  753. return cpu;
  754. }
  755. #ifdef CONFIG_HOTPLUG_CPU
  756. static struct task_struct * __devinitdata cpu_idle_tasks[NR_CPUS];
  757. static inline struct task_struct * alloc_idle_task(int cpu)
  758. {
  759. struct task_struct *idle;
  760. if ((idle = cpu_idle_tasks[cpu]) != NULL) {
  761. /* initialize thread_struct. we really want to avoid destroy
  762. * idle tread
  763. */
  764. idle->thread.esp = (unsigned long)task_pt_regs(idle);
  765. init_idle(idle, cpu);
  766. return idle;
  767. }
  768. idle = fork_idle(cpu);
  769. if (!IS_ERR(idle))
  770. cpu_idle_tasks[cpu] = idle;
  771. return idle;
  772. }
  773. #else
  774. #define alloc_idle_task(cpu) fork_idle(cpu)
  775. #endif
  776. static int __devinit do_boot_cpu(int apicid, int cpu)
  777. /*
  778. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  779. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  780. * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
  781. */
  782. {
  783. struct task_struct *idle;
  784. unsigned long boot_error;
  785. int timeout;
  786. unsigned long start_eip;
  787. unsigned short nmi_high = 0, nmi_low = 0;
  788. ++cpucount;
  789. alternatives_smp_switch(1);
  790. /*
  791. * We can't use kernel_thread since we must avoid to
  792. * reschedule the child.
  793. */
  794. idle = alloc_idle_task(cpu);
  795. if (IS_ERR(idle))
  796. panic("failed fork for CPU %d", cpu);
  797. idle->thread.eip = (unsigned long) start_secondary;
  798. /* start_eip had better be page-aligned! */
  799. start_eip = setup_trampoline();
  800. /* So we see what's up */
  801. printk("Booting processor %d/%d eip %lx\n", cpu, apicid, start_eip);
  802. /* Stack for startup_32 can be just as for start_secondary onwards */
  803. stack_start.esp = (void *) idle->thread.esp;
  804. irq_ctx_init(cpu);
  805. /*
  806. * This grunge runs the startup process for
  807. * the targeted processor.
  808. */
  809. atomic_set(&init_deasserted, 0);
  810. Dprintk("Setting warm reset code and vector.\n");
  811. store_NMI_vector(&nmi_high, &nmi_low);
  812. smpboot_setup_warm_reset_vector(start_eip);
  813. /*
  814. * Starting actual IPI sequence...
  815. */
  816. boot_error = wakeup_secondary_cpu(apicid, start_eip);
  817. if (!boot_error) {
  818. /*
  819. * allow APs to start initializing.
  820. */
  821. Dprintk("Before Callout %d.\n", cpu);
  822. cpu_set(cpu, cpu_callout_map);
  823. Dprintk("After Callout %d.\n", cpu);
  824. /*
  825. * Wait 5s total for a response
  826. */
  827. for (timeout = 0; timeout < 50000; timeout++) {
  828. if (cpu_isset(cpu, cpu_callin_map))
  829. break; /* It has booted */
  830. udelay(100);
  831. }
  832. if (cpu_isset(cpu, cpu_callin_map)) {
  833. /* number CPUs logically, starting from 1 (BSP is 0) */
  834. Dprintk("OK.\n");
  835. printk("CPU%d: ", cpu);
  836. print_cpu_info(&cpu_data[cpu]);
  837. Dprintk("CPU has booted.\n");
  838. } else {
  839. boot_error= 1;
  840. if (*((volatile unsigned char *)trampoline_base)
  841. == 0xA5)
  842. /* trampoline started but...? */
  843. printk("Stuck ??\n");
  844. else
  845. /* trampoline code not run */
  846. printk("Not responding.\n");
  847. inquire_remote_apic(apicid);
  848. }
  849. }
  850. if (boot_error) {
  851. /* Try to put things back the way they were before ... */
  852. unmap_cpu_to_logical_apicid(cpu);
  853. cpu_clear(cpu, cpu_callout_map); /* was set here (do_boot_cpu()) */
  854. cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
  855. cpucount--;
  856. } else {
  857. x86_cpu_to_apicid[cpu] = apicid;
  858. cpu_set(cpu, cpu_present_map);
  859. }
  860. /* mark "stuck" area as not stuck */
  861. *((volatile unsigned long *)trampoline_base) = 0;
  862. return boot_error;
  863. }
  864. #ifdef CONFIG_HOTPLUG_CPU
  865. void cpu_exit_clear(void)
  866. {
  867. int cpu = raw_smp_processor_id();
  868. idle_task_exit();
  869. cpucount --;
  870. cpu_uninit();
  871. irq_ctx_exit(cpu);
  872. cpu_clear(cpu, cpu_callout_map);
  873. cpu_clear(cpu, cpu_callin_map);
  874. cpu_clear(cpu, smp_commenced_mask);
  875. unmap_cpu_to_logical_apicid(cpu);
  876. }
  877. struct warm_boot_cpu_info {
  878. struct completion *complete;
  879. int apicid;
  880. int cpu;
  881. };
  882. static void __cpuinit do_warm_boot_cpu(void *p)
  883. {
  884. struct warm_boot_cpu_info *info = p;
  885. do_boot_cpu(info->apicid, info->cpu);
  886. complete(info->complete);
  887. }
  888. static int __cpuinit __smp_prepare_cpu(int cpu)
  889. {
  890. DECLARE_COMPLETION(done);
  891. struct warm_boot_cpu_info info;
  892. struct work_struct task;
  893. int apicid, ret;
  894. apicid = x86_cpu_to_apicid[cpu];
  895. if (apicid == BAD_APICID) {
  896. ret = -ENODEV;
  897. goto exit;
  898. }
  899. info.complete = &done;
  900. info.apicid = apicid;
  901. info.cpu = cpu;
  902. INIT_WORK(&task, do_warm_boot_cpu, &info);
  903. tsc_sync_disabled = 1;
  904. /* init low mem mapping */
  905. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + USER_PGD_PTRS,
  906. KERNEL_PGD_PTRS);
  907. flush_tlb_all();
  908. schedule_work(&task);
  909. wait_for_completion(&done);
  910. tsc_sync_disabled = 0;
  911. zap_low_mappings();
  912. ret = 0;
  913. exit:
  914. return ret;
  915. }
  916. #endif
  917. static void smp_tune_scheduling (void)
  918. {
  919. unsigned long cachesize; /* kB */
  920. unsigned long bandwidth = 350; /* MB/s */
  921. /*
  922. * Rough estimation for SMP scheduling, this is the number of
  923. * cycles it takes for a fully memory-limited process to flush
  924. * the SMP-local cache.
  925. *
  926. * (For a P5 this pretty much means we will choose another idle
  927. * CPU almost always at wakeup time (this is due to the small
  928. * L1 cache), on PIIs it's around 50-100 usecs, depending on
  929. * the cache size)
  930. */
  931. if (!cpu_khz) {
  932. /*
  933. * this basically disables processor-affinity
  934. * scheduling on SMP without a TSC.
  935. */
  936. return;
  937. } else {
  938. cachesize = boot_cpu_data.x86_cache_size;
  939. if (cachesize == -1) {
  940. cachesize = 16; /* Pentiums, 2x8kB cache */
  941. bandwidth = 100;
  942. }
  943. max_cache_size = cachesize * 1024;
  944. }
  945. }
  946. /*
  947. * Cycle through the processors sending APIC IPIs to boot each.
  948. */
  949. static int boot_cpu_logical_apicid;
  950. /* Where the IO area was mapped on multiquad, always 0 otherwise */
  951. void *xquad_portio;
  952. #ifdef CONFIG_X86_NUMAQ
  953. EXPORT_SYMBOL(xquad_portio);
  954. #endif
  955. static void __init smp_boot_cpus(unsigned int max_cpus)
  956. {
  957. int apicid, cpu, bit, kicked;
  958. unsigned long bogosum = 0;
  959. /*
  960. * Setup boot CPU information
  961. */
  962. smp_store_cpu_info(0); /* Final full version of the data */
  963. printk("CPU%d: ", 0);
  964. print_cpu_info(&cpu_data[0]);
  965. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  966. boot_cpu_logical_apicid = logical_smp_processor_id();
  967. x86_cpu_to_apicid[0] = boot_cpu_physical_apicid;
  968. current_thread_info()->cpu = 0;
  969. smp_tune_scheduling();
  970. set_cpu_sibling_map(0);
  971. /*
  972. * If we couldn't find an SMP configuration at boot time,
  973. * get out of here now!
  974. */
  975. if (!smp_found_config && !acpi_lapic) {
  976. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  977. smpboot_clear_io_apic_irqs();
  978. phys_cpu_present_map = physid_mask_of_physid(0);
  979. if (APIC_init_uniprocessor())
  980. printk(KERN_NOTICE "Local APIC not detected."
  981. " Using dummy APIC emulation.\n");
  982. map_cpu_to_logical_apicid();
  983. cpu_set(0, cpu_sibling_map[0]);
  984. cpu_set(0, cpu_core_map[0]);
  985. return;
  986. }
  987. /*
  988. * Should not be necessary because the MP table should list the boot
  989. * CPU too, but we do it for the sake of robustness anyway.
  990. * Makes no sense to do this check in clustered apic mode, so skip it
  991. */
  992. if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
  993. printk("weird, boot CPU (#%d) not listed by the BIOS.\n",
  994. boot_cpu_physical_apicid);
  995. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  996. }
  997. /*
  998. * If we couldn't find a local APIC, then get out of here now!
  999. */
  1000. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) && !cpu_has_apic) {
  1001. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  1002. boot_cpu_physical_apicid);
  1003. printk(KERN_ERR "... forcing use of dummy APIC emulation. (tell your hw vendor)\n");
  1004. smpboot_clear_io_apic_irqs();
  1005. phys_cpu_present_map = physid_mask_of_physid(0);
  1006. cpu_set(0, cpu_sibling_map[0]);
  1007. cpu_set(0, cpu_core_map[0]);
  1008. return;
  1009. }
  1010. verify_local_APIC();
  1011. /*
  1012. * If SMP should be disabled, then really disable it!
  1013. */
  1014. if (!max_cpus) {
  1015. smp_found_config = 0;
  1016. printk(KERN_INFO "SMP mode deactivated, forcing use of dummy APIC emulation.\n");
  1017. smpboot_clear_io_apic_irqs();
  1018. phys_cpu_present_map = physid_mask_of_physid(0);
  1019. cpu_set(0, cpu_sibling_map[0]);
  1020. cpu_set(0, cpu_core_map[0]);
  1021. return;
  1022. }
  1023. connect_bsp_APIC();
  1024. setup_local_APIC();
  1025. map_cpu_to_logical_apicid();
  1026. setup_portio_remap();
  1027. /*
  1028. * Scan the CPU present map and fire up the other CPUs via do_boot_cpu
  1029. *
  1030. * In clustered apic mode, phys_cpu_present_map is a constructed thus:
  1031. * bits 0-3 are quad0, 4-7 are quad1, etc. A perverse twist on the
  1032. * clustered apic ID.
  1033. */
  1034. Dprintk("CPU present map: %lx\n", physids_coerce(phys_cpu_present_map));
  1035. kicked = 1;
  1036. for (bit = 0; kicked < NR_CPUS && bit < MAX_APICS; bit++) {
  1037. apicid = cpu_present_to_apicid(bit);
  1038. /*
  1039. * Don't even attempt to start the boot CPU!
  1040. */
  1041. if ((apicid == boot_cpu_apicid) || (apicid == BAD_APICID))
  1042. continue;
  1043. if (!check_apicid_present(bit))
  1044. continue;
  1045. if (max_cpus <= cpucount+1)
  1046. continue;
  1047. if (((cpu = alloc_cpu_id()) <= 0) || do_boot_cpu(apicid, cpu))
  1048. printk("CPU #%d not responding - cannot use it.\n",
  1049. apicid);
  1050. else
  1051. ++kicked;
  1052. }
  1053. /*
  1054. * Cleanup possible dangling ends...
  1055. */
  1056. smpboot_restore_warm_reset_vector();
  1057. /*
  1058. * Allow the user to impress friends.
  1059. */
  1060. Dprintk("Before bogomips.\n");
  1061. for (cpu = 0; cpu < NR_CPUS; cpu++)
  1062. if (cpu_isset(cpu, cpu_callout_map))
  1063. bogosum += cpu_data[cpu].loops_per_jiffy;
  1064. printk(KERN_INFO
  1065. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  1066. cpucount+1,
  1067. bogosum/(500000/HZ),
  1068. (bogosum/(5000/HZ))%100);
  1069. Dprintk("Before bogocount - setting activated=1.\n");
  1070. if (smp_b_stepping)
  1071. printk(KERN_WARNING "WARNING: SMP operation may be unreliable with B stepping processors.\n");
  1072. /*
  1073. * Don't taint if we are running SMP kernel on a single non-MP
  1074. * approved Athlon
  1075. */
  1076. if (tainted & TAINT_UNSAFE_SMP) {
  1077. if (cpucount)
  1078. printk (KERN_INFO "WARNING: This combination of AMD processors is not suitable for SMP.\n");
  1079. else
  1080. tainted &= ~TAINT_UNSAFE_SMP;
  1081. }
  1082. Dprintk("Boot done.\n");
  1083. /*
  1084. * construct cpu_sibling_map[], so that we can tell sibling CPUs
  1085. * efficiently.
  1086. */
  1087. for (cpu = 0; cpu < NR_CPUS; cpu++) {
  1088. cpus_clear(cpu_sibling_map[cpu]);
  1089. cpus_clear(cpu_core_map[cpu]);
  1090. }
  1091. cpu_set(0, cpu_sibling_map[0]);
  1092. cpu_set(0, cpu_core_map[0]);
  1093. smpboot_setup_io_apic();
  1094. setup_boot_APIC_clock();
  1095. /*
  1096. * Synchronize the TSC with the AP
  1097. */
  1098. if (cpu_has_tsc && cpucount && cpu_khz)
  1099. synchronize_tsc_bp();
  1100. }
  1101. /* These are wrappers to interface to the new boot process. Someone
  1102. who understands all this stuff should rewrite it properly. --RR 15/Jul/02 */
  1103. void __init smp_prepare_cpus(unsigned int max_cpus)
  1104. {
  1105. smp_commenced_mask = cpumask_of_cpu(0);
  1106. cpu_callin_map = cpumask_of_cpu(0);
  1107. mb();
  1108. smp_boot_cpus(max_cpus);
  1109. }
  1110. void __devinit smp_prepare_boot_cpu(void)
  1111. {
  1112. cpu_set(smp_processor_id(), cpu_online_map);
  1113. cpu_set(smp_processor_id(), cpu_callout_map);
  1114. cpu_set(smp_processor_id(), cpu_present_map);
  1115. cpu_set(smp_processor_id(), cpu_possible_map);
  1116. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  1117. }
  1118. #ifdef CONFIG_HOTPLUG_CPU
  1119. static void
  1120. remove_siblinginfo(int cpu)
  1121. {
  1122. int sibling;
  1123. struct cpuinfo_x86 *c = cpu_data;
  1124. for_each_cpu_mask(sibling, cpu_core_map[cpu]) {
  1125. cpu_clear(cpu, cpu_core_map[sibling]);
  1126. /*
  1127. * last thread sibling in this cpu core going down
  1128. */
  1129. if (cpus_weight(cpu_sibling_map[cpu]) == 1)
  1130. c[sibling].booted_cores--;
  1131. }
  1132. for_each_cpu_mask(sibling, cpu_sibling_map[cpu])
  1133. cpu_clear(cpu, cpu_sibling_map[sibling]);
  1134. cpus_clear(cpu_sibling_map[cpu]);
  1135. cpus_clear(cpu_core_map[cpu]);
  1136. phys_proc_id[cpu] = BAD_APICID;
  1137. cpu_core_id[cpu] = BAD_APICID;
  1138. cpu_clear(cpu, cpu_sibling_setup_map);
  1139. }
  1140. int __cpu_disable(void)
  1141. {
  1142. cpumask_t map = cpu_online_map;
  1143. int cpu = smp_processor_id();
  1144. /*
  1145. * Perhaps use cpufreq to drop frequency, but that could go
  1146. * into generic code.
  1147. *
  1148. * We won't take down the boot processor on i386 due to some
  1149. * interrupts only being able to be serviced by the BSP.
  1150. * Especially so if we're not using an IOAPIC -zwane
  1151. */
  1152. if (cpu == 0)
  1153. return -EBUSY;
  1154. clear_local_APIC();
  1155. /* Allow any queued timer interrupts to get serviced */
  1156. local_irq_enable();
  1157. mdelay(1);
  1158. local_irq_disable();
  1159. remove_siblinginfo(cpu);
  1160. cpu_clear(cpu, map);
  1161. fixup_irqs(map);
  1162. /* It's now safe to remove this processor from the online map */
  1163. cpu_clear(cpu, cpu_online_map);
  1164. return 0;
  1165. }
  1166. void __cpu_die(unsigned int cpu)
  1167. {
  1168. /* We don't do anything here: idle task is faking death itself. */
  1169. unsigned int i;
  1170. for (i = 0; i < 10; i++) {
  1171. /* They ack this in play_dead by setting CPU_DEAD */
  1172. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1173. printk ("CPU %d is now offline\n", cpu);
  1174. if (1 == num_online_cpus())
  1175. alternatives_smp_switch(0);
  1176. return;
  1177. }
  1178. msleep(100);
  1179. }
  1180. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1181. }
  1182. #else /* ... !CONFIG_HOTPLUG_CPU */
  1183. int __cpu_disable(void)
  1184. {
  1185. return -ENOSYS;
  1186. }
  1187. void __cpu_die(unsigned int cpu)
  1188. {
  1189. /* We said "no" in __cpu_disable */
  1190. BUG();
  1191. }
  1192. #endif /* CONFIG_HOTPLUG_CPU */
  1193. int __devinit __cpu_up(unsigned int cpu)
  1194. {
  1195. #ifdef CONFIG_HOTPLUG_CPU
  1196. int ret=0;
  1197. /*
  1198. * We do warm boot only on cpus that had booted earlier
  1199. * Otherwise cold boot is all handled from smp_boot_cpus().
  1200. * cpu_callin_map is set during AP kickstart process. Its reset
  1201. * when a cpu is taken offline from cpu_exit_clear().
  1202. */
  1203. if (!cpu_isset(cpu, cpu_callin_map))
  1204. ret = __smp_prepare_cpu(cpu);
  1205. if (ret)
  1206. return -EIO;
  1207. #endif
  1208. /* In case one didn't come up */
  1209. if (!cpu_isset(cpu, cpu_callin_map)) {
  1210. printk(KERN_DEBUG "skipping cpu%d, didn't come online\n", cpu);
  1211. local_irq_enable();
  1212. return -EIO;
  1213. }
  1214. local_irq_enable();
  1215. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  1216. /* Unleash the CPU! */
  1217. cpu_set(cpu, smp_commenced_mask);
  1218. while (!cpu_isset(cpu, cpu_online_map))
  1219. mb();
  1220. return 0;
  1221. }
  1222. void __init smp_cpus_done(unsigned int max_cpus)
  1223. {
  1224. #ifdef CONFIG_X86_IO_APIC
  1225. setup_ioapic_dest();
  1226. #endif
  1227. zap_low_mappings();
  1228. #ifndef CONFIG_HOTPLUG_CPU
  1229. /*
  1230. * Disable executability of the SMP trampoline:
  1231. */
  1232. set_kernel_exec((unsigned long)trampoline_base, trampoline_exec);
  1233. #endif
  1234. }
  1235. void __init smp_intr_init(void)
  1236. {
  1237. /*
  1238. * IRQ0 must be given a fixed assignment and initialized,
  1239. * because it's used before the IO-APIC is set up.
  1240. */
  1241. set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
  1242. /*
  1243. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  1244. * IPI, driven by wakeup.
  1245. */
  1246. set_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  1247. /* IPI for invalidation */
  1248. set_intr_gate(INVALIDATE_TLB_VECTOR, invalidate_interrupt);
  1249. /* IPI for generic function call */
  1250. set_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  1251. }