apic.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/config.h>
  17. #include <linux/init.h>
  18. #include <linux/mm.h>
  19. #include <linux/delay.h>
  20. #include <linux/bootmem.h>
  21. #include <linux/smp_lock.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/mc146818rtc.h>
  24. #include <linux/kernel_stat.h>
  25. #include <linux/sysdev.h>
  26. #include <linux/cpu.h>
  27. #include <linux/module.h>
  28. #include <asm/atomic.h>
  29. #include <asm/smp.h>
  30. #include <asm/mtrr.h>
  31. #include <asm/mpspec.h>
  32. #include <asm/desc.h>
  33. #include <asm/arch_hooks.h>
  34. #include <asm/hpet.h>
  35. #include <asm/i8253.h>
  36. #include <mach_apic.h>
  37. #include <mach_apicdef.h>
  38. #include <mach_ipi.h>
  39. #include "io_ports.h"
  40. /*
  41. * cpu_mask that denotes the CPUs that needs timer interrupt coming in as
  42. * IPIs in place of local APIC timers
  43. */
  44. static cpumask_t timer_bcast_ipi;
  45. /*
  46. * Knob to control our willingness to enable the local APIC.
  47. */
  48. int enable_local_apic __initdata = 0; /* -1=force-disable, +1=force-enable */
  49. /*
  50. * Debug level
  51. */
  52. int apic_verbosity;
  53. static void apic_pm_activate(void);
  54. int modern_apic(void)
  55. {
  56. unsigned int lvr, version;
  57. /* AMD systems use old APIC versions, so check the CPU */
  58. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  59. boot_cpu_data.x86 >= 0xf)
  60. return 1;
  61. lvr = apic_read(APIC_LVR);
  62. version = GET_APIC_VERSION(lvr);
  63. return version >= 0x14;
  64. }
  65. /*
  66. * 'what should we do if we get a hw irq event on an illegal vector'.
  67. * each architecture has to answer this themselves.
  68. */
  69. void ack_bad_irq(unsigned int irq)
  70. {
  71. printk("unexpected IRQ trap at vector %02x\n", irq);
  72. /*
  73. * Currently unexpected vectors happen only on SMP and APIC.
  74. * We _must_ ack these because every local APIC has only N
  75. * irq slots per priority level, and a 'hanging, unacked' IRQ
  76. * holds up an irq slot - in excessive cases (when multiple
  77. * unexpected vectors occur) that might lock up the APIC
  78. * completely.
  79. * But only ack when the APIC is enabled -AK
  80. */
  81. if (cpu_has_apic)
  82. ack_APIC_irq();
  83. }
  84. void __init apic_intr_init(void)
  85. {
  86. #ifdef CONFIG_SMP
  87. smp_intr_init();
  88. #endif
  89. /* self generated IPI for local APIC timer */
  90. set_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
  91. /* IPI vectors for APIC spurious and error interrupts */
  92. set_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
  93. set_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
  94. /* thermal monitor LVT interrupt */
  95. #ifdef CONFIG_X86_MCE_P4THERMAL
  96. set_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
  97. #endif
  98. }
  99. /* Using APIC to generate smp_local_timer_interrupt? */
  100. int using_apic_timer = 0;
  101. static int enabled_via_apicbase;
  102. void enable_NMI_through_LVT0 (void * dummy)
  103. {
  104. unsigned int v, ver;
  105. ver = apic_read(APIC_LVR);
  106. ver = GET_APIC_VERSION(ver);
  107. v = APIC_DM_NMI; /* unmask and set to NMI */
  108. if (!APIC_INTEGRATED(ver)) /* 82489DX */
  109. v |= APIC_LVT_LEVEL_TRIGGER;
  110. apic_write_around(APIC_LVT0, v);
  111. }
  112. int get_physical_broadcast(void)
  113. {
  114. if (modern_apic())
  115. return 0xff;
  116. else
  117. return 0xf;
  118. }
  119. int get_maxlvt(void)
  120. {
  121. unsigned int v, ver, maxlvt;
  122. v = apic_read(APIC_LVR);
  123. ver = GET_APIC_VERSION(v);
  124. /* 82489DXs do not report # of LVT entries. */
  125. maxlvt = APIC_INTEGRATED(ver) ? GET_APIC_MAXLVT(v) : 2;
  126. return maxlvt;
  127. }
  128. void clear_local_APIC(void)
  129. {
  130. int maxlvt;
  131. unsigned long v;
  132. maxlvt = get_maxlvt();
  133. /*
  134. * Masking an LVT entry on a P6 can trigger a local APIC error
  135. * if the vector is zero. Mask LVTERR first to prevent this.
  136. */
  137. if (maxlvt >= 3) {
  138. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  139. apic_write_around(APIC_LVTERR, v | APIC_LVT_MASKED);
  140. }
  141. /*
  142. * Careful: we have to set masks only first to deassert
  143. * any level-triggered sources.
  144. */
  145. v = apic_read(APIC_LVTT);
  146. apic_write_around(APIC_LVTT, v | APIC_LVT_MASKED);
  147. v = apic_read(APIC_LVT0);
  148. apic_write_around(APIC_LVT0, v | APIC_LVT_MASKED);
  149. v = apic_read(APIC_LVT1);
  150. apic_write_around(APIC_LVT1, v | APIC_LVT_MASKED);
  151. if (maxlvt >= 4) {
  152. v = apic_read(APIC_LVTPC);
  153. apic_write_around(APIC_LVTPC, v | APIC_LVT_MASKED);
  154. }
  155. /* lets not touch this if we didn't frob it */
  156. #ifdef CONFIG_X86_MCE_P4THERMAL
  157. if (maxlvt >= 5) {
  158. v = apic_read(APIC_LVTTHMR);
  159. apic_write_around(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  160. }
  161. #endif
  162. /*
  163. * Clean APIC state for other OSs:
  164. */
  165. apic_write_around(APIC_LVTT, APIC_LVT_MASKED);
  166. apic_write_around(APIC_LVT0, APIC_LVT_MASKED);
  167. apic_write_around(APIC_LVT1, APIC_LVT_MASKED);
  168. if (maxlvt >= 3)
  169. apic_write_around(APIC_LVTERR, APIC_LVT_MASKED);
  170. if (maxlvt >= 4)
  171. apic_write_around(APIC_LVTPC, APIC_LVT_MASKED);
  172. #ifdef CONFIG_X86_MCE_P4THERMAL
  173. if (maxlvt >= 5)
  174. apic_write_around(APIC_LVTTHMR, APIC_LVT_MASKED);
  175. #endif
  176. v = GET_APIC_VERSION(apic_read(APIC_LVR));
  177. if (APIC_INTEGRATED(v)) { /* !82489DX */
  178. if (maxlvt > 3) /* Due to Pentium errata 3AP and 11AP. */
  179. apic_write(APIC_ESR, 0);
  180. apic_read(APIC_ESR);
  181. }
  182. }
  183. void __init connect_bsp_APIC(void)
  184. {
  185. if (pic_mode) {
  186. /*
  187. * Do not trust the local APIC being empty at bootup.
  188. */
  189. clear_local_APIC();
  190. /*
  191. * PIC mode, enable APIC mode in the IMCR, i.e.
  192. * connect BSP's local APIC to INT and NMI lines.
  193. */
  194. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  195. "enabling APIC mode.\n");
  196. outb(0x70, 0x22);
  197. outb(0x01, 0x23);
  198. }
  199. enable_apic_mode();
  200. }
  201. void disconnect_bsp_APIC(int virt_wire_setup)
  202. {
  203. if (pic_mode) {
  204. /*
  205. * Put the board back into PIC mode (has an effect
  206. * only on certain older boards). Note that APIC
  207. * interrupts, including IPIs, won't work beyond
  208. * this point! The only exception are INIT IPIs.
  209. */
  210. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  211. "entering PIC mode.\n");
  212. outb(0x70, 0x22);
  213. outb(0x00, 0x23);
  214. }
  215. else {
  216. /* Go back to Virtual Wire compatibility mode */
  217. unsigned long value;
  218. /* For the spurious interrupt use vector F, and enable it */
  219. value = apic_read(APIC_SPIV);
  220. value &= ~APIC_VECTOR_MASK;
  221. value |= APIC_SPIV_APIC_ENABLED;
  222. value |= 0xf;
  223. apic_write_around(APIC_SPIV, value);
  224. if (!virt_wire_setup) {
  225. /* For LVT0 make it edge triggered, active high, external and enabled */
  226. value = apic_read(APIC_LVT0);
  227. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  228. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  229. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED );
  230. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  231. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  232. apic_write_around(APIC_LVT0, value);
  233. }
  234. else {
  235. /* Disable LVT0 */
  236. apic_write_around(APIC_LVT0, APIC_LVT_MASKED);
  237. }
  238. /* For LVT1 make it edge triggered, active high, nmi and enabled */
  239. value = apic_read(APIC_LVT1);
  240. value &= ~(
  241. APIC_MODE_MASK | APIC_SEND_PENDING |
  242. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  243. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  244. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  245. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  246. apic_write_around(APIC_LVT1, value);
  247. }
  248. }
  249. void disable_local_APIC(void)
  250. {
  251. unsigned long value;
  252. clear_local_APIC();
  253. /*
  254. * Disable APIC (implies clearing of registers
  255. * for 82489DX!).
  256. */
  257. value = apic_read(APIC_SPIV);
  258. value &= ~APIC_SPIV_APIC_ENABLED;
  259. apic_write_around(APIC_SPIV, value);
  260. if (enabled_via_apicbase) {
  261. unsigned int l, h;
  262. rdmsr(MSR_IA32_APICBASE, l, h);
  263. l &= ~MSR_IA32_APICBASE_ENABLE;
  264. wrmsr(MSR_IA32_APICBASE, l, h);
  265. }
  266. }
  267. /*
  268. * This is to verify that we're looking at a real local APIC.
  269. * Check these against your board if the CPUs aren't getting
  270. * started for no apparent reason.
  271. */
  272. int __init verify_local_APIC(void)
  273. {
  274. unsigned int reg0, reg1;
  275. /*
  276. * The version register is read-only in a real APIC.
  277. */
  278. reg0 = apic_read(APIC_LVR);
  279. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  280. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  281. reg1 = apic_read(APIC_LVR);
  282. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  283. /*
  284. * The two version reads above should print the same
  285. * numbers. If the second one is different, then we
  286. * poke at a non-APIC.
  287. */
  288. if (reg1 != reg0)
  289. return 0;
  290. /*
  291. * Check if the version looks reasonably.
  292. */
  293. reg1 = GET_APIC_VERSION(reg0);
  294. if (reg1 == 0x00 || reg1 == 0xff)
  295. return 0;
  296. reg1 = get_maxlvt();
  297. if (reg1 < 0x02 || reg1 == 0xff)
  298. return 0;
  299. /*
  300. * The ID register is read/write in a real APIC.
  301. */
  302. reg0 = apic_read(APIC_ID);
  303. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  304. /*
  305. * The next two are just to see if we have sane values.
  306. * They're only really relevant if we're in Virtual Wire
  307. * compatibility mode, but most boxes are anymore.
  308. */
  309. reg0 = apic_read(APIC_LVT0);
  310. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  311. reg1 = apic_read(APIC_LVT1);
  312. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  313. return 1;
  314. }
  315. void __init sync_Arb_IDs(void)
  316. {
  317. /* Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1
  318. And not needed on AMD */
  319. if (modern_apic())
  320. return;
  321. /*
  322. * Wait for idle.
  323. */
  324. apic_wait_icr_idle();
  325. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  326. apic_write_around(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG
  327. | APIC_DM_INIT);
  328. }
  329. extern void __error_in_apic_c (void);
  330. /*
  331. * An initial setup of the virtual wire mode.
  332. */
  333. void __init init_bsp_APIC(void)
  334. {
  335. unsigned long value, ver;
  336. /*
  337. * Don't do the setup now if we have a SMP BIOS as the
  338. * through-I/O-APIC virtual wire mode might be active.
  339. */
  340. if (smp_found_config || !cpu_has_apic)
  341. return;
  342. value = apic_read(APIC_LVR);
  343. ver = GET_APIC_VERSION(value);
  344. /*
  345. * Do not trust the local APIC being empty at bootup.
  346. */
  347. clear_local_APIC();
  348. /*
  349. * Enable APIC.
  350. */
  351. value = apic_read(APIC_SPIV);
  352. value &= ~APIC_VECTOR_MASK;
  353. value |= APIC_SPIV_APIC_ENABLED;
  354. /* This bit is reserved on P4/Xeon and should be cleared */
  355. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) && (boot_cpu_data.x86 == 15))
  356. value &= ~APIC_SPIV_FOCUS_DISABLED;
  357. else
  358. value |= APIC_SPIV_FOCUS_DISABLED;
  359. value |= SPURIOUS_APIC_VECTOR;
  360. apic_write_around(APIC_SPIV, value);
  361. /*
  362. * Set up the virtual wire mode.
  363. */
  364. apic_write_around(APIC_LVT0, APIC_DM_EXTINT);
  365. value = APIC_DM_NMI;
  366. if (!APIC_INTEGRATED(ver)) /* 82489DX */
  367. value |= APIC_LVT_LEVEL_TRIGGER;
  368. apic_write_around(APIC_LVT1, value);
  369. }
  370. void __devinit setup_local_APIC(void)
  371. {
  372. unsigned long oldvalue, value, ver, maxlvt;
  373. int i, j;
  374. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  375. if (esr_disable) {
  376. apic_write(APIC_ESR, 0);
  377. apic_write(APIC_ESR, 0);
  378. apic_write(APIC_ESR, 0);
  379. apic_write(APIC_ESR, 0);
  380. }
  381. value = apic_read(APIC_LVR);
  382. ver = GET_APIC_VERSION(value);
  383. if ((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f)
  384. __error_in_apic_c();
  385. /*
  386. * Double-check whether this APIC is really registered.
  387. */
  388. if (!apic_id_registered())
  389. BUG();
  390. /*
  391. * Intel recommends to set DFR, LDR and TPR before enabling
  392. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  393. * document number 292116). So here it goes...
  394. */
  395. init_apic_ldr();
  396. /*
  397. * Set Task Priority to 'accept all'. We never change this
  398. * later on.
  399. */
  400. value = apic_read(APIC_TASKPRI);
  401. value &= ~APIC_TPRI_MASK;
  402. apic_write_around(APIC_TASKPRI, value);
  403. /*
  404. * After a crash, we no longer service the interrupts and a pending
  405. * interrupt from previous kernel might still have ISR bit set.
  406. *
  407. * Most probably by now CPU has serviced that pending interrupt and
  408. * it might not have done the ack_APIC_irq() because it thought,
  409. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  410. * does not clear the ISR bit and cpu thinks it has already serivced
  411. * the interrupt. Hence a vector might get locked. It was noticed
  412. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  413. */
  414. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  415. value = apic_read(APIC_ISR + i*0x10);
  416. for (j = 31; j >= 0; j--) {
  417. if (value & (1<<j))
  418. ack_APIC_irq();
  419. }
  420. }
  421. /*
  422. * Now that we are all set up, enable the APIC
  423. */
  424. value = apic_read(APIC_SPIV);
  425. value &= ~APIC_VECTOR_MASK;
  426. /*
  427. * Enable APIC
  428. */
  429. value |= APIC_SPIV_APIC_ENABLED;
  430. /*
  431. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  432. * certain networking cards. If high frequency interrupts are
  433. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  434. * entry is masked/unmasked at a high rate as well then sooner or
  435. * later IOAPIC line gets 'stuck', no more interrupts are received
  436. * from the device. If focus CPU is disabled then the hang goes
  437. * away, oh well :-(
  438. *
  439. * [ This bug can be reproduced easily with a level-triggered
  440. * PCI Ne2000 networking cards and PII/PIII processors, dual
  441. * BX chipset. ]
  442. */
  443. /*
  444. * Actually disabling the focus CPU check just makes the hang less
  445. * frequent as it makes the interrupt distributon model be more
  446. * like LRU than MRU (the short-term load is more even across CPUs).
  447. * See also the comment in end_level_ioapic_irq(). --macro
  448. */
  449. #if 1
  450. /* Enable focus processor (bit==0) */
  451. value &= ~APIC_SPIV_FOCUS_DISABLED;
  452. #else
  453. /* Disable focus processor (bit==1) */
  454. value |= APIC_SPIV_FOCUS_DISABLED;
  455. #endif
  456. /*
  457. * Set spurious IRQ vector
  458. */
  459. value |= SPURIOUS_APIC_VECTOR;
  460. apic_write_around(APIC_SPIV, value);
  461. /*
  462. * Set up LVT0, LVT1:
  463. *
  464. * set up through-local-APIC on the BP's LINT0. This is not
  465. * strictly necessery in pure symmetric-IO mode, but sometimes
  466. * we delegate interrupts to the 8259A.
  467. */
  468. /*
  469. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  470. */
  471. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  472. if (!smp_processor_id() && (pic_mode || !value)) {
  473. value = APIC_DM_EXTINT;
  474. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  475. smp_processor_id());
  476. } else {
  477. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  478. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  479. smp_processor_id());
  480. }
  481. apic_write_around(APIC_LVT0, value);
  482. /*
  483. * only the BP should see the LINT1 NMI signal, obviously.
  484. */
  485. if (!smp_processor_id())
  486. value = APIC_DM_NMI;
  487. else
  488. value = APIC_DM_NMI | APIC_LVT_MASKED;
  489. if (!APIC_INTEGRATED(ver)) /* 82489DX */
  490. value |= APIC_LVT_LEVEL_TRIGGER;
  491. apic_write_around(APIC_LVT1, value);
  492. if (APIC_INTEGRATED(ver) && !esr_disable) { /* !82489DX */
  493. maxlvt = get_maxlvt();
  494. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  495. apic_write(APIC_ESR, 0);
  496. oldvalue = apic_read(APIC_ESR);
  497. value = ERROR_APIC_VECTOR; // enables sending errors
  498. apic_write_around(APIC_LVTERR, value);
  499. /*
  500. * spec says clear errors after enabling vector.
  501. */
  502. if (maxlvt > 3)
  503. apic_write(APIC_ESR, 0);
  504. value = apic_read(APIC_ESR);
  505. if (value != oldvalue)
  506. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  507. "vector: 0x%08lx after: 0x%08lx\n",
  508. oldvalue, value);
  509. } else {
  510. if (esr_disable)
  511. /*
  512. * Something untraceble is creating bad interrupts on
  513. * secondary quads ... for the moment, just leave the
  514. * ESR disabled - we can't do anything useful with the
  515. * errors anyway - mbligh
  516. */
  517. printk("Leaving ESR disabled.\n");
  518. else
  519. printk("No ESR for 82489DX.\n");
  520. }
  521. if (nmi_watchdog == NMI_LOCAL_APIC)
  522. setup_apic_nmi_watchdog();
  523. apic_pm_activate();
  524. }
  525. /*
  526. * If Linux enabled the LAPIC against the BIOS default
  527. * disable it down before re-entering the BIOS on shutdown.
  528. * Otherwise the BIOS may get confused and not power-off.
  529. * Additionally clear all LVT entries before disable_local_APIC
  530. * for the case where Linux didn't enable the LAPIC.
  531. */
  532. void lapic_shutdown(void)
  533. {
  534. unsigned long flags;
  535. if (!cpu_has_apic)
  536. return;
  537. local_irq_save(flags);
  538. clear_local_APIC();
  539. if (enabled_via_apicbase)
  540. disable_local_APIC();
  541. local_irq_restore(flags);
  542. }
  543. #ifdef CONFIG_PM
  544. static struct {
  545. int active;
  546. /* r/w apic fields */
  547. unsigned int apic_id;
  548. unsigned int apic_taskpri;
  549. unsigned int apic_ldr;
  550. unsigned int apic_dfr;
  551. unsigned int apic_spiv;
  552. unsigned int apic_lvtt;
  553. unsigned int apic_lvtpc;
  554. unsigned int apic_lvt0;
  555. unsigned int apic_lvt1;
  556. unsigned int apic_lvterr;
  557. unsigned int apic_tmict;
  558. unsigned int apic_tdcr;
  559. unsigned int apic_thmr;
  560. } apic_pm_state;
  561. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  562. {
  563. unsigned long flags;
  564. if (!apic_pm_state.active)
  565. return 0;
  566. apic_pm_state.apic_id = apic_read(APIC_ID);
  567. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  568. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  569. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  570. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  571. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  572. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  573. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  574. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  575. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  576. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  577. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  578. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  579. local_irq_save(flags);
  580. disable_local_APIC();
  581. local_irq_restore(flags);
  582. return 0;
  583. }
  584. static int lapic_resume(struct sys_device *dev)
  585. {
  586. unsigned int l, h;
  587. unsigned long flags;
  588. if (!apic_pm_state.active)
  589. return 0;
  590. local_irq_save(flags);
  591. /*
  592. * Make sure the APICBASE points to the right address
  593. *
  594. * FIXME! This will be wrong if we ever support suspend on
  595. * SMP! We'll need to do this as part of the CPU restore!
  596. */
  597. rdmsr(MSR_IA32_APICBASE, l, h);
  598. l &= ~MSR_IA32_APICBASE_BASE;
  599. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  600. wrmsr(MSR_IA32_APICBASE, l, h);
  601. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  602. apic_write(APIC_ID, apic_pm_state.apic_id);
  603. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  604. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  605. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  606. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  607. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  608. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  609. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  610. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  611. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  612. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  613. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  614. apic_write(APIC_ESR, 0);
  615. apic_read(APIC_ESR);
  616. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  617. apic_write(APIC_ESR, 0);
  618. apic_read(APIC_ESR);
  619. local_irq_restore(flags);
  620. return 0;
  621. }
  622. /*
  623. * This device has no shutdown method - fully functioning local APICs
  624. * are needed on every CPU up until machine_halt/restart/poweroff.
  625. */
  626. static struct sysdev_class lapic_sysclass = {
  627. set_kset_name("lapic"),
  628. .resume = lapic_resume,
  629. .suspend = lapic_suspend,
  630. };
  631. static struct sys_device device_lapic = {
  632. .id = 0,
  633. .cls = &lapic_sysclass,
  634. };
  635. static void __devinit apic_pm_activate(void)
  636. {
  637. apic_pm_state.active = 1;
  638. }
  639. static int __init init_lapic_sysfs(void)
  640. {
  641. int error;
  642. if (!cpu_has_apic)
  643. return 0;
  644. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  645. error = sysdev_class_register(&lapic_sysclass);
  646. if (!error)
  647. error = sysdev_register(&device_lapic);
  648. return error;
  649. }
  650. device_initcall(init_lapic_sysfs);
  651. #else /* CONFIG_PM */
  652. static void apic_pm_activate(void) { }
  653. #endif /* CONFIG_PM */
  654. /*
  655. * Detect and enable local APICs on non-SMP boards.
  656. * Original code written by Keir Fraser.
  657. */
  658. static int __init apic_set_verbosity(char *str)
  659. {
  660. if (strcmp("debug", str) == 0)
  661. apic_verbosity = APIC_DEBUG;
  662. else if (strcmp("verbose", str) == 0)
  663. apic_verbosity = APIC_VERBOSE;
  664. return 1;
  665. }
  666. __setup("apic=", apic_set_verbosity);
  667. static int __init detect_init_APIC (void)
  668. {
  669. u32 h, l, features;
  670. /* Disabled by kernel option? */
  671. if (enable_local_apic < 0)
  672. return -1;
  673. switch (boot_cpu_data.x86_vendor) {
  674. case X86_VENDOR_AMD:
  675. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  676. (boot_cpu_data.x86 == 15))
  677. break;
  678. goto no_apic;
  679. case X86_VENDOR_INTEL:
  680. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  681. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  682. break;
  683. goto no_apic;
  684. default:
  685. goto no_apic;
  686. }
  687. if (!cpu_has_apic) {
  688. /*
  689. * Over-ride BIOS and try to enable the local
  690. * APIC only if "lapic" specified.
  691. */
  692. if (enable_local_apic <= 0) {
  693. printk("Local APIC disabled by BIOS -- "
  694. "you can enable it with \"lapic\"\n");
  695. return -1;
  696. }
  697. /*
  698. * Some BIOSes disable the local APIC in the
  699. * APIC_BASE MSR. This can only be done in
  700. * software for Intel P6 or later and AMD K7
  701. * (Model > 1) or later.
  702. */
  703. rdmsr(MSR_IA32_APICBASE, l, h);
  704. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  705. printk("Local APIC disabled by BIOS -- reenabling.\n");
  706. l &= ~MSR_IA32_APICBASE_BASE;
  707. l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
  708. wrmsr(MSR_IA32_APICBASE, l, h);
  709. enabled_via_apicbase = 1;
  710. }
  711. }
  712. /*
  713. * The APIC feature bit should now be enabled
  714. * in `cpuid'
  715. */
  716. features = cpuid_edx(1);
  717. if (!(features & (1 << X86_FEATURE_APIC))) {
  718. printk("Could not enable APIC!\n");
  719. return -1;
  720. }
  721. set_bit(X86_FEATURE_APIC, boot_cpu_data.x86_capability);
  722. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  723. /* The BIOS may have set up the APIC at some other address */
  724. rdmsr(MSR_IA32_APICBASE, l, h);
  725. if (l & MSR_IA32_APICBASE_ENABLE)
  726. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  727. if (nmi_watchdog != NMI_NONE)
  728. nmi_watchdog = NMI_LOCAL_APIC;
  729. printk("Found and enabled local APIC!\n");
  730. apic_pm_activate();
  731. return 0;
  732. no_apic:
  733. printk("No local APIC present or hardware disabled\n");
  734. return -1;
  735. }
  736. void __init init_apic_mappings(void)
  737. {
  738. unsigned long apic_phys;
  739. /*
  740. * If no local APIC can be found then set up a fake all
  741. * zeroes page to simulate the local APIC and another
  742. * one for the IO-APIC.
  743. */
  744. if (!smp_found_config && detect_init_APIC()) {
  745. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  746. apic_phys = __pa(apic_phys);
  747. } else
  748. apic_phys = mp_lapic_addr;
  749. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  750. printk(KERN_DEBUG "mapped APIC to %08lx (%08lx)\n", APIC_BASE,
  751. apic_phys);
  752. /*
  753. * Fetch the APIC ID of the BSP in case we have a
  754. * default configuration (or the MP table is broken).
  755. */
  756. if (boot_cpu_physical_apicid == -1U)
  757. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  758. #ifdef CONFIG_X86_IO_APIC
  759. {
  760. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  761. int i;
  762. for (i = 0; i < nr_ioapics; i++) {
  763. if (smp_found_config) {
  764. ioapic_phys = mp_ioapics[i].mpc_apicaddr;
  765. if (!ioapic_phys) {
  766. printk(KERN_ERR
  767. "WARNING: bogus zero IO-APIC "
  768. "address found in MPTABLE, "
  769. "disabling IO/APIC support!\n");
  770. smp_found_config = 0;
  771. skip_ioapic_setup = 1;
  772. goto fake_ioapic_page;
  773. }
  774. } else {
  775. fake_ioapic_page:
  776. ioapic_phys = (unsigned long)
  777. alloc_bootmem_pages(PAGE_SIZE);
  778. ioapic_phys = __pa(ioapic_phys);
  779. }
  780. set_fixmap_nocache(idx, ioapic_phys);
  781. printk(KERN_DEBUG "mapped IOAPIC to %08lx (%08lx)\n",
  782. __fix_to_virt(idx), ioapic_phys);
  783. idx++;
  784. }
  785. }
  786. #endif
  787. }
  788. /*
  789. * This part sets up the APIC 32 bit clock in LVTT1, with HZ interrupts
  790. * per second. We assume that the caller has already set up the local
  791. * APIC.
  792. *
  793. * The APIC timer is not exactly sync with the external timer chip, it
  794. * closely follows bus clocks.
  795. */
  796. /*
  797. * The timer chip is already set up at HZ interrupts per second here,
  798. * but we do not accept timer interrupts yet. We only allow the BP
  799. * to calibrate.
  800. */
  801. static unsigned int __devinit get_8254_timer_count(void)
  802. {
  803. unsigned long flags;
  804. unsigned int count;
  805. spin_lock_irqsave(&i8253_lock, flags);
  806. outb_p(0x00, PIT_MODE);
  807. count = inb_p(PIT_CH0);
  808. count |= inb_p(PIT_CH0) << 8;
  809. spin_unlock_irqrestore(&i8253_lock, flags);
  810. return count;
  811. }
  812. /* next tick in 8254 can be caught by catching timer wraparound */
  813. static void __devinit wait_8254_wraparound(void)
  814. {
  815. unsigned int curr_count, prev_count;
  816. curr_count = get_8254_timer_count();
  817. do {
  818. prev_count = curr_count;
  819. curr_count = get_8254_timer_count();
  820. /* workaround for broken Mercury/Neptune */
  821. if (prev_count >= curr_count + 0x100)
  822. curr_count = get_8254_timer_count();
  823. } while (prev_count >= curr_count);
  824. }
  825. /*
  826. * Default initialization for 8254 timers. If we use other timers like HPET,
  827. * we override this later
  828. */
  829. void (*wait_timer_tick)(void) __devinitdata = wait_8254_wraparound;
  830. /*
  831. * This function sets up the local APIC timer, with a timeout of
  832. * 'clocks' APIC bus clock. During calibration we actually call
  833. * this function twice on the boot CPU, once with a bogus timeout
  834. * value, second time for real. The other (noncalibrating) CPUs
  835. * call this function only once, with the real, calibrated value.
  836. *
  837. * We do reads before writes even if unnecessary, to get around the
  838. * P5 APIC double write bug.
  839. */
  840. #define APIC_DIVISOR 16
  841. static void __setup_APIC_LVTT(unsigned int clocks)
  842. {
  843. unsigned int lvtt_value, tmp_value, ver;
  844. int cpu = smp_processor_id();
  845. ver = GET_APIC_VERSION(apic_read(APIC_LVR));
  846. lvtt_value = APIC_LVT_TIMER_PERIODIC | LOCAL_TIMER_VECTOR;
  847. if (!APIC_INTEGRATED(ver))
  848. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  849. if (cpu_isset(cpu, timer_bcast_ipi))
  850. lvtt_value |= APIC_LVT_MASKED;
  851. apic_write_around(APIC_LVTT, lvtt_value);
  852. /*
  853. * Divide PICLK by 16
  854. */
  855. tmp_value = apic_read(APIC_TDCR);
  856. apic_write_around(APIC_TDCR, (tmp_value
  857. & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
  858. | APIC_TDR_DIV_16);
  859. apic_write_around(APIC_TMICT, clocks/APIC_DIVISOR);
  860. }
  861. static void __devinit setup_APIC_timer(unsigned int clocks)
  862. {
  863. unsigned long flags;
  864. local_irq_save(flags);
  865. /*
  866. * Wait for IRQ0's slice:
  867. */
  868. wait_timer_tick();
  869. __setup_APIC_LVTT(clocks);
  870. local_irq_restore(flags);
  871. }
  872. /*
  873. * In this function we calibrate APIC bus clocks to the external
  874. * timer. Unfortunately we cannot use jiffies and the timer irq
  875. * to calibrate, since some later bootup code depends on getting
  876. * the first irq? Ugh.
  877. *
  878. * We want to do the calibration only once since we
  879. * want to have local timer irqs syncron. CPUs connected
  880. * by the same APIC bus have the very same bus frequency.
  881. * And we want to have irqs off anyways, no accidental
  882. * APIC irq that way.
  883. */
  884. static int __init calibrate_APIC_clock(void)
  885. {
  886. unsigned long long t1 = 0, t2 = 0;
  887. long tt1, tt2;
  888. long result;
  889. int i;
  890. const int LOOPS = HZ/10;
  891. apic_printk(APIC_VERBOSE, "calibrating APIC timer ...\n");
  892. /*
  893. * Put whatever arbitrary (but long enough) timeout
  894. * value into the APIC clock, we just want to get the
  895. * counter running for calibration.
  896. */
  897. __setup_APIC_LVTT(1000000000);
  898. /*
  899. * The timer chip counts down to zero. Let's wait
  900. * for a wraparound to start exact measurement:
  901. * (the current tick might have been already half done)
  902. */
  903. wait_timer_tick();
  904. /*
  905. * We wrapped around just now. Let's start:
  906. */
  907. if (cpu_has_tsc)
  908. rdtscll(t1);
  909. tt1 = apic_read(APIC_TMCCT);
  910. /*
  911. * Let's wait LOOPS wraprounds:
  912. */
  913. for (i = 0; i < LOOPS; i++)
  914. wait_timer_tick();
  915. tt2 = apic_read(APIC_TMCCT);
  916. if (cpu_has_tsc)
  917. rdtscll(t2);
  918. /*
  919. * The APIC bus clock counter is 32 bits only, it
  920. * might have overflown, but note that we use signed
  921. * longs, thus no extra care needed.
  922. *
  923. * underflown to be exact, as the timer counts down ;)
  924. */
  925. result = (tt1-tt2)*APIC_DIVISOR/LOOPS;
  926. if (cpu_has_tsc)
  927. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  928. "%ld.%04ld MHz.\n",
  929. ((long)(t2-t1)/LOOPS)/(1000000/HZ),
  930. ((long)(t2-t1)/LOOPS)%(1000000/HZ));
  931. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  932. "%ld.%04ld MHz.\n",
  933. result/(1000000/HZ),
  934. result%(1000000/HZ));
  935. return result;
  936. }
  937. static unsigned int calibration_result;
  938. void __init setup_boot_APIC_clock(void)
  939. {
  940. unsigned long flags;
  941. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n");
  942. using_apic_timer = 1;
  943. local_irq_save(flags);
  944. calibration_result = calibrate_APIC_clock();
  945. /*
  946. * Now set up the timer for real.
  947. */
  948. setup_APIC_timer(calibration_result);
  949. local_irq_restore(flags);
  950. }
  951. void __devinit setup_secondary_APIC_clock(void)
  952. {
  953. setup_APIC_timer(calibration_result);
  954. }
  955. void disable_APIC_timer(void)
  956. {
  957. if (using_apic_timer) {
  958. unsigned long v;
  959. v = apic_read(APIC_LVTT);
  960. apic_write_around(APIC_LVTT, v | APIC_LVT_MASKED);
  961. }
  962. }
  963. void enable_APIC_timer(void)
  964. {
  965. int cpu = smp_processor_id();
  966. if (using_apic_timer &&
  967. !cpu_isset(cpu, timer_bcast_ipi)) {
  968. unsigned long v;
  969. v = apic_read(APIC_LVTT);
  970. apic_write_around(APIC_LVTT, v & ~APIC_LVT_MASKED);
  971. }
  972. }
  973. void switch_APIC_timer_to_ipi(void *cpumask)
  974. {
  975. cpumask_t mask = *(cpumask_t *)cpumask;
  976. int cpu = smp_processor_id();
  977. if (cpu_isset(cpu, mask) &&
  978. !cpu_isset(cpu, timer_bcast_ipi)) {
  979. disable_APIC_timer();
  980. cpu_set(cpu, timer_bcast_ipi);
  981. }
  982. }
  983. EXPORT_SYMBOL(switch_APIC_timer_to_ipi);
  984. void switch_ipi_to_APIC_timer(void *cpumask)
  985. {
  986. cpumask_t mask = *(cpumask_t *)cpumask;
  987. int cpu = smp_processor_id();
  988. if (cpu_isset(cpu, mask) &&
  989. cpu_isset(cpu, timer_bcast_ipi)) {
  990. cpu_clear(cpu, timer_bcast_ipi);
  991. enable_APIC_timer();
  992. }
  993. }
  994. EXPORT_SYMBOL(switch_ipi_to_APIC_timer);
  995. #undef APIC_DIVISOR
  996. /*
  997. * Local timer interrupt handler. It does both profiling and
  998. * process statistics/rescheduling.
  999. *
  1000. * We do profiling in every local tick, statistics/rescheduling
  1001. * happen only every 'profiling multiplier' ticks. The default
  1002. * multiplier is 1 and it can be changed by writing the new multiplier
  1003. * value into /proc/profile.
  1004. */
  1005. inline void smp_local_timer_interrupt(struct pt_regs * regs)
  1006. {
  1007. profile_tick(CPU_PROFILING, regs);
  1008. #ifdef CONFIG_SMP
  1009. update_process_times(user_mode_vm(regs));
  1010. #endif
  1011. /*
  1012. * We take the 'long' return path, and there every subsystem
  1013. * grabs the apropriate locks (kernel lock/ irq lock).
  1014. *
  1015. * we might want to decouple profiling from the 'long path',
  1016. * and do the profiling totally in assembly.
  1017. *
  1018. * Currently this isn't too much of an issue (performance wise),
  1019. * we can take more than 100K local irqs per second on a 100 MHz P5.
  1020. */
  1021. }
  1022. /*
  1023. * Local APIC timer interrupt. This is the most natural way for doing
  1024. * local interrupts, but local timer interrupts can be emulated by
  1025. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  1026. *
  1027. * [ if a single-CPU system runs an SMP kernel then we call the local
  1028. * interrupt as well. Thus we cannot inline the local irq ... ]
  1029. */
  1030. fastcall void smp_apic_timer_interrupt(struct pt_regs *regs)
  1031. {
  1032. int cpu = smp_processor_id();
  1033. /*
  1034. * the NMI deadlock-detector uses this.
  1035. */
  1036. per_cpu(irq_stat, cpu).apic_timer_irqs++;
  1037. /*
  1038. * NOTE! We'd better ACK the irq immediately,
  1039. * because timer handling can be slow.
  1040. */
  1041. ack_APIC_irq();
  1042. /*
  1043. * update_process_times() expects us to have done irq_enter().
  1044. * Besides, if we don't timer interrupts ignore the global
  1045. * interrupt lock, which is the WrongThing (tm) to do.
  1046. */
  1047. irq_enter();
  1048. smp_local_timer_interrupt(regs);
  1049. irq_exit();
  1050. }
  1051. #ifndef CONFIG_SMP
  1052. static void up_apic_timer_interrupt_call(struct pt_regs *regs)
  1053. {
  1054. int cpu = smp_processor_id();
  1055. /*
  1056. * the NMI deadlock-detector uses this.
  1057. */
  1058. per_cpu(irq_stat, cpu).apic_timer_irqs++;
  1059. smp_local_timer_interrupt(regs);
  1060. }
  1061. #endif
  1062. void smp_send_timer_broadcast_ipi(struct pt_regs *regs)
  1063. {
  1064. cpumask_t mask;
  1065. cpus_and(mask, cpu_online_map, timer_bcast_ipi);
  1066. if (!cpus_empty(mask)) {
  1067. #ifdef CONFIG_SMP
  1068. send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  1069. #else
  1070. /*
  1071. * We can directly call the apic timer interrupt handler
  1072. * in UP case. Minus all irq related functions
  1073. */
  1074. up_apic_timer_interrupt_call(regs);
  1075. #endif
  1076. }
  1077. }
  1078. int setup_profiling_timer(unsigned int multiplier)
  1079. {
  1080. return -EINVAL;
  1081. }
  1082. /*
  1083. * This interrupt should _never_ happen with our APIC/SMP architecture
  1084. */
  1085. fastcall void smp_spurious_interrupt(struct pt_regs *regs)
  1086. {
  1087. unsigned long v;
  1088. irq_enter();
  1089. /*
  1090. * Check if this really is a spurious interrupt and ACK it
  1091. * if it is a vectored one. Just in case...
  1092. * Spurious interrupts should not be ACKed.
  1093. */
  1094. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1095. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1096. ack_APIC_irq();
  1097. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1098. printk(KERN_INFO "spurious APIC interrupt on CPU#%d, should never happen.\n",
  1099. smp_processor_id());
  1100. irq_exit();
  1101. }
  1102. /*
  1103. * This interrupt should never happen with our APIC/SMP architecture
  1104. */
  1105. fastcall void smp_error_interrupt(struct pt_regs *regs)
  1106. {
  1107. unsigned long v, v1;
  1108. irq_enter();
  1109. /* First tickle the hardware, only then report what went on. -- REW */
  1110. v = apic_read(APIC_ESR);
  1111. apic_write(APIC_ESR, 0);
  1112. v1 = apic_read(APIC_ESR);
  1113. ack_APIC_irq();
  1114. atomic_inc(&irq_err_count);
  1115. /* Here is what the APIC error bits mean:
  1116. 0: Send CS error
  1117. 1: Receive CS error
  1118. 2: Send accept error
  1119. 3: Receive accept error
  1120. 4: Reserved
  1121. 5: Send illegal vector
  1122. 6: Received illegal vector
  1123. 7: Illegal register address
  1124. */
  1125. printk (KERN_DEBUG "APIC error on CPU%d: %02lx(%02lx)\n",
  1126. smp_processor_id(), v , v1);
  1127. irq_exit();
  1128. }
  1129. /*
  1130. * This initializes the IO-APIC and APIC hardware if this is
  1131. * a UP kernel.
  1132. */
  1133. int __init APIC_init_uniprocessor (void)
  1134. {
  1135. if (enable_local_apic < 0)
  1136. clear_bit(X86_FEATURE_APIC, boot_cpu_data.x86_capability);
  1137. if (!smp_found_config && !cpu_has_apic)
  1138. return -1;
  1139. /*
  1140. * Complain if the BIOS pretends there is one.
  1141. */
  1142. if (!cpu_has_apic && APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1143. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  1144. boot_cpu_physical_apicid);
  1145. clear_bit(X86_FEATURE_APIC, boot_cpu_data.x86_capability);
  1146. return -1;
  1147. }
  1148. verify_local_APIC();
  1149. connect_bsp_APIC();
  1150. /*
  1151. * Hack: In case of kdump, after a crash, kernel might be booting
  1152. * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
  1153. * might be zero if read from MP tables. Get it from LAPIC.
  1154. */
  1155. #ifdef CONFIG_CRASH_DUMP
  1156. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  1157. #endif
  1158. phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
  1159. setup_local_APIC();
  1160. #ifdef CONFIG_X86_IO_APIC
  1161. if (smp_found_config)
  1162. if (!skip_ioapic_setup && nr_ioapics)
  1163. setup_IO_APIC();
  1164. #endif
  1165. setup_boot_APIC_clock();
  1166. return 0;
  1167. }