proc-v6.S 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306
  1. /*
  2. * linux/arch/arm/mm/proc-v6.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv6 processor support.
  11. */
  12. #include <linux/linkage.h>
  13. #include <asm/assembler.h>
  14. #include <asm/asm-offsets.h>
  15. #include <asm/hardware/arm_scu.h>
  16. #include <asm/procinfo.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include "proc-macros.S"
  20. #define D_CACHE_LINE_SIZE 32
  21. #define TTB_C (1 << 0)
  22. #define TTB_S (1 << 1)
  23. #define TTB_IMP (1 << 2)
  24. #define TTB_RGN_NC (0 << 3)
  25. #define TTB_RGN_WBWA (1 << 3)
  26. #define TTB_RGN_WT (2 << 3)
  27. #define TTB_RGN_WB (3 << 3)
  28. .macro cpsie, flags
  29. .ifc \flags, f
  30. .long 0xf1080040
  31. .exitm
  32. .endif
  33. .ifc \flags, i
  34. .long 0xf1080080
  35. .exitm
  36. .endif
  37. .ifc \flags, if
  38. .long 0xf10800c0
  39. .exitm
  40. .endif
  41. .err
  42. .endm
  43. .macro cpsid, flags
  44. .ifc \flags, f
  45. .long 0xf10c0040
  46. .exitm
  47. .endif
  48. .ifc \flags, i
  49. .long 0xf10c0080
  50. .exitm
  51. .endif
  52. .ifc \flags, if
  53. .long 0xf10c00c0
  54. .exitm
  55. .endif
  56. .err
  57. .endm
  58. ENTRY(cpu_v6_proc_init)
  59. mov pc, lr
  60. ENTRY(cpu_v6_proc_fin)
  61. stmfd sp!, {lr}
  62. cpsid if @ disable interrupts
  63. bl v6_flush_kern_cache_all
  64. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  65. bic r0, r0, #0x1000 @ ...i............
  66. bic r0, r0, #0x0006 @ .............ca.
  67. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  68. ldmfd sp!, {pc}
  69. /*
  70. * cpu_v6_reset(loc)
  71. *
  72. * Perform a soft reset of the system. Put the CPU into the
  73. * same state as it would be if it had been reset, and branch
  74. * to what would be the reset vector.
  75. *
  76. * - loc - location to jump to for soft reset
  77. *
  78. * It is assumed that:
  79. */
  80. .align 5
  81. ENTRY(cpu_v6_reset)
  82. mov pc, r0
  83. /*
  84. * cpu_v6_do_idle()
  85. *
  86. * Idle the processor (eg, wait for interrupt).
  87. *
  88. * IRQs are already disabled.
  89. */
  90. ENTRY(cpu_v6_do_idle)
  91. mcr p15, 0, r1, c7, c0, 4 @ wait for interrupt
  92. mov pc, lr
  93. ENTRY(cpu_v6_dcache_clean_area)
  94. #ifndef TLB_CAN_READ_FROM_L1_CACHE
  95. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  96. add r0, r0, #D_CACHE_LINE_SIZE
  97. subs r1, r1, #D_CACHE_LINE_SIZE
  98. bhi 1b
  99. #endif
  100. mov pc, lr
  101. /*
  102. * cpu_arm926_switch_mm(pgd_phys, tsk)
  103. *
  104. * Set the translation table base pointer to be pgd_phys
  105. *
  106. * - pgd_phys - physical address of new TTB
  107. *
  108. * It is assumed that:
  109. * - we are not using split page tables
  110. */
  111. ENTRY(cpu_v6_switch_mm)
  112. mov r2, #0
  113. ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
  114. #ifdef CONFIG_SMP
  115. orr r0, r0, #TTB_RGN_WBWA|TTB_S @ mark PTWs shared, outer cacheable
  116. #endif
  117. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  118. mcr p15, 0, r2, c7, c10, 4 @ drain write buffer
  119. mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
  120. mcr p15, 0, r1, c13, c0, 1 @ set context ID
  121. mov pc, lr
  122. /*
  123. * cpu_v6_set_pte(ptep, pte)
  124. *
  125. * Set a level 2 translation table entry.
  126. *
  127. * - ptep - pointer to level 2 translation table entry
  128. * (hardware version is stored at -1024 bytes)
  129. * - pte - PTE value to store
  130. *
  131. * Permissions:
  132. * YUWD APX AP1 AP0 SVC User
  133. * 0xxx 0 0 0 no acc no acc
  134. * 100x 1 0 1 r/o no acc
  135. * 10x0 1 0 1 r/o no acc
  136. * 1011 0 0 1 r/w no acc
  137. * 110x 0 1 0 r/w r/o
  138. * 11x0 0 1 0 r/w r/o
  139. * 1111 0 1 1 r/w r/w
  140. */
  141. ENTRY(cpu_v6_set_pte)
  142. str r1, [r0], #-2048 @ linux version
  143. bic r2, r1, #0x000003f0
  144. bic r2, r2, #0x00000003
  145. orr r2, r2, #PTE_EXT_AP0 | 2
  146. tst r1, #L_PTE_WRITE
  147. tstne r1, #L_PTE_DIRTY
  148. orreq r2, r2, #PTE_EXT_APX
  149. tst r1, #L_PTE_USER
  150. orrne r2, r2, #PTE_EXT_AP1
  151. tstne r2, #PTE_EXT_APX
  152. bicne r2, r2, #PTE_EXT_APX | PTE_EXT_AP0
  153. tst r1, #L_PTE_YOUNG
  154. biceq r2, r2, #PTE_EXT_APX | PTE_EXT_AP_MASK
  155. tst r1, #L_PTE_EXEC
  156. orreq r2, r2, #PTE_EXT_XN
  157. tst r1, #L_PTE_PRESENT
  158. moveq r2, #0
  159. str r2, [r0]
  160. mcr p15, 0, r0, c7, c10, 1 @ flush_pte
  161. mov pc, lr
  162. cpu_v6_name:
  163. .asciz "Some Random V6 Processor"
  164. .align
  165. .section ".text.init", #alloc, #execinstr
  166. /*
  167. * __v6_setup
  168. *
  169. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  170. * on. Return in r0 the new CP15 C1 control register setting.
  171. *
  172. * We automatically detect if we have a Harvard cache, and use the
  173. * Harvard cache control instructions insead of the unified cache
  174. * control instructions.
  175. *
  176. * This should be able to cover all ARMv6 cores.
  177. *
  178. * It is assumed that:
  179. * - cache type register is implemented
  180. */
  181. __v6_setup:
  182. #ifdef CONFIG_SMP
  183. /* Set up the SCU on core 0 only */
  184. mrc p15, 0, r0, c0, c0, 5 @ CPU core number
  185. ands r0, r0, #15
  186. moveq r0, #0x10000000 @ SCU_BASE
  187. orreq r0, r0, #0x00100000
  188. ldreq r5, [r0, #SCU_CTRL]
  189. orreq r5, r5, #1
  190. streq r5, [r0, #SCU_CTRL]
  191. #ifndef CONFIG_CPU_DCACHE_DISABLE
  192. mrc p15, 0, r0, c1, c0, 1 @ Enable SMP/nAMP mode
  193. orr r0, r0, #0x20
  194. mcr p15, 0, r0, c1, c0, 1
  195. #endif
  196. #endif
  197. mov r0, #0
  198. mcr p15, 0, r0, c7, c14, 0 @ clean+invalidate D cache
  199. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  200. mcr p15, 0, r0, c7, c15, 0 @ clean+invalidate cache
  201. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
  202. mcr p15, 0, r0, c8, c7, 0 @ invalidate I + D TLBs
  203. mcr p15, 0, r0, c2, c0, 2 @ TTB control register
  204. #ifdef CONFIG_SMP
  205. orr r4, r4, #TTB_RGN_WBWA|TTB_S @ mark PTWs shared, outer cacheable
  206. #endif
  207. mcr p15, 0, r4, c2, c0, 1 @ load TTB1
  208. #ifdef CONFIG_VFP
  209. mrc p15, 0, r0, c1, c0, 2
  210. orr r0, r0, #(0xf << 20)
  211. mcr p15, 0, r0, c1, c0, 2 @ Enable full access to VFP
  212. #endif
  213. mrc p15, 0, r0, c1, c0, 0 @ read control register
  214. ldr r5, v6_cr1_clear @ get mask for bits to clear
  215. bic r0, r0, r5 @ clear bits them
  216. ldr r5, v6_cr1_set @ get mask for bits to set
  217. orr r0, r0, r5 @ set them
  218. mov pc, lr @ return to head.S:__ret
  219. /*
  220. * V X F I D LR
  221. * .... ...E PUI. .T.T 4RVI ZFRS BLDP WCAM
  222. * rrrr rrrx xxx0 0101 xxxx xxxx x111 xxxx < forced
  223. * 0 110 0011 1.00 .111 1101 < we want
  224. */
  225. .type v6_cr1_clear, #object
  226. .type v6_cr1_set, #object
  227. v6_cr1_clear:
  228. .word 0x01e0fb7f
  229. v6_cr1_set:
  230. .word 0x00c0387d
  231. .type v6_processor_functions, #object
  232. ENTRY(v6_processor_functions)
  233. .word v6_early_abort
  234. .word cpu_v6_proc_init
  235. .word cpu_v6_proc_fin
  236. .word cpu_v6_reset
  237. .word cpu_v6_do_idle
  238. .word cpu_v6_dcache_clean_area
  239. .word cpu_v6_switch_mm
  240. .word cpu_v6_set_pte
  241. .size v6_processor_functions, . - v6_processor_functions
  242. .type cpu_arch_name, #object
  243. cpu_arch_name:
  244. .asciz "armv6"
  245. .size cpu_arch_name, . - cpu_arch_name
  246. .type cpu_elf_name, #object
  247. cpu_elf_name:
  248. .asciz "v6"
  249. .size cpu_elf_name, . - cpu_elf_name
  250. .align
  251. .section ".proc.info.init", #alloc, #execinstr
  252. /*
  253. * Match any ARMv6 processor core.
  254. */
  255. .type __v6_proc_info, #object
  256. __v6_proc_info:
  257. .long 0x0007b000
  258. .long 0x0007f000
  259. .long PMD_TYPE_SECT | \
  260. PMD_SECT_BUFFERABLE | \
  261. PMD_SECT_CACHEABLE | \
  262. PMD_SECT_AP_WRITE | \
  263. PMD_SECT_AP_READ
  264. b __v6_setup
  265. .long cpu_arch_name
  266. .long cpu_elf_name
  267. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_VFP|HWCAP_EDSP|HWCAP_JAVA
  268. .long cpu_v6_name
  269. .long v6_processor_functions
  270. .long v6wbi_tlb_fns
  271. .long v6_user_fns
  272. .long v6_cache_fns
  273. .size __v6_proc_info, . - __v6_proc_info