memory.c 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102
  1. /*
  2. * linux/arch/arm/mach-omap2/memory.c
  3. *
  4. * Memory timing related functions for OMAP24XX
  5. *
  6. * Copyright (C) 2005 Texas Instruments Inc.
  7. * Richard Woodruff <r-woodruff2@ti.com>
  8. *
  9. * Copyright (C) 2005 Nokia Corporation
  10. * Tony Lindgren <tony@atomide.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/config.h>
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/device.h>
  20. #include <linux/list.h>
  21. #include <linux/errno.h>
  22. #include <linux/delay.h>
  23. #include <linux/clk.h>
  24. #include <asm/io.h>
  25. #include <asm/arch/clock.h>
  26. #include <asm/arch/sram.h>
  27. #include "prcm-regs.h"
  28. #include "memory.h"
  29. static struct memory_timings mem_timings;
  30. u32 omap2_memory_get_slow_dll_ctrl(void)
  31. {
  32. return mem_timings.slow_dll_ctrl;
  33. }
  34. u32 omap2_memory_get_fast_dll_ctrl(void)
  35. {
  36. return mem_timings.fast_dll_ctrl;
  37. }
  38. u32 omap2_memory_get_type(void)
  39. {
  40. return mem_timings.m_type;
  41. }
  42. void omap2_init_memory_params(u32 force_lock_to_unlock_mode)
  43. {
  44. unsigned long dll_cnt;
  45. u32 fast_dll = 0;
  46. mem_timings.m_type = !((SDRC_MR_0 & 0x3) == 0x1); /* DDR = 1, SDR = 0 */
  47. /* 2422 es2.05 and beyond has a single SIP DDR instead of 2 like others.
  48. * In the case of 2422, its ok to use CS1 instead of CS0.
  49. */
  50. if (cpu_is_omap2422())
  51. mem_timings.base_cs = 1;
  52. else
  53. mem_timings.base_cs = 0;
  54. if (mem_timings.m_type != M_DDR)
  55. return;
  56. /* With DDR we need to determine the low frequency DLL value */
  57. if (((mem_timings.fast_dll_ctrl & (1 << 2)) == M_LOCK_CTRL))
  58. mem_timings.dll_mode = M_UNLOCK;
  59. else
  60. mem_timings.dll_mode = M_LOCK;
  61. if (mem_timings.base_cs == 0) {
  62. fast_dll = SDRC_DLLA_CTRL;
  63. dll_cnt = SDRC_DLLA_STATUS & 0xff00;
  64. } else {
  65. fast_dll = SDRC_DLLB_CTRL;
  66. dll_cnt = SDRC_DLLB_STATUS & 0xff00;
  67. }
  68. if (force_lock_to_unlock_mode) {
  69. fast_dll &= ~0xff00;
  70. fast_dll |= dll_cnt; /* Current lock mode */
  71. }
  72. /* set fast timings with DLL filter disabled */
  73. mem_timings.fast_dll_ctrl = (fast_dll | (3 << 8));
  74. /* No disruptions, DDR will be offline & C-ABI not followed */
  75. omap2_sram_ddr_init(&mem_timings.slow_dll_ctrl,
  76. mem_timings.fast_dll_ctrl,
  77. mem_timings.base_cs,
  78. force_lock_to_unlock_mode);
  79. mem_timings.slow_dll_ctrl &= 0xff00; /* Keep lock value */
  80. /* Turn status into unlock ctrl */
  81. mem_timings.slow_dll_ctrl |=
  82. ((mem_timings.fast_dll_ctrl & 0xF) | (1 << 2));
  83. /* 90 degree phase for anything below 133Mhz + disable DLL filter */
  84. mem_timings.slow_dll_ctrl |= ((1 << 1) | (3 << 8));
  85. }