wm8350-regulator.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438
  1. /*
  2. * wm8350.c -- Voltage and current regulation for the Wolfson WM8350 PMIC
  3. *
  4. * Copyright 2007, 2008 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Liam Girdwood
  7. * linux@wolfsonmicro.com
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/moduleparam.h>
  16. #include <linux/init.h>
  17. #include <linux/bitops.h>
  18. #include <linux/err.h>
  19. #include <linux/i2c.h>
  20. #include <linux/mfd/wm8350/core.h>
  21. #include <linux/mfd/wm8350/pmic.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/regulator/driver.h>
  24. #include <linux/regulator/machine.h>
  25. /* Microamps */
  26. static const int isink_cur[] = {
  27. 4,
  28. 5,
  29. 6,
  30. 7,
  31. 8,
  32. 10,
  33. 11,
  34. 14,
  35. 16,
  36. 19,
  37. 23,
  38. 27,
  39. 32,
  40. 39,
  41. 46,
  42. 54,
  43. 65,
  44. 77,
  45. 92,
  46. 109,
  47. 130,
  48. 154,
  49. 183,
  50. 218,
  51. 259,
  52. 308,
  53. 367,
  54. 436,
  55. 518,
  56. 616,
  57. 733,
  58. 872,
  59. 1037,
  60. 1233,
  61. 1466,
  62. 1744,
  63. 2073,
  64. 2466,
  65. 2933,
  66. 3487,
  67. 4147,
  68. 4932,
  69. 5865,
  70. 6975,
  71. 8294,
  72. 9864,
  73. 11730,
  74. 13949,
  75. 16589,
  76. 19728,
  77. 23460,
  78. 27899,
  79. 33178,
  80. 39455,
  81. 46920,
  82. 55798,
  83. 66355,
  84. 78910,
  85. 93840,
  86. 111596,
  87. 132710,
  88. 157820,
  89. 187681,
  90. 223191
  91. };
  92. static int get_isink_val(int min_uA, int max_uA, u16 *setting)
  93. {
  94. int i;
  95. for (i = ARRAY_SIZE(isink_cur) - 1; i >= 0; i--) {
  96. if (min_uA <= isink_cur[i] && max_uA >= isink_cur[i]) {
  97. *setting = i;
  98. return 0;
  99. }
  100. }
  101. return -EINVAL;
  102. }
  103. static inline int wm8350_ldo_val_to_mvolts(unsigned int val)
  104. {
  105. if (val < 16)
  106. return (val * 50) + 900;
  107. else
  108. return ((val - 16) * 100) + 1800;
  109. }
  110. static inline unsigned int wm8350_ldo_mvolts_to_val(int mV)
  111. {
  112. if (mV < 1800)
  113. return (mV - 900) / 50;
  114. else
  115. return ((mV - 1800) / 100) + 16;
  116. }
  117. static inline int wm8350_dcdc_val_to_mvolts(unsigned int val)
  118. {
  119. return (val * 25) + 850;
  120. }
  121. static inline unsigned int wm8350_dcdc_mvolts_to_val(int mV)
  122. {
  123. return (mV - 850) / 25;
  124. }
  125. static int wm8350_isink_set_current(struct regulator_dev *rdev, int min_uA,
  126. int max_uA)
  127. {
  128. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  129. int isink = rdev_get_id(rdev);
  130. u16 val, setting;
  131. int ret;
  132. ret = get_isink_val(min_uA, max_uA, &setting);
  133. if (ret != 0)
  134. return ret;
  135. switch (isink) {
  136. case WM8350_ISINK_A:
  137. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_A) &
  138. ~WM8350_CS1_ISEL_MASK;
  139. wm8350_reg_write(wm8350, WM8350_CURRENT_SINK_DRIVER_A,
  140. val | setting);
  141. break;
  142. case WM8350_ISINK_B:
  143. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_B) &
  144. ~WM8350_CS1_ISEL_MASK;
  145. wm8350_reg_write(wm8350, WM8350_CURRENT_SINK_DRIVER_B,
  146. val | setting);
  147. break;
  148. default:
  149. return -EINVAL;
  150. }
  151. return 0;
  152. }
  153. static int wm8350_isink_get_current(struct regulator_dev *rdev)
  154. {
  155. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  156. int isink = rdev_get_id(rdev);
  157. u16 val;
  158. switch (isink) {
  159. case WM8350_ISINK_A:
  160. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_A) &
  161. WM8350_CS1_ISEL_MASK;
  162. break;
  163. case WM8350_ISINK_B:
  164. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_B) &
  165. WM8350_CS1_ISEL_MASK;
  166. break;
  167. default:
  168. return 0;
  169. }
  170. return (isink_cur[val] + 50) / 100;
  171. }
  172. /* turn on ISINK followed by DCDC */
  173. static int wm8350_isink_enable(struct regulator_dev *rdev)
  174. {
  175. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  176. int isink = rdev_get_id(rdev);
  177. switch (isink) {
  178. case WM8350_ISINK_A:
  179. switch (wm8350->pmic.isink_A_dcdc) {
  180. case WM8350_DCDC_2:
  181. case WM8350_DCDC_5:
  182. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_7,
  183. WM8350_CS1_ENA);
  184. wm8350_set_bits(wm8350, WM8350_CSA_FLASH_CONTROL,
  185. WM8350_CS1_DRIVE);
  186. wm8350_set_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  187. 1 << (wm8350->pmic.isink_A_dcdc -
  188. WM8350_DCDC_1));
  189. break;
  190. default:
  191. return -EINVAL;
  192. }
  193. break;
  194. case WM8350_ISINK_B:
  195. switch (wm8350->pmic.isink_B_dcdc) {
  196. case WM8350_DCDC_2:
  197. case WM8350_DCDC_5:
  198. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_7,
  199. WM8350_CS2_ENA);
  200. wm8350_set_bits(wm8350, WM8350_CSB_FLASH_CONTROL,
  201. WM8350_CS2_DRIVE);
  202. wm8350_set_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  203. 1 << (wm8350->pmic.isink_B_dcdc -
  204. WM8350_DCDC_1));
  205. break;
  206. default:
  207. return -EINVAL;
  208. }
  209. break;
  210. default:
  211. return -EINVAL;
  212. }
  213. return 0;
  214. }
  215. static int wm8350_isink_disable(struct regulator_dev *rdev)
  216. {
  217. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  218. int isink = rdev_get_id(rdev);
  219. switch (isink) {
  220. case WM8350_ISINK_A:
  221. switch (wm8350->pmic.isink_A_dcdc) {
  222. case WM8350_DCDC_2:
  223. case WM8350_DCDC_5:
  224. wm8350_clear_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  225. 1 << (wm8350->pmic.isink_A_dcdc -
  226. WM8350_DCDC_1));
  227. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_7,
  228. WM8350_CS1_ENA);
  229. break;
  230. default:
  231. return -EINVAL;
  232. }
  233. break;
  234. case WM8350_ISINK_B:
  235. switch (wm8350->pmic.isink_B_dcdc) {
  236. case WM8350_DCDC_2:
  237. case WM8350_DCDC_5:
  238. wm8350_clear_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  239. 1 << (wm8350->pmic.isink_B_dcdc -
  240. WM8350_DCDC_1));
  241. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_7,
  242. WM8350_CS2_ENA);
  243. break;
  244. default:
  245. return -EINVAL;
  246. }
  247. break;
  248. default:
  249. return -EINVAL;
  250. }
  251. return 0;
  252. }
  253. static int wm8350_isink_is_enabled(struct regulator_dev *rdev)
  254. {
  255. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  256. int isink = rdev_get_id(rdev);
  257. switch (isink) {
  258. case WM8350_ISINK_A:
  259. return wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_A) &
  260. 0x8000;
  261. case WM8350_ISINK_B:
  262. return wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_B) &
  263. 0x8000;
  264. }
  265. return -EINVAL;
  266. }
  267. int wm8350_isink_set_flash(struct wm8350 *wm8350, int isink, u16 mode,
  268. u16 trigger, u16 duration, u16 on_ramp, u16 off_ramp,
  269. u16 drive)
  270. {
  271. switch (isink) {
  272. case WM8350_ISINK_A:
  273. wm8350_reg_write(wm8350, WM8350_CSA_FLASH_CONTROL,
  274. (mode ? WM8350_CS1_FLASH_MODE : 0) |
  275. (trigger ? WM8350_CS1_TRIGSRC : 0) |
  276. duration | on_ramp | off_ramp | drive);
  277. break;
  278. case WM8350_ISINK_B:
  279. wm8350_reg_write(wm8350, WM8350_CSB_FLASH_CONTROL,
  280. (mode ? WM8350_CS2_FLASH_MODE : 0) |
  281. (trigger ? WM8350_CS2_TRIGSRC : 0) |
  282. duration | on_ramp | off_ramp | drive);
  283. break;
  284. default:
  285. return -EINVAL;
  286. }
  287. return 0;
  288. }
  289. EXPORT_SYMBOL_GPL(wm8350_isink_set_flash);
  290. static int wm8350_dcdc_set_voltage(struct regulator_dev *rdev, int min_uV,
  291. int max_uV)
  292. {
  293. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  294. int volt_reg, dcdc = rdev_get_id(rdev), mV,
  295. min_mV = min_uV / 1000, max_mV = max_uV / 1000;
  296. u16 val;
  297. if (min_mV < 850 || min_mV > 4025)
  298. return -EINVAL;
  299. if (max_mV < 850 || max_mV > 4025)
  300. return -EINVAL;
  301. /* step size is 25mV */
  302. mV = (min_mV - 826) / 25;
  303. if (wm8350_dcdc_val_to_mvolts(mV) > max_mV)
  304. return -EINVAL;
  305. BUG_ON(wm8350_dcdc_val_to_mvolts(mV) < min_mV);
  306. switch (dcdc) {
  307. case WM8350_DCDC_1:
  308. volt_reg = WM8350_DCDC1_CONTROL;
  309. break;
  310. case WM8350_DCDC_3:
  311. volt_reg = WM8350_DCDC3_CONTROL;
  312. break;
  313. case WM8350_DCDC_4:
  314. volt_reg = WM8350_DCDC4_CONTROL;
  315. break;
  316. case WM8350_DCDC_6:
  317. volt_reg = WM8350_DCDC6_CONTROL;
  318. break;
  319. case WM8350_DCDC_2:
  320. case WM8350_DCDC_5:
  321. default:
  322. return -EINVAL;
  323. }
  324. /* all DCDCs have same mV bits */
  325. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_DC1_VSEL_MASK;
  326. wm8350_reg_write(wm8350, volt_reg, val | mV);
  327. return 0;
  328. }
  329. static int wm8350_dcdc_get_voltage(struct regulator_dev *rdev)
  330. {
  331. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  332. int volt_reg, dcdc = rdev_get_id(rdev);
  333. u16 val;
  334. switch (dcdc) {
  335. case WM8350_DCDC_1:
  336. volt_reg = WM8350_DCDC1_CONTROL;
  337. break;
  338. case WM8350_DCDC_3:
  339. volt_reg = WM8350_DCDC3_CONTROL;
  340. break;
  341. case WM8350_DCDC_4:
  342. volt_reg = WM8350_DCDC4_CONTROL;
  343. break;
  344. case WM8350_DCDC_6:
  345. volt_reg = WM8350_DCDC6_CONTROL;
  346. break;
  347. case WM8350_DCDC_2:
  348. case WM8350_DCDC_5:
  349. default:
  350. return -EINVAL;
  351. }
  352. /* all DCDCs have same mV bits */
  353. val = wm8350_reg_read(wm8350, volt_reg) & WM8350_DC1_VSEL_MASK;
  354. return wm8350_dcdc_val_to_mvolts(val) * 1000;
  355. }
  356. static int wm8350_dcdc_set_suspend_voltage(struct regulator_dev *rdev, int uV)
  357. {
  358. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  359. int volt_reg, mV = uV / 1000, dcdc = rdev_get_id(rdev);
  360. u16 val;
  361. dev_dbg(wm8350->dev, "%s %d mV %d\n", __func__, dcdc, mV);
  362. if (mV && (mV < 850 || mV > 4025)) {
  363. dev_err(wm8350->dev,
  364. "DCDC%d suspend voltage %d mV out of range\n",
  365. dcdc, mV);
  366. return -EINVAL;
  367. }
  368. if (mV == 0)
  369. mV = 850;
  370. switch (dcdc) {
  371. case WM8350_DCDC_1:
  372. volt_reg = WM8350_DCDC1_LOW_POWER;
  373. break;
  374. case WM8350_DCDC_3:
  375. volt_reg = WM8350_DCDC3_LOW_POWER;
  376. break;
  377. case WM8350_DCDC_4:
  378. volt_reg = WM8350_DCDC4_LOW_POWER;
  379. break;
  380. case WM8350_DCDC_6:
  381. volt_reg = WM8350_DCDC6_LOW_POWER;
  382. break;
  383. case WM8350_DCDC_2:
  384. case WM8350_DCDC_5:
  385. default:
  386. return -EINVAL;
  387. }
  388. /* all DCDCs have same mV bits */
  389. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_DC1_VSEL_MASK;
  390. wm8350_reg_write(wm8350, volt_reg,
  391. val | wm8350_dcdc_mvolts_to_val(mV));
  392. return 0;
  393. }
  394. static int wm8350_dcdc_set_suspend_enable(struct regulator_dev *rdev)
  395. {
  396. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  397. int dcdc = rdev_get_id(rdev);
  398. u16 val;
  399. switch (dcdc) {
  400. case WM8350_DCDC_1:
  401. val = wm8350_reg_read(wm8350, WM8350_DCDC1_LOW_POWER)
  402. & ~WM8350_DCDC_HIB_MODE_MASK;
  403. wm8350_reg_write(wm8350, WM8350_DCDC1_LOW_POWER,
  404. wm8350->pmic.dcdc1_hib_mode);
  405. break;
  406. case WM8350_DCDC_3:
  407. val = wm8350_reg_read(wm8350, WM8350_DCDC3_LOW_POWER)
  408. & ~WM8350_DCDC_HIB_MODE_MASK;
  409. wm8350_reg_write(wm8350, WM8350_DCDC3_LOW_POWER,
  410. wm8350->pmic.dcdc3_hib_mode);
  411. break;
  412. case WM8350_DCDC_4:
  413. val = wm8350_reg_read(wm8350, WM8350_DCDC4_LOW_POWER)
  414. & ~WM8350_DCDC_HIB_MODE_MASK;
  415. wm8350_reg_write(wm8350, WM8350_DCDC4_LOW_POWER,
  416. wm8350->pmic.dcdc4_hib_mode);
  417. break;
  418. case WM8350_DCDC_6:
  419. val = wm8350_reg_read(wm8350, WM8350_DCDC6_LOW_POWER)
  420. & ~WM8350_DCDC_HIB_MODE_MASK;
  421. wm8350_reg_write(wm8350, WM8350_DCDC6_LOW_POWER,
  422. wm8350->pmic.dcdc6_hib_mode);
  423. break;
  424. case WM8350_DCDC_2:
  425. case WM8350_DCDC_5:
  426. default:
  427. return -EINVAL;
  428. }
  429. return 0;
  430. }
  431. static int wm8350_dcdc_set_suspend_disable(struct regulator_dev *rdev)
  432. {
  433. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  434. int dcdc = rdev_get_id(rdev);
  435. u16 val;
  436. switch (dcdc) {
  437. case WM8350_DCDC_1:
  438. val = wm8350_reg_read(wm8350, WM8350_DCDC1_LOW_POWER);
  439. wm8350->pmic.dcdc1_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  440. wm8350_reg_write(wm8350, WM8350_DCDC1_LOW_POWER,
  441. WM8350_DCDC_HIB_MODE_DIS);
  442. break;
  443. case WM8350_DCDC_3:
  444. val = wm8350_reg_read(wm8350, WM8350_DCDC3_LOW_POWER);
  445. wm8350->pmic.dcdc3_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  446. wm8350_reg_write(wm8350, WM8350_DCDC3_LOW_POWER,
  447. WM8350_DCDC_HIB_MODE_DIS);
  448. break;
  449. case WM8350_DCDC_4:
  450. val = wm8350_reg_read(wm8350, WM8350_DCDC4_LOW_POWER);
  451. wm8350->pmic.dcdc4_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  452. wm8350_reg_write(wm8350, WM8350_DCDC4_LOW_POWER,
  453. WM8350_DCDC_HIB_MODE_DIS);
  454. break;
  455. case WM8350_DCDC_6:
  456. val = wm8350_reg_read(wm8350, WM8350_DCDC6_LOW_POWER);
  457. wm8350->pmic.dcdc6_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  458. wm8350_reg_write(wm8350, WM8350_DCDC6_LOW_POWER,
  459. WM8350_DCDC_HIB_MODE_DIS);
  460. break;
  461. case WM8350_DCDC_2:
  462. case WM8350_DCDC_5:
  463. default:
  464. return -EINVAL;
  465. }
  466. return 0;
  467. }
  468. static int wm8350_dcdc25_set_suspend_enable(struct regulator_dev *rdev)
  469. {
  470. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  471. int dcdc = rdev_get_id(rdev);
  472. u16 val;
  473. switch (dcdc) {
  474. case WM8350_DCDC_2:
  475. val = wm8350_reg_read(wm8350, WM8350_DCDC2_CONTROL)
  476. & ~WM8350_DC2_HIB_MODE_MASK;
  477. wm8350_reg_write(wm8350, WM8350_DCDC2_CONTROL, val |
  478. WM8350_DC2_HIB_MODE_ACTIVE);
  479. break;
  480. case WM8350_DCDC_5:
  481. val = wm8350_reg_read(wm8350, WM8350_DCDC5_CONTROL)
  482. & ~WM8350_DC2_HIB_MODE_MASK;
  483. wm8350_reg_write(wm8350, WM8350_DCDC5_CONTROL, val |
  484. WM8350_DC5_HIB_MODE_ACTIVE);
  485. break;
  486. default:
  487. return -EINVAL;
  488. }
  489. return 0;
  490. }
  491. static int wm8350_dcdc25_set_suspend_disable(struct regulator_dev *rdev)
  492. {
  493. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  494. int dcdc = rdev_get_id(rdev);
  495. u16 val;
  496. switch (dcdc) {
  497. case WM8350_DCDC_2:
  498. val = wm8350_reg_read(wm8350, WM8350_DCDC2_CONTROL)
  499. & ~WM8350_DC2_HIB_MODE_MASK;
  500. wm8350_reg_write(wm8350, WM8350_DCDC2_CONTROL, val |
  501. WM8350_DC2_HIB_MODE_DISABLE);
  502. break;
  503. case WM8350_DCDC_5:
  504. val = wm8350_reg_read(wm8350, WM8350_DCDC5_CONTROL)
  505. & ~WM8350_DC2_HIB_MODE_MASK;
  506. wm8350_reg_write(wm8350, WM8350_DCDC5_CONTROL, val |
  507. WM8350_DC2_HIB_MODE_DISABLE);
  508. break;
  509. default:
  510. return -EINVAL;
  511. }
  512. return 0;
  513. }
  514. static int wm8350_dcdc_set_suspend_mode(struct regulator_dev *rdev,
  515. unsigned int mode)
  516. {
  517. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  518. int dcdc = rdev_get_id(rdev);
  519. u16 *hib_mode;
  520. switch (dcdc) {
  521. case WM8350_DCDC_1:
  522. hib_mode = &wm8350->pmic.dcdc1_hib_mode;
  523. break;
  524. case WM8350_DCDC_3:
  525. hib_mode = &wm8350->pmic.dcdc3_hib_mode;
  526. break;
  527. case WM8350_DCDC_4:
  528. hib_mode = &wm8350->pmic.dcdc4_hib_mode;
  529. break;
  530. case WM8350_DCDC_6:
  531. hib_mode = &wm8350->pmic.dcdc6_hib_mode;
  532. break;
  533. case WM8350_DCDC_2:
  534. case WM8350_DCDC_5:
  535. default:
  536. return -EINVAL;
  537. }
  538. switch (mode) {
  539. case REGULATOR_MODE_NORMAL:
  540. *hib_mode = WM8350_DCDC_HIB_MODE_IMAGE;
  541. break;
  542. case REGULATOR_MODE_IDLE:
  543. *hib_mode = WM8350_DCDC_HIB_MODE_STANDBY;
  544. break;
  545. case REGULATOR_MODE_STANDBY:
  546. *hib_mode = WM8350_DCDC_HIB_MODE_LDO_IM;
  547. break;
  548. default:
  549. return -EINVAL;
  550. }
  551. return 0;
  552. }
  553. static int wm8350_ldo_set_suspend_voltage(struct regulator_dev *rdev, int uV)
  554. {
  555. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  556. int volt_reg, mV = uV / 1000, ldo = rdev_get_id(rdev);
  557. u16 val;
  558. dev_dbg(wm8350->dev, "%s %d mV %d\n", __func__, ldo, mV);
  559. if (mV < 900 || mV > 3300) {
  560. dev_err(wm8350->dev, "LDO%d voltage %d mV out of range\n",
  561. ldo, mV);
  562. return -EINVAL;
  563. }
  564. switch (ldo) {
  565. case WM8350_LDO_1:
  566. volt_reg = WM8350_LDO1_LOW_POWER;
  567. break;
  568. case WM8350_LDO_2:
  569. volt_reg = WM8350_LDO2_LOW_POWER;
  570. break;
  571. case WM8350_LDO_3:
  572. volt_reg = WM8350_LDO3_LOW_POWER;
  573. break;
  574. case WM8350_LDO_4:
  575. volt_reg = WM8350_LDO4_LOW_POWER;
  576. break;
  577. default:
  578. return -EINVAL;
  579. }
  580. /* all LDOs have same mV bits */
  581. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_VSEL_MASK;
  582. wm8350_reg_write(wm8350, volt_reg,
  583. val | wm8350_ldo_mvolts_to_val(mV));
  584. return 0;
  585. }
  586. static int wm8350_ldo_set_suspend_enable(struct regulator_dev *rdev)
  587. {
  588. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  589. int volt_reg, ldo = rdev_get_id(rdev);
  590. u16 val;
  591. switch (ldo) {
  592. case WM8350_LDO_1:
  593. volt_reg = WM8350_LDO1_LOW_POWER;
  594. break;
  595. case WM8350_LDO_2:
  596. volt_reg = WM8350_LDO2_LOW_POWER;
  597. break;
  598. case WM8350_LDO_3:
  599. volt_reg = WM8350_LDO3_LOW_POWER;
  600. break;
  601. case WM8350_LDO_4:
  602. volt_reg = WM8350_LDO4_LOW_POWER;
  603. break;
  604. default:
  605. return -EINVAL;
  606. }
  607. /* all LDOs have same mV bits */
  608. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_HIB_MODE_MASK;
  609. wm8350_reg_write(wm8350, volt_reg, val);
  610. return 0;
  611. }
  612. static int wm8350_ldo_set_suspend_disable(struct regulator_dev *rdev)
  613. {
  614. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  615. int volt_reg, ldo = rdev_get_id(rdev);
  616. u16 val;
  617. switch (ldo) {
  618. case WM8350_LDO_1:
  619. volt_reg = WM8350_LDO1_LOW_POWER;
  620. break;
  621. case WM8350_LDO_2:
  622. volt_reg = WM8350_LDO2_LOW_POWER;
  623. break;
  624. case WM8350_LDO_3:
  625. volt_reg = WM8350_LDO3_LOW_POWER;
  626. break;
  627. case WM8350_LDO_4:
  628. volt_reg = WM8350_LDO4_LOW_POWER;
  629. break;
  630. default:
  631. return -EINVAL;
  632. }
  633. /* all LDOs have same mV bits */
  634. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_HIB_MODE_MASK;
  635. wm8350_reg_write(wm8350, volt_reg, WM8350_LDO1_HIB_MODE_DIS);
  636. return 0;
  637. }
  638. static int wm8350_ldo_set_voltage(struct regulator_dev *rdev, int min_uV,
  639. int max_uV)
  640. {
  641. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  642. int volt_reg, ldo = rdev_get_id(rdev), mV, min_mV = min_uV / 1000,
  643. max_mV = max_uV / 1000;
  644. u16 val;
  645. if (min_mV < 900 || min_mV > 3300)
  646. return -EINVAL;
  647. if (max_mV < 900 || max_mV > 3300)
  648. return -EINVAL;
  649. if (min_mV < 1800) {
  650. /* step size is 50mV < 1800mV */
  651. mV = (min_mV - 851) / 50;
  652. if (wm8350_ldo_val_to_mvolts(mV) > max_mV)
  653. return -EINVAL;
  654. BUG_ON(wm8350_ldo_val_to_mvolts(mV) < min_mV);
  655. } else {
  656. /* step size is 100mV > 1800mV */
  657. mV = ((min_mV - 1701) / 100) + 16;
  658. if (wm8350_ldo_val_to_mvolts(mV) > max_mV)
  659. return -EINVAL;
  660. BUG_ON(wm8350_ldo_val_to_mvolts(mV) < min_mV);
  661. }
  662. switch (ldo) {
  663. case WM8350_LDO_1:
  664. volt_reg = WM8350_LDO1_CONTROL;
  665. break;
  666. case WM8350_LDO_2:
  667. volt_reg = WM8350_LDO2_CONTROL;
  668. break;
  669. case WM8350_LDO_3:
  670. volt_reg = WM8350_LDO3_CONTROL;
  671. break;
  672. case WM8350_LDO_4:
  673. volt_reg = WM8350_LDO4_CONTROL;
  674. break;
  675. default:
  676. return -EINVAL;
  677. }
  678. /* all LDOs have same mV bits */
  679. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_VSEL_MASK;
  680. wm8350_reg_write(wm8350, volt_reg, val | mV);
  681. return 0;
  682. }
  683. static int wm8350_ldo_get_voltage(struct regulator_dev *rdev)
  684. {
  685. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  686. int volt_reg, ldo = rdev_get_id(rdev);
  687. u16 val;
  688. switch (ldo) {
  689. case WM8350_LDO_1:
  690. volt_reg = WM8350_LDO1_CONTROL;
  691. break;
  692. case WM8350_LDO_2:
  693. volt_reg = WM8350_LDO2_CONTROL;
  694. break;
  695. case WM8350_LDO_3:
  696. volt_reg = WM8350_LDO3_CONTROL;
  697. break;
  698. case WM8350_LDO_4:
  699. volt_reg = WM8350_LDO4_CONTROL;
  700. break;
  701. default:
  702. return -EINVAL;
  703. }
  704. /* all LDOs have same mV bits */
  705. val = wm8350_reg_read(wm8350, volt_reg) & WM8350_LDO1_VSEL_MASK;
  706. return wm8350_ldo_val_to_mvolts(val) * 1000;
  707. }
  708. int wm8350_dcdc_set_slot(struct wm8350 *wm8350, int dcdc, u16 start,
  709. u16 stop, u16 fault)
  710. {
  711. int slot_reg;
  712. u16 val;
  713. dev_dbg(wm8350->dev, "%s %d start %d stop %d\n",
  714. __func__, dcdc, start, stop);
  715. /* slot valid ? */
  716. if (start > 15 || stop > 15)
  717. return -EINVAL;
  718. switch (dcdc) {
  719. case WM8350_DCDC_1:
  720. slot_reg = WM8350_DCDC1_TIMEOUTS;
  721. break;
  722. case WM8350_DCDC_2:
  723. slot_reg = WM8350_DCDC2_TIMEOUTS;
  724. break;
  725. case WM8350_DCDC_3:
  726. slot_reg = WM8350_DCDC3_TIMEOUTS;
  727. break;
  728. case WM8350_DCDC_4:
  729. slot_reg = WM8350_DCDC4_TIMEOUTS;
  730. break;
  731. case WM8350_DCDC_5:
  732. slot_reg = WM8350_DCDC5_TIMEOUTS;
  733. break;
  734. case WM8350_DCDC_6:
  735. slot_reg = WM8350_DCDC6_TIMEOUTS;
  736. break;
  737. default:
  738. return -EINVAL;
  739. }
  740. val = wm8350_reg_read(wm8350, slot_reg) &
  741. ~(WM8350_DC1_ENSLOT_MASK | WM8350_DC1_SDSLOT_MASK |
  742. WM8350_DC1_ERRACT_MASK);
  743. wm8350_reg_write(wm8350, slot_reg,
  744. val | (start << WM8350_DC1_ENSLOT_SHIFT) |
  745. (stop << WM8350_DC1_SDSLOT_SHIFT) |
  746. (fault << WM8350_DC1_ERRACT_SHIFT));
  747. return 0;
  748. }
  749. EXPORT_SYMBOL_GPL(wm8350_dcdc_set_slot);
  750. int wm8350_ldo_set_slot(struct wm8350 *wm8350, int ldo, u16 start, u16 stop)
  751. {
  752. int slot_reg;
  753. u16 val;
  754. dev_dbg(wm8350->dev, "%s %d start %d stop %d\n",
  755. __func__, ldo, start, stop);
  756. /* slot valid ? */
  757. if (start > 15 || stop > 15)
  758. return -EINVAL;
  759. switch (ldo) {
  760. case WM8350_LDO_1:
  761. slot_reg = WM8350_LDO1_TIMEOUTS;
  762. break;
  763. case WM8350_LDO_2:
  764. slot_reg = WM8350_LDO2_TIMEOUTS;
  765. break;
  766. case WM8350_LDO_3:
  767. slot_reg = WM8350_LDO3_TIMEOUTS;
  768. break;
  769. case WM8350_LDO_4:
  770. slot_reg = WM8350_LDO4_TIMEOUTS;
  771. break;
  772. default:
  773. return -EINVAL;
  774. }
  775. val = wm8350_reg_read(wm8350, slot_reg) & ~WM8350_LDO1_SDSLOT_MASK;
  776. wm8350_reg_write(wm8350, slot_reg, val | ((start << 10) | (stop << 6)));
  777. return 0;
  778. }
  779. EXPORT_SYMBOL_GPL(wm8350_ldo_set_slot);
  780. int wm8350_dcdc25_set_mode(struct wm8350 *wm8350, int dcdc, u16 mode,
  781. u16 ilim, u16 ramp, u16 feedback)
  782. {
  783. u16 val;
  784. dev_dbg(wm8350->dev, "%s %d mode: %s %s\n", __func__, dcdc,
  785. mode ? "normal" : "boost", ilim ? "low" : "normal");
  786. switch (dcdc) {
  787. case WM8350_DCDC_2:
  788. val = wm8350_reg_read(wm8350, WM8350_DCDC2_CONTROL)
  789. & ~(WM8350_DC2_MODE_MASK | WM8350_DC2_ILIM_MASK |
  790. WM8350_DC2_RMP_MASK | WM8350_DC2_FBSRC_MASK);
  791. wm8350_reg_write(wm8350, WM8350_DCDC2_CONTROL, val |
  792. (mode << WM8350_DC2_MODE_SHIFT) |
  793. (ilim << WM8350_DC2_ILIM_SHIFT) |
  794. (ramp << WM8350_DC2_RMP_SHIFT) |
  795. (feedback << WM8350_DC2_FBSRC_SHIFT));
  796. break;
  797. case WM8350_DCDC_5:
  798. val = wm8350_reg_read(wm8350, WM8350_DCDC5_CONTROL)
  799. & ~(WM8350_DC5_MODE_MASK | WM8350_DC5_ILIM_MASK |
  800. WM8350_DC5_RMP_MASK | WM8350_DC5_FBSRC_MASK);
  801. wm8350_reg_write(wm8350, WM8350_DCDC5_CONTROL, val |
  802. (mode << WM8350_DC5_MODE_SHIFT) |
  803. (ilim << WM8350_DC5_ILIM_SHIFT) |
  804. (ramp << WM8350_DC5_RMP_SHIFT) |
  805. (feedback << WM8350_DC5_FBSRC_SHIFT));
  806. break;
  807. default:
  808. return -EINVAL;
  809. }
  810. return 0;
  811. }
  812. EXPORT_SYMBOL_GPL(wm8350_dcdc25_set_mode);
  813. static int wm8350_dcdc_enable(struct regulator_dev *rdev)
  814. {
  815. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  816. int dcdc = rdev_get_id(rdev);
  817. u16 shift;
  818. if (dcdc < WM8350_DCDC_1 || dcdc > WM8350_DCDC_6)
  819. return -EINVAL;
  820. shift = dcdc - WM8350_DCDC_1;
  821. wm8350_set_bits(wm8350, WM8350_DCDC_LDO_REQUESTED, 1 << shift);
  822. return 0;
  823. }
  824. static int wm8350_dcdc_disable(struct regulator_dev *rdev)
  825. {
  826. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  827. int dcdc = rdev_get_id(rdev);
  828. u16 shift;
  829. if (dcdc < WM8350_DCDC_1 || dcdc > WM8350_DCDC_6)
  830. return -EINVAL;
  831. shift = dcdc - WM8350_DCDC_1;
  832. wm8350_clear_bits(wm8350, WM8350_DCDC_LDO_REQUESTED, 1 << shift);
  833. return 0;
  834. }
  835. static int wm8350_ldo_enable(struct regulator_dev *rdev)
  836. {
  837. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  838. int ldo = rdev_get_id(rdev);
  839. u16 shift;
  840. if (ldo < WM8350_LDO_1 || ldo > WM8350_LDO_4)
  841. return -EINVAL;
  842. shift = (ldo - WM8350_LDO_1) + 8;
  843. wm8350_set_bits(wm8350, WM8350_DCDC_LDO_REQUESTED, 1 << shift);
  844. return 0;
  845. }
  846. static int wm8350_ldo_disable(struct regulator_dev *rdev)
  847. {
  848. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  849. int ldo = rdev_get_id(rdev);
  850. u16 shift;
  851. if (ldo < WM8350_LDO_1 || ldo > WM8350_LDO_4)
  852. return -EINVAL;
  853. shift = (ldo - WM8350_LDO_1) + 8;
  854. wm8350_clear_bits(wm8350, WM8350_DCDC_LDO_REQUESTED, 1 << shift);
  855. return 0;
  856. }
  857. static int force_continuous_enable(struct wm8350 *wm8350, int dcdc, int enable)
  858. {
  859. int reg = 0, ret;
  860. switch (dcdc) {
  861. case WM8350_DCDC_1:
  862. reg = WM8350_DCDC1_FORCE_PWM;
  863. break;
  864. case WM8350_DCDC_3:
  865. reg = WM8350_DCDC3_FORCE_PWM;
  866. break;
  867. case WM8350_DCDC_4:
  868. reg = WM8350_DCDC4_FORCE_PWM;
  869. break;
  870. case WM8350_DCDC_6:
  871. reg = WM8350_DCDC6_FORCE_PWM;
  872. break;
  873. default:
  874. return -EINVAL;
  875. }
  876. if (enable)
  877. ret = wm8350_set_bits(wm8350, reg,
  878. WM8350_DCDC1_FORCE_PWM_ENA);
  879. else
  880. ret = wm8350_clear_bits(wm8350, reg,
  881. WM8350_DCDC1_FORCE_PWM_ENA);
  882. return ret;
  883. }
  884. static int wm8350_dcdc_set_mode(struct regulator_dev *rdev, unsigned int mode)
  885. {
  886. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  887. int dcdc = rdev_get_id(rdev);
  888. u16 val;
  889. if (dcdc < WM8350_DCDC_1 || dcdc > WM8350_DCDC_6)
  890. return -EINVAL;
  891. if (dcdc == WM8350_DCDC_2 || dcdc == WM8350_DCDC_5)
  892. return -EINVAL;
  893. val = 1 << (dcdc - WM8350_DCDC_1);
  894. switch (mode) {
  895. case REGULATOR_MODE_FAST:
  896. /* force continuous mode */
  897. wm8350_set_bits(wm8350, WM8350_DCDC_ACTIVE_OPTIONS, val);
  898. wm8350_clear_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  899. force_continuous_enable(wm8350, dcdc, 1);
  900. break;
  901. case REGULATOR_MODE_NORMAL:
  902. /* active / pulse skipping */
  903. wm8350_set_bits(wm8350, WM8350_DCDC_ACTIVE_OPTIONS, val);
  904. wm8350_clear_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  905. force_continuous_enable(wm8350, dcdc, 0);
  906. break;
  907. case REGULATOR_MODE_IDLE:
  908. /* standby mode */
  909. force_continuous_enable(wm8350, dcdc, 0);
  910. wm8350_clear_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  911. wm8350_clear_bits(wm8350, WM8350_DCDC_ACTIVE_OPTIONS, val);
  912. break;
  913. case REGULATOR_MODE_STANDBY:
  914. /* LDO mode */
  915. force_continuous_enable(wm8350, dcdc, 0);
  916. wm8350_set_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  917. break;
  918. }
  919. return 0;
  920. }
  921. static unsigned int wm8350_dcdc_get_mode(struct regulator_dev *rdev)
  922. {
  923. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  924. int dcdc = rdev_get_id(rdev);
  925. u16 mask, sleep, active, force;
  926. int mode = REGULATOR_MODE_NORMAL;
  927. if (dcdc < WM8350_DCDC_1 || dcdc > WM8350_DCDC_6)
  928. return -EINVAL;
  929. if (dcdc == WM8350_DCDC_2 || dcdc == WM8350_DCDC_5)
  930. return -EINVAL;
  931. mask = 1 << (dcdc - WM8350_DCDC_1);
  932. active = wm8350_reg_read(wm8350, WM8350_DCDC_ACTIVE_OPTIONS) & mask;
  933. sleep = wm8350_reg_read(wm8350, WM8350_DCDC_SLEEP_OPTIONS) & mask;
  934. force = wm8350_reg_read(wm8350, WM8350_DCDC1_FORCE_PWM)
  935. & WM8350_DCDC1_FORCE_PWM_ENA;
  936. dev_dbg(wm8350->dev, "mask %x active %x sleep %x force %x",
  937. mask, active, sleep, force);
  938. if (active && !sleep) {
  939. if (force)
  940. mode = REGULATOR_MODE_FAST;
  941. else
  942. mode = REGULATOR_MODE_NORMAL;
  943. } else if (!active && !sleep)
  944. mode = REGULATOR_MODE_IDLE;
  945. else if (!sleep)
  946. mode = REGULATOR_MODE_STANDBY;
  947. return mode;
  948. }
  949. static unsigned int wm8350_ldo_get_mode(struct regulator_dev *rdev)
  950. {
  951. return REGULATOR_MODE_NORMAL;
  952. }
  953. struct wm8350_dcdc_efficiency {
  954. int uA_load_min;
  955. int uA_load_max;
  956. unsigned int mode;
  957. };
  958. static const struct wm8350_dcdc_efficiency dcdc1_6_efficiency[] = {
  959. {0, 10000, REGULATOR_MODE_STANDBY}, /* 0 - 10mA - LDO */
  960. {10000, 100000, REGULATOR_MODE_IDLE}, /* 10mA - 100mA - Standby */
  961. {100000, 1000000, REGULATOR_MODE_NORMAL}, /* > 100mA - Active */
  962. {-1, -1, REGULATOR_MODE_NORMAL},
  963. };
  964. static const struct wm8350_dcdc_efficiency dcdc3_4_efficiency[] = {
  965. {0, 10000, REGULATOR_MODE_STANDBY}, /* 0 - 10mA - LDO */
  966. {10000, 100000, REGULATOR_MODE_IDLE}, /* 10mA - 100mA - Standby */
  967. {100000, 800000, REGULATOR_MODE_NORMAL}, /* > 100mA - Active */
  968. {-1, -1, REGULATOR_MODE_NORMAL},
  969. };
  970. static unsigned int get_mode(int uA, const struct wm8350_dcdc_efficiency *eff)
  971. {
  972. int i = 0;
  973. while (eff[i].uA_load_min != -1) {
  974. if (uA >= eff[i].uA_load_min && uA <= eff[i].uA_load_max)
  975. return eff[i].mode;
  976. }
  977. return REGULATOR_MODE_NORMAL;
  978. }
  979. /* Query the regulator for it's most efficient mode @ uV,uA
  980. * WM8350 regulator efficiency is pretty similar over
  981. * different input and output uV.
  982. */
  983. static unsigned int wm8350_dcdc_get_optimum_mode(struct regulator_dev *rdev,
  984. int input_uV, int output_uV,
  985. int output_uA)
  986. {
  987. int dcdc = rdev_get_id(rdev), mode;
  988. switch (dcdc) {
  989. case WM8350_DCDC_1:
  990. case WM8350_DCDC_6:
  991. mode = get_mode(output_uA, dcdc1_6_efficiency);
  992. break;
  993. case WM8350_DCDC_3:
  994. case WM8350_DCDC_4:
  995. mode = get_mode(output_uA, dcdc3_4_efficiency);
  996. break;
  997. default:
  998. mode = REGULATOR_MODE_NORMAL;
  999. break;
  1000. }
  1001. return mode;
  1002. }
  1003. static int wm8350_dcdc_is_enabled(struct regulator_dev *rdev)
  1004. {
  1005. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  1006. int dcdc = rdev_get_id(rdev), shift;
  1007. if (dcdc < WM8350_DCDC_1 || dcdc > WM8350_DCDC_6)
  1008. return -EINVAL;
  1009. shift = dcdc - WM8350_DCDC_1;
  1010. return wm8350_reg_read(wm8350, WM8350_DCDC_LDO_REQUESTED)
  1011. & (1 << shift);
  1012. }
  1013. static int wm8350_ldo_is_enabled(struct regulator_dev *rdev)
  1014. {
  1015. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  1016. int ldo = rdev_get_id(rdev), shift;
  1017. if (ldo < WM8350_LDO_1 || ldo > WM8350_LDO_4)
  1018. return -EINVAL;
  1019. shift = (ldo - WM8350_LDO_1) + 8;
  1020. return wm8350_reg_read(wm8350, WM8350_DCDC_LDO_REQUESTED)
  1021. & (1 << shift);
  1022. }
  1023. static struct regulator_ops wm8350_dcdc_ops = {
  1024. .set_voltage = wm8350_dcdc_set_voltage,
  1025. .get_voltage = wm8350_dcdc_get_voltage,
  1026. .enable = wm8350_dcdc_enable,
  1027. .disable = wm8350_dcdc_disable,
  1028. .get_mode = wm8350_dcdc_get_mode,
  1029. .set_mode = wm8350_dcdc_set_mode,
  1030. .get_optimum_mode = wm8350_dcdc_get_optimum_mode,
  1031. .is_enabled = wm8350_dcdc_is_enabled,
  1032. .set_suspend_voltage = wm8350_dcdc_set_suspend_voltage,
  1033. .set_suspend_enable = wm8350_dcdc_set_suspend_enable,
  1034. .set_suspend_disable = wm8350_dcdc_set_suspend_disable,
  1035. .set_suspend_mode = wm8350_dcdc_set_suspend_mode,
  1036. };
  1037. static struct regulator_ops wm8350_dcdc2_5_ops = {
  1038. .enable = wm8350_dcdc_enable,
  1039. .disable = wm8350_dcdc_disable,
  1040. .is_enabled = wm8350_dcdc_is_enabled,
  1041. .set_suspend_enable = wm8350_dcdc25_set_suspend_enable,
  1042. .set_suspend_disable = wm8350_dcdc25_set_suspend_disable,
  1043. };
  1044. static struct regulator_ops wm8350_ldo_ops = {
  1045. .set_voltage = wm8350_ldo_set_voltage,
  1046. .get_voltage = wm8350_ldo_get_voltage,
  1047. .enable = wm8350_ldo_enable,
  1048. .disable = wm8350_ldo_disable,
  1049. .is_enabled = wm8350_ldo_is_enabled,
  1050. .get_mode = wm8350_ldo_get_mode,
  1051. .set_suspend_voltage = wm8350_ldo_set_suspend_voltage,
  1052. .set_suspend_enable = wm8350_ldo_set_suspend_enable,
  1053. .set_suspend_disable = wm8350_ldo_set_suspend_disable,
  1054. };
  1055. static struct regulator_ops wm8350_isink_ops = {
  1056. .set_current_limit = wm8350_isink_set_current,
  1057. .get_current_limit = wm8350_isink_get_current,
  1058. .enable = wm8350_isink_enable,
  1059. .disable = wm8350_isink_disable,
  1060. .is_enabled = wm8350_isink_is_enabled,
  1061. };
  1062. static struct regulator_desc wm8350_reg[NUM_WM8350_REGULATORS] = {
  1063. {
  1064. .name = "DCDC1",
  1065. .id = WM8350_DCDC_1,
  1066. .ops = &wm8350_dcdc_ops,
  1067. .irq = WM8350_IRQ_UV_DC1,
  1068. .type = REGULATOR_VOLTAGE,
  1069. .owner = THIS_MODULE,
  1070. },
  1071. {
  1072. .name = "DCDC2",
  1073. .id = WM8350_DCDC_2,
  1074. .ops = &wm8350_dcdc2_5_ops,
  1075. .irq = WM8350_IRQ_UV_DC2,
  1076. .type = REGULATOR_VOLTAGE,
  1077. .owner = THIS_MODULE,
  1078. },
  1079. {
  1080. .name = "DCDC3",
  1081. .id = WM8350_DCDC_3,
  1082. .ops = &wm8350_dcdc_ops,
  1083. .irq = WM8350_IRQ_UV_DC3,
  1084. .type = REGULATOR_VOLTAGE,
  1085. .owner = THIS_MODULE,
  1086. },
  1087. {
  1088. .name = "DCDC4",
  1089. .id = WM8350_DCDC_4,
  1090. .ops = &wm8350_dcdc_ops,
  1091. .irq = WM8350_IRQ_UV_DC4,
  1092. .type = REGULATOR_VOLTAGE,
  1093. .owner = THIS_MODULE,
  1094. },
  1095. {
  1096. .name = "DCDC5",
  1097. .id = WM8350_DCDC_5,
  1098. .ops = &wm8350_dcdc2_5_ops,
  1099. .irq = WM8350_IRQ_UV_DC5,
  1100. .type = REGULATOR_VOLTAGE,
  1101. .owner = THIS_MODULE,
  1102. },
  1103. {
  1104. .name = "DCDC6",
  1105. .id = WM8350_DCDC_6,
  1106. .ops = &wm8350_dcdc_ops,
  1107. .irq = WM8350_IRQ_UV_DC6,
  1108. .type = REGULATOR_VOLTAGE,
  1109. .owner = THIS_MODULE,
  1110. },
  1111. {
  1112. .name = "LDO1",
  1113. .id = WM8350_LDO_1,
  1114. .ops = &wm8350_ldo_ops,
  1115. .irq = WM8350_IRQ_UV_LDO1,
  1116. .type = REGULATOR_VOLTAGE,
  1117. .owner = THIS_MODULE,
  1118. },
  1119. {
  1120. .name = "LDO2",
  1121. .id = WM8350_LDO_2,
  1122. .ops = &wm8350_ldo_ops,
  1123. .irq = WM8350_IRQ_UV_LDO2,
  1124. .type = REGULATOR_VOLTAGE,
  1125. .owner = THIS_MODULE,
  1126. },
  1127. {
  1128. .name = "LDO3",
  1129. .id = WM8350_LDO_3,
  1130. .ops = &wm8350_ldo_ops,
  1131. .irq = WM8350_IRQ_UV_LDO3,
  1132. .type = REGULATOR_VOLTAGE,
  1133. .owner = THIS_MODULE,
  1134. },
  1135. {
  1136. .name = "LDO4",
  1137. .id = WM8350_LDO_4,
  1138. .ops = &wm8350_ldo_ops,
  1139. .irq = WM8350_IRQ_UV_LDO4,
  1140. .type = REGULATOR_VOLTAGE,
  1141. .owner = THIS_MODULE,
  1142. },
  1143. {
  1144. .name = "ISINKA",
  1145. .id = WM8350_ISINK_A,
  1146. .ops = &wm8350_isink_ops,
  1147. .irq = WM8350_IRQ_CS1,
  1148. .type = REGULATOR_CURRENT,
  1149. .owner = THIS_MODULE,
  1150. },
  1151. {
  1152. .name = "ISINKB",
  1153. .id = WM8350_ISINK_B,
  1154. .ops = &wm8350_isink_ops,
  1155. .irq = WM8350_IRQ_CS2,
  1156. .type = REGULATOR_CURRENT,
  1157. .owner = THIS_MODULE,
  1158. },
  1159. };
  1160. static void pmic_uv_handler(struct wm8350 *wm8350, int irq, void *data)
  1161. {
  1162. struct regulator_dev *rdev = (struct regulator_dev *)data;
  1163. if (irq == WM8350_IRQ_CS1 || irq == WM8350_IRQ_CS2)
  1164. regulator_notifier_call_chain(rdev,
  1165. REGULATOR_EVENT_REGULATION_OUT,
  1166. wm8350);
  1167. else
  1168. regulator_notifier_call_chain(rdev,
  1169. REGULATOR_EVENT_UNDER_VOLTAGE,
  1170. wm8350);
  1171. }
  1172. static int wm8350_regulator_probe(struct platform_device *pdev)
  1173. {
  1174. struct wm8350 *wm8350 = dev_get_drvdata(&pdev->dev);
  1175. struct regulator_dev *rdev;
  1176. int ret;
  1177. u16 val;
  1178. if (pdev->id < WM8350_DCDC_1 || pdev->id > WM8350_ISINK_B)
  1179. return -ENODEV;
  1180. /* do any regulatior specific init */
  1181. switch (pdev->id) {
  1182. case WM8350_DCDC_1:
  1183. val = wm8350_reg_read(wm8350, WM8350_DCDC1_LOW_POWER);
  1184. wm8350->pmic.dcdc1_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1185. break;
  1186. case WM8350_DCDC_3:
  1187. val = wm8350_reg_read(wm8350, WM8350_DCDC3_LOW_POWER);
  1188. wm8350->pmic.dcdc3_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1189. break;
  1190. case WM8350_DCDC_4:
  1191. val = wm8350_reg_read(wm8350, WM8350_DCDC4_LOW_POWER);
  1192. wm8350->pmic.dcdc4_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1193. break;
  1194. case WM8350_DCDC_6:
  1195. val = wm8350_reg_read(wm8350, WM8350_DCDC6_LOW_POWER);
  1196. wm8350->pmic.dcdc6_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1197. break;
  1198. }
  1199. /* register regulator */
  1200. rdev = regulator_register(&wm8350_reg[pdev->id], &pdev->dev,
  1201. dev_get_drvdata(&pdev->dev));
  1202. if (IS_ERR(rdev)) {
  1203. dev_err(&pdev->dev, "failed to register %s\n",
  1204. wm8350_reg[pdev->id].name);
  1205. return PTR_ERR(rdev);
  1206. }
  1207. /* register regulator IRQ */
  1208. ret = wm8350_register_irq(wm8350, wm8350_reg[pdev->id].irq,
  1209. pmic_uv_handler, rdev);
  1210. if (ret < 0) {
  1211. regulator_unregister(rdev);
  1212. dev_err(&pdev->dev, "failed to register regulator %s IRQ\n",
  1213. wm8350_reg[pdev->id].name);
  1214. return ret;
  1215. }
  1216. wm8350_unmask_irq(wm8350, wm8350_reg[pdev->id].irq);
  1217. return 0;
  1218. }
  1219. static int wm8350_regulator_remove(struct platform_device *pdev)
  1220. {
  1221. struct regulator_dev *rdev = platform_get_drvdata(pdev);
  1222. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  1223. wm8350_mask_irq(wm8350, wm8350_reg[pdev->id].irq);
  1224. wm8350_free_irq(wm8350, wm8350_reg[pdev->id].irq);
  1225. regulator_unregister(rdev);
  1226. return 0;
  1227. }
  1228. int wm8350_register_regulator(struct wm8350 *wm8350, int reg,
  1229. struct regulator_init_data *initdata)
  1230. {
  1231. struct platform_device *pdev;
  1232. int ret;
  1233. if (wm8350->pmic.pdev[reg])
  1234. return -EBUSY;
  1235. if (reg >= WM8350_DCDC_1 && reg <= WM8350_DCDC_6 &&
  1236. reg > wm8350->pmic.max_dcdc)
  1237. return -ENODEV;
  1238. if (reg >= WM8350_ISINK_A && reg <= WM8350_ISINK_B &&
  1239. reg > wm8350->pmic.max_isink)
  1240. return -ENODEV;
  1241. pdev = platform_device_alloc("wm8350-regulator", reg);
  1242. if (!pdev)
  1243. return -ENOMEM;
  1244. wm8350->pmic.pdev[reg] = pdev;
  1245. initdata->driver_data = wm8350;
  1246. pdev->dev.platform_data = initdata;
  1247. pdev->dev.parent = wm8350->dev;
  1248. platform_set_drvdata(pdev, wm8350);
  1249. ret = platform_device_add(pdev);
  1250. if (ret != 0) {
  1251. dev_err(wm8350->dev, "Failed to register regulator %d: %d\n",
  1252. reg, ret);
  1253. platform_device_del(pdev);
  1254. wm8350->pmic.pdev[reg] = NULL;
  1255. }
  1256. return ret;
  1257. }
  1258. EXPORT_SYMBOL_GPL(wm8350_register_regulator);
  1259. static struct platform_driver wm8350_regulator_driver = {
  1260. .probe = wm8350_regulator_probe,
  1261. .remove = wm8350_regulator_remove,
  1262. .driver = {
  1263. .name = "wm8350-regulator",
  1264. },
  1265. };
  1266. static int __init wm8350_regulator_init(void)
  1267. {
  1268. return platform_driver_register(&wm8350_regulator_driver);
  1269. }
  1270. subsys_initcall(wm8350_regulator_init);
  1271. static void __exit wm8350_regulator_exit(void)
  1272. {
  1273. platform_driver_unregister(&wm8350_regulator_driver);
  1274. }
  1275. module_exit(wm8350_regulator_exit);
  1276. /* Module information */
  1277. MODULE_AUTHOR("Liam Girdwood");
  1278. MODULE_DESCRIPTION("WM8350 voltage and current regulator driver");
  1279. MODULE_LICENSE("GPL");