i915_dma.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "intel_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. /* Really want an OS-independent resettable timer. Would like to have
  35. * this loop run for (eg) 3 sec, but have the timer reset every time
  36. * the head pointer changes, so that EBUSY only happens if the ring
  37. * actually stalls for (eg) 3 seconds.
  38. */
  39. int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
  40. {
  41. drm_i915_private_t *dev_priv = dev->dev_private;
  42. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  43. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  44. u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
  45. u32 last_acthd = I915_READ(acthd_reg);
  46. u32 acthd;
  47. u32 last_head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  48. int i;
  49. for (i = 0; i < 100000; i++) {
  50. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  51. acthd = I915_READ(acthd_reg);
  52. ring->space = ring->head - (ring->tail + 8);
  53. if (ring->space < 0)
  54. ring->space += ring->Size;
  55. if (ring->space >= n)
  56. return 0;
  57. if (master_priv->sarea_priv)
  58. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  59. if (ring->head != last_head)
  60. i = 0;
  61. if (acthd != last_acthd)
  62. i = 0;
  63. last_head = ring->head;
  64. last_acthd = acthd;
  65. msleep_interruptible(10);
  66. }
  67. return -EBUSY;
  68. }
  69. /**
  70. * Sets up the hardware status page for devices that need a physical address
  71. * in the register.
  72. */
  73. static int i915_init_phys_hws(struct drm_device *dev)
  74. {
  75. drm_i915_private_t *dev_priv = dev->dev_private;
  76. /* Program Hardware Status Page */
  77. dev_priv->status_page_dmah =
  78. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE, 0xffffffff);
  79. if (!dev_priv->status_page_dmah) {
  80. DRM_ERROR("Can not allocate hardware status page\n");
  81. return -ENOMEM;
  82. }
  83. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  84. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  85. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  86. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  87. DRM_DEBUG("Enabled hardware status page\n");
  88. return 0;
  89. }
  90. /**
  91. * Frees the hardware status page, whether it's a physical address or a virtual
  92. * address set up by the X Server.
  93. */
  94. static void i915_free_hws(struct drm_device *dev)
  95. {
  96. drm_i915_private_t *dev_priv = dev->dev_private;
  97. if (dev_priv->status_page_dmah) {
  98. drm_pci_free(dev, dev_priv->status_page_dmah);
  99. dev_priv->status_page_dmah = NULL;
  100. }
  101. if (dev_priv->status_gfx_addr) {
  102. dev_priv->status_gfx_addr = 0;
  103. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  104. }
  105. /* Need to rewrite hardware status page */
  106. I915_WRITE(HWS_PGA, 0x1ffff000);
  107. }
  108. void i915_kernel_lost_context(struct drm_device * dev)
  109. {
  110. drm_i915_private_t *dev_priv = dev->dev_private;
  111. struct drm_i915_master_private *master_priv;
  112. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  113. /*
  114. * We should never lose context on the ring with modesetting
  115. * as we don't expose it to userspace
  116. */
  117. if (drm_core_check_feature(dev, DRIVER_MODESET))
  118. return;
  119. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  120. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  121. ring->space = ring->head - (ring->tail + 8);
  122. if (ring->space < 0)
  123. ring->space += ring->Size;
  124. if (!dev->primary->master)
  125. return;
  126. master_priv = dev->primary->master->driver_priv;
  127. if (ring->head == ring->tail && master_priv->sarea_priv)
  128. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  129. }
  130. static int i915_dma_cleanup(struct drm_device * dev)
  131. {
  132. drm_i915_private_t *dev_priv = dev->dev_private;
  133. /* Make sure interrupts are disabled here because the uninstall ioctl
  134. * may not have been called from userspace and after dev_private
  135. * is freed, it's too late.
  136. */
  137. if (dev->irq_enabled)
  138. drm_irq_uninstall(dev);
  139. if (dev_priv->ring.virtual_start) {
  140. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  141. dev_priv->ring.virtual_start = NULL;
  142. dev_priv->ring.map.handle = NULL;
  143. dev_priv->ring.map.size = 0;
  144. }
  145. /* Clear the HWS virtual address at teardown */
  146. if (I915_NEED_GFX_HWS(dev))
  147. i915_free_hws(dev);
  148. return 0;
  149. }
  150. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  151. {
  152. drm_i915_private_t *dev_priv = dev->dev_private;
  153. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  154. if (init->ring_size != 0) {
  155. if (dev_priv->ring.ring_obj != NULL) {
  156. i915_dma_cleanup(dev);
  157. DRM_ERROR("Client tried to initialize ringbuffer in "
  158. "GEM mode\n");
  159. return -EINVAL;
  160. }
  161. dev_priv->ring.Size = init->ring_size;
  162. dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
  163. dev_priv->ring.map.offset = init->ring_start;
  164. dev_priv->ring.map.size = init->ring_size;
  165. dev_priv->ring.map.type = 0;
  166. dev_priv->ring.map.flags = 0;
  167. dev_priv->ring.map.mtrr = 0;
  168. drm_core_ioremap(&dev_priv->ring.map, dev);
  169. if (dev_priv->ring.map.handle == NULL) {
  170. i915_dma_cleanup(dev);
  171. DRM_ERROR("can not ioremap virtual address for"
  172. " ring buffer\n");
  173. return -ENOMEM;
  174. }
  175. }
  176. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  177. dev_priv->cpp = init->cpp;
  178. dev_priv->back_offset = init->back_offset;
  179. dev_priv->front_offset = init->front_offset;
  180. dev_priv->current_page = 0;
  181. if (master_priv->sarea_priv)
  182. master_priv->sarea_priv->pf_current_page = 0;
  183. /* Allow hardware batchbuffers unless told otherwise.
  184. */
  185. dev_priv->allow_batchbuffer = 1;
  186. return 0;
  187. }
  188. static int i915_dma_resume(struct drm_device * dev)
  189. {
  190. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  191. DRM_DEBUG("%s\n", __func__);
  192. if (dev_priv->ring.map.handle == NULL) {
  193. DRM_ERROR("can not ioremap virtual address for"
  194. " ring buffer\n");
  195. return -ENOMEM;
  196. }
  197. /* Program Hardware Status Page */
  198. if (!dev_priv->hw_status_page) {
  199. DRM_ERROR("Can not find hardware status page\n");
  200. return -EINVAL;
  201. }
  202. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  203. if (dev_priv->status_gfx_addr != 0)
  204. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  205. else
  206. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  207. DRM_DEBUG("Enabled hardware status page\n");
  208. return 0;
  209. }
  210. static int i915_dma_init(struct drm_device *dev, void *data,
  211. struct drm_file *file_priv)
  212. {
  213. drm_i915_init_t *init = data;
  214. int retcode = 0;
  215. switch (init->func) {
  216. case I915_INIT_DMA:
  217. retcode = i915_initialize(dev, init);
  218. break;
  219. case I915_CLEANUP_DMA:
  220. retcode = i915_dma_cleanup(dev);
  221. break;
  222. case I915_RESUME_DMA:
  223. retcode = i915_dma_resume(dev);
  224. break;
  225. default:
  226. retcode = -EINVAL;
  227. break;
  228. }
  229. return retcode;
  230. }
  231. /* Implement basically the same security restrictions as hardware does
  232. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  233. *
  234. * Most of the calculations below involve calculating the size of a
  235. * particular instruction. It's important to get the size right as
  236. * that tells us where the next instruction to check is. Any illegal
  237. * instruction detected will be given a size of zero, which is a
  238. * signal to abort the rest of the buffer.
  239. */
  240. static int do_validate_cmd(int cmd)
  241. {
  242. switch (((cmd >> 29) & 0x7)) {
  243. case 0x0:
  244. switch ((cmd >> 23) & 0x3f) {
  245. case 0x0:
  246. return 1; /* MI_NOOP */
  247. case 0x4:
  248. return 1; /* MI_FLUSH */
  249. default:
  250. return 0; /* disallow everything else */
  251. }
  252. break;
  253. case 0x1:
  254. return 0; /* reserved */
  255. case 0x2:
  256. return (cmd & 0xff) + 2; /* 2d commands */
  257. case 0x3:
  258. if (((cmd >> 24) & 0x1f) <= 0x18)
  259. return 1;
  260. switch ((cmd >> 24) & 0x1f) {
  261. case 0x1c:
  262. return 1;
  263. case 0x1d:
  264. switch ((cmd >> 16) & 0xff) {
  265. case 0x3:
  266. return (cmd & 0x1f) + 2;
  267. case 0x4:
  268. return (cmd & 0xf) + 2;
  269. default:
  270. return (cmd & 0xffff) + 2;
  271. }
  272. case 0x1e:
  273. if (cmd & (1 << 23))
  274. return (cmd & 0xffff) + 1;
  275. else
  276. return 1;
  277. case 0x1f:
  278. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  279. return (cmd & 0x1ffff) + 2;
  280. else if (cmd & (1 << 17)) /* indirect random */
  281. if ((cmd & 0xffff) == 0)
  282. return 0; /* unknown length, too hard */
  283. else
  284. return (((cmd & 0xffff) + 1) / 2) + 1;
  285. else
  286. return 2; /* indirect sequential */
  287. default:
  288. return 0;
  289. }
  290. default:
  291. return 0;
  292. }
  293. return 0;
  294. }
  295. static int validate_cmd(int cmd)
  296. {
  297. int ret = do_validate_cmd(cmd);
  298. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  299. return ret;
  300. }
  301. static int i915_emit_cmds(struct drm_device * dev, int __user * buffer, int dwords)
  302. {
  303. drm_i915_private_t *dev_priv = dev->dev_private;
  304. int i;
  305. RING_LOCALS;
  306. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  307. return -EINVAL;
  308. BEGIN_LP_RING((dwords+1)&~1);
  309. for (i = 0; i < dwords;) {
  310. int cmd, sz;
  311. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i], sizeof(cmd)))
  312. return -EINVAL;
  313. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  314. return -EINVAL;
  315. OUT_RING(cmd);
  316. while (++i, --sz) {
  317. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i],
  318. sizeof(cmd))) {
  319. return -EINVAL;
  320. }
  321. OUT_RING(cmd);
  322. }
  323. }
  324. if (dwords & 1)
  325. OUT_RING(0);
  326. ADVANCE_LP_RING();
  327. return 0;
  328. }
  329. int
  330. i915_emit_box(struct drm_device *dev,
  331. struct drm_clip_rect __user *boxes,
  332. int i, int DR1, int DR4)
  333. {
  334. drm_i915_private_t *dev_priv = dev->dev_private;
  335. struct drm_clip_rect box;
  336. RING_LOCALS;
  337. if (DRM_COPY_FROM_USER_UNCHECKED(&box, &boxes[i], sizeof(box))) {
  338. return -EFAULT;
  339. }
  340. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  341. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  342. box.x1, box.y1, box.x2, box.y2);
  343. return -EINVAL;
  344. }
  345. if (IS_I965G(dev)) {
  346. BEGIN_LP_RING(4);
  347. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  348. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  349. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  350. OUT_RING(DR4);
  351. ADVANCE_LP_RING();
  352. } else {
  353. BEGIN_LP_RING(6);
  354. OUT_RING(GFX_OP_DRAWRECT_INFO);
  355. OUT_RING(DR1);
  356. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  357. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  358. OUT_RING(DR4);
  359. OUT_RING(0);
  360. ADVANCE_LP_RING();
  361. }
  362. return 0;
  363. }
  364. /* XXX: Emitting the counter should really be moved to part of the IRQ
  365. * emit. For now, do it in both places:
  366. */
  367. static void i915_emit_breadcrumb(struct drm_device *dev)
  368. {
  369. drm_i915_private_t *dev_priv = dev->dev_private;
  370. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  371. RING_LOCALS;
  372. dev_priv->counter++;
  373. if (dev_priv->counter > 0x7FFFFFFFUL)
  374. dev_priv->counter = 0;
  375. if (master_priv->sarea_priv)
  376. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  377. BEGIN_LP_RING(4);
  378. OUT_RING(MI_STORE_DWORD_INDEX);
  379. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  380. OUT_RING(dev_priv->counter);
  381. OUT_RING(0);
  382. ADVANCE_LP_RING();
  383. }
  384. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  385. drm_i915_cmdbuffer_t * cmd)
  386. {
  387. int nbox = cmd->num_cliprects;
  388. int i = 0, count, ret;
  389. if (cmd->sz & 0x3) {
  390. DRM_ERROR("alignment");
  391. return -EINVAL;
  392. }
  393. i915_kernel_lost_context(dev);
  394. count = nbox ? nbox : 1;
  395. for (i = 0; i < count; i++) {
  396. if (i < nbox) {
  397. ret = i915_emit_box(dev, cmd->cliprects, i,
  398. cmd->DR1, cmd->DR4);
  399. if (ret)
  400. return ret;
  401. }
  402. ret = i915_emit_cmds(dev, (int __user *)cmd->buf, cmd->sz / 4);
  403. if (ret)
  404. return ret;
  405. }
  406. i915_emit_breadcrumb(dev);
  407. return 0;
  408. }
  409. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  410. drm_i915_batchbuffer_t * batch)
  411. {
  412. drm_i915_private_t *dev_priv = dev->dev_private;
  413. struct drm_clip_rect __user *boxes = batch->cliprects;
  414. int nbox = batch->num_cliprects;
  415. int i = 0, count;
  416. RING_LOCALS;
  417. if ((batch->start | batch->used) & 0x7) {
  418. DRM_ERROR("alignment");
  419. return -EINVAL;
  420. }
  421. i915_kernel_lost_context(dev);
  422. count = nbox ? nbox : 1;
  423. for (i = 0; i < count; i++) {
  424. if (i < nbox) {
  425. int ret = i915_emit_box(dev, boxes, i,
  426. batch->DR1, batch->DR4);
  427. if (ret)
  428. return ret;
  429. }
  430. if (!IS_I830(dev) && !IS_845G(dev)) {
  431. BEGIN_LP_RING(2);
  432. if (IS_I965G(dev)) {
  433. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  434. OUT_RING(batch->start);
  435. } else {
  436. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  437. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  438. }
  439. ADVANCE_LP_RING();
  440. } else {
  441. BEGIN_LP_RING(4);
  442. OUT_RING(MI_BATCH_BUFFER);
  443. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  444. OUT_RING(batch->start + batch->used - 4);
  445. OUT_RING(0);
  446. ADVANCE_LP_RING();
  447. }
  448. }
  449. i915_emit_breadcrumb(dev);
  450. return 0;
  451. }
  452. static int i915_dispatch_flip(struct drm_device * dev)
  453. {
  454. drm_i915_private_t *dev_priv = dev->dev_private;
  455. struct drm_i915_master_private *master_priv =
  456. dev->primary->master->driver_priv;
  457. RING_LOCALS;
  458. if (!master_priv->sarea_priv)
  459. return -EINVAL;
  460. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  461. __func__,
  462. dev_priv->current_page,
  463. master_priv->sarea_priv->pf_current_page);
  464. i915_kernel_lost_context(dev);
  465. BEGIN_LP_RING(2);
  466. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  467. OUT_RING(0);
  468. ADVANCE_LP_RING();
  469. BEGIN_LP_RING(6);
  470. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  471. OUT_RING(0);
  472. if (dev_priv->current_page == 0) {
  473. OUT_RING(dev_priv->back_offset);
  474. dev_priv->current_page = 1;
  475. } else {
  476. OUT_RING(dev_priv->front_offset);
  477. dev_priv->current_page = 0;
  478. }
  479. OUT_RING(0);
  480. ADVANCE_LP_RING();
  481. BEGIN_LP_RING(2);
  482. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  483. OUT_RING(0);
  484. ADVANCE_LP_RING();
  485. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  486. BEGIN_LP_RING(4);
  487. OUT_RING(MI_STORE_DWORD_INDEX);
  488. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  489. OUT_RING(dev_priv->counter);
  490. OUT_RING(0);
  491. ADVANCE_LP_RING();
  492. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  493. return 0;
  494. }
  495. static int i915_quiescent(struct drm_device * dev)
  496. {
  497. drm_i915_private_t *dev_priv = dev->dev_private;
  498. i915_kernel_lost_context(dev);
  499. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  500. }
  501. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  502. struct drm_file *file_priv)
  503. {
  504. int ret;
  505. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  506. mutex_lock(&dev->struct_mutex);
  507. ret = i915_quiescent(dev);
  508. mutex_unlock(&dev->struct_mutex);
  509. return ret;
  510. }
  511. static int i915_batchbuffer(struct drm_device *dev, void *data,
  512. struct drm_file *file_priv)
  513. {
  514. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  515. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  516. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  517. master_priv->sarea_priv;
  518. drm_i915_batchbuffer_t *batch = data;
  519. int ret;
  520. if (!dev_priv->allow_batchbuffer) {
  521. DRM_ERROR("Batchbuffer ioctl disabled\n");
  522. return -EINVAL;
  523. }
  524. DRM_DEBUG("i915 batchbuffer, start %x used %d cliprects %d\n",
  525. batch->start, batch->used, batch->num_cliprects);
  526. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  527. if (batch->num_cliprects && DRM_VERIFYAREA_READ(batch->cliprects,
  528. batch->num_cliprects *
  529. sizeof(struct drm_clip_rect)))
  530. return -EFAULT;
  531. mutex_lock(&dev->struct_mutex);
  532. ret = i915_dispatch_batchbuffer(dev, batch);
  533. mutex_unlock(&dev->struct_mutex);
  534. if (sarea_priv)
  535. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  536. return ret;
  537. }
  538. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  539. struct drm_file *file_priv)
  540. {
  541. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  542. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  543. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  544. master_priv->sarea_priv;
  545. drm_i915_cmdbuffer_t *cmdbuf = data;
  546. int ret;
  547. DRM_DEBUG("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  548. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  549. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  550. if (cmdbuf->num_cliprects &&
  551. DRM_VERIFYAREA_READ(cmdbuf->cliprects,
  552. cmdbuf->num_cliprects *
  553. sizeof(struct drm_clip_rect))) {
  554. DRM_ERROR("Fault accessing cliprects\n");
  555. return -EFAULT;
  556. }
  557. mutex_lock(&dev->struct_mutex);
  558. ret = i915_dispatch_cmdbuffer(dev, cmdbuf);
  559. mutex_unlock(&dev->struct_mutex);
  560. if (ret) {
  561. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  562. return ret;
  563. }
  564. if (sarea_priv)
  565. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  566. return 0;
  567. }
  568. static int i915_flip_bufs(struct drm_device *dev, void *data,
  569. struct drm_file *file_priv)
  570. {
  571. int ret;
  572. DRM_DEBUG("%s\n", __func__);
  573. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  574. mutex_lock(&dev->struct_mutex);
  575. ret = i915_dispatch_flip(dev);
  576. mutex_unlock(&dev->struct_mutex);
  577. return ret;
  578. }
  579. static int i915_getparam(struct drm_device *dev, void *data,
  580. struct drm_file *file_priv)
  581. {
  582. drm_i915_private_t *dev_priv = dev->dev_private;
  583. drm_i915_getparam_t *param = data;
  584. int value;
  585. if (!dev_priv) {
  586. DRM_ERROR("called with no initialization\n");
  587. return -EINVAL;
  588. }
  589. switch (param->param) {
  590. case I915_PARAM_IRQ_ACTIVE:
  591. value = dev->pdev->irq ? 1 : 0;
  592. break;
  593. case I915_PARAM_ALLOW_BATCHBUFFER:
  594. value = dev_priv->allow_batchbuffer ? 1 : 0;
  595. break;
  596. case I915_PARAM_LAST_DISPATCH:
  597. value = READ_BREADCRUMB(dev_priv);
  598. break;
  599. case I915_PARAM_CHIPSET_ID:
  600. value = dev->pci_device;
  601. break;
  602. case I915_PARAM_HAS_GEM:
  603. value = dev_priv->has_gem;
  604. break;
  605. default:
  606. DRM_ERROR("Unknown parameter %d\n", param->param);
  607. return -EINVAL;
  608. }
  609. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  610. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  611. return -EFAULT;
  612. }
  613. return 0;
  614. }
  615. static int i915_setparam(struct drm_device *dev, void *data,
  616. struct drm_file *file_priv)
  617. {
  618. drm_i915_private_t *dev_priv = dev->dev_private;
  619. drm_i915_setparam_t *param = data;
  620. if (!dev_priv) {
  621. DRM_ERROR("called with no initialization\n");
  622. return -EINVAL;
  623. }
  624. switch (param->param) {
  625. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  626. break;
  627. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  628. dev_priv->tex_lru_log_granularity = param->value;
  629. break;
  630. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  631. dev_priv->allow_batchbuffer = param->value;
  632. break;
  633. default:
  634. DRM_ERROR("unknown parameter %d\n", param->param);
  635. return -EINVAL;
  636. }
  637. return 0;
  638. }
  639. static int i915_set_status_page(struct drm_device *dev, void *data,
  640. struct drm_file *file_priv)
  641. {
  642. drm_i915_private_t *dev_priv = dev->dev_private;
  643. drm_i915_hws_addr_t *hws = data;
  644. if (!I915_NEED_GFX_HWS(dev))
  645. return -EINVAL;
  646. if (!dev_priv) {
  647. DRM_ERROR("called with no initialization\n");
  648. return -EINVAL;
  649. }
  650. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  651. WARN(1, "tried to set status page when mode setting active\n");
  652. return 0;
  653. }
  654. printk(KERN_DEBUG "set status page addr 0x%08x\n", (u32)hws->addr);
  655. dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
  656. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  657. dev_priv->hws_map.size = 4*1024;
  658. dev_priv->hws_map.type = 0;
  659. dev_priv->hws_map.flags = 0;
  660. dev_priv->hws_map.mtrr = 0;
  661. drm_core_ioremap(&dev_priv->hws_map, dev);
  662. if (dev_priv->hws_map.handle == NULL) {
  663. i915_dma_cleanup(dev);
  664. dev_priv->status_gfx_addr = 0;
  665. DRM_ERROR("can not ioremap virtual address for"
  666. " G33 hw status page\n");
  667. return -ENOMEM;
  668. }
  669. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  670. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  671. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  672. DRM_DEBUG("load hws HWS_PGA with gfx mem 0x%x\n",
  673. dev_priv->status_gfx_addr);
  674. DRM_DEBUG("load hws at %p\n", dev_priv->hw_status_page);
  675. return 0;
  676. }
  677. /**
  678. * i915_probe_agp - get AGP bootup configuration
  679. * @pdev: PCI device
  680. * @aperture_size: returns AGP aperture configured size
  681. * @preallocated_size: returns size of BIOS preallocated AGP space
  682. *
  683. * Since Intel integrated graphics are UMA, the BIOS has to set aside
  684. * some RAM for the framebuffer at early boot. This code figures out
  685. * how much was set aside so we can use it for our own purposes.
  686. */
  687. static int i915_probe_agp(struct drm_device *dev, unsigned long *aperture_size,
  688. unsigned long *preallocated_size)
  689. {
  690. struct pci_dev *bridge_dev;
  691. u16 tmp = 0;
  692. unsigned long overhead;
  693. unsigned long stolen;
  694. bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  695. if (!bridge_dev) {
  696. DRM_ERROR("bridge device not found\n");
  697. return -1;
  698. }
  699. /* Get the fb aperture size and "stolen" memory amount. */
  700. pci_read_config_word(bridge_dev, INTEL_GMCH_CTRL, &tmp);
  701. pci_dev_put(bridge_dev);
  702. *aperture_size = 1024 * 1024;
  703. *preallocated_size = 1024 * 1024;
  704. switch (dev->pdev->device) {
  705. case PCI_DEVICE_ID_INTEL_82830_CGC:
  706. case PCI_DEVICE_ID_INTEL_82845G_IG:
  707. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  708. case PCI_DEVICE_ID_INTEL_82865_IG:
  709. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  710. *aperture_size *= 64;
  711. else
  712. *aperture_size *= 128;
  713. break;
  714. default:
  715. /* 9xx supports large sizes, just look at the length */
  716. *aperture_size = pci_resource_len(dev->pdev, 2);
  717. break;
  718. }
  719. /*
  720. * Some of the preallocated space is taken by the GTT
  721. * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
  722. */
  723. if (IS_G4X(dev))
  724. overhead = 4096;
  725. else
  726. overhead = (*aperture_size / 1024) + 4096;
  727. switch (tmp & INTEL_GMCH_GMS_MASK) {
  728. case INTEL_855_GMCH_GMS_DISABLED:
  729. DRM_ERROR("video memory is disabled\n");
  730. return -1;
  731. case INTEL_855_GMCH_GMS_STOLEN_1M:
  732. stolen = 1 * 1024 * 1024;
  733. break;
  734. case INTEL_855_GMCH_GMS_STOLEN_4M:
  735. stolen = 4 * 1024 * 1024;
  736. break;
  737. case INTEL_855_GMCH_GMS_STOLEN_8M:
  738. stolen = 8 * 1024 * 1024;
  739. break;
  740. case INTEL_855_GMCH_GMS_STOLEN_16M:
  741. stolen = 16 * 1024 * 1024;
  742. break;
  743. case INTEL_855_GMCH_GMS_STOLEN_32M:
  744. stolen = 32 * 1024 * 1024;
  745. break;
  746. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  747. stolen = 48 * 1024 * 1024;
  748. break;
  749. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  750. stolen = 64 * 1024 * 1024;
  751. break;
  752. case INTEL_GMCH_GMS_STOLEN_128M:
  753. stolen = 128 * 1024 * 1024;
  754. break;
  755. case INTEL_GMCH_GMS_STOLEN_256M:
  756. stolen = 256 * 1024 * 1024;
  757. break;
  758. case INTEL_GMCH_GMS_STOLEN_96M:
  759. stolen = 96 * 1024 * 1024;
  760. break;
  761. case INTEL_GMCH_GMS_STOLEN_160M:
  762. stolen = 160 * 1024 * 1024;
  763. break;
  764. case INTEL_GMCH_GMS_STOLEN_224M:
  765. stolen = 224 * 1024 * 1024;
  766. break;
  767. case INTEL_GMCH_GMS_STOLEN_352M:
  768. stolen = 352 * 1024 * 1024;
  769. break;
  770. default:
  771. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  772. tmp & INTEL_GMCH_GMS_MASK);
  773. return -1;
  774. }
  775. *preallocated_size = stolen - overhead;
  776. return 0;
  777. }
  778. static int i915_load_modeset_init(struct drm_device *dev)
  779. {
  780. struct drm_i915_private *dev_priv = dev->dev_private;
  781. unsigned long agp_size, prealloc_size;
  782. int fb_bar = IS_I9XX(dev) ? 2 : 0;
  783. int ret = 0;
  784. dev->devname = kstrdup(DRIVER_NAME, GFP_KERNEL);
  785. if (!dev->devname) {
  786. ret = -ENOMEM;
  787. goto out;
  788. }
  789. dev->mode_config.fb_base = drm_get_resource_start(dev, fb_bar) &
  790. 0xff000000;
  791. DRM_DEBUG("*** fb base 0x%08lx\n", dev->mode_config.fb_base);
  792. if (IS_MOBILE(dev) || (IS_I9XX(dev) && !IS_I965G(dev) && !IS_G33(dev)))
  793. dev_priv->cursor_needs_physical = true;
  794. else
  795. dev_priv->cursor_needs_physical = false;
  796. ret = i915_probe_agp(dev, &agp_size, &prealloc_size);
  797. if (ret)
  798. goto kfree_devname;
  799. /* Basic memrange allocator for stolen space (aka vram) */
  800. drm_mm_init(&dev_priv->vram, 0, prealloc_size);
  801. /* Let GEM Manage from end of prealloc space to end of aperture */
  802. i915_gem_do_init(dev, prealloc_size, agp_size);
  803. ret = i915_gem_init_ringbuffer(dev);
  804. if (ret)
  805. goto kfree_devname;
  806. dev_priv->mm.gtt_mapping =
  807. io_mapping_create_wc(dev->agp->base,
  808. dev->agp->agp_info.aper_size * 1024*1024);
  809. /* Allow hardware batchbuffers unless told otherwise.
  810. */
  811. dev_priv->allow_batchbuffer = 1;
  812. ret = intel_init_bios(dev);
  813. if (ret)
  814. DRM_INFO("failed to find VBIOS tables\n");
  815. ret = drm_irq_install(dev);
  816. if (ret)
  817. goto destroy_ringbuffer;
  818. /* FIXME: re-add hotplug support */
  819. #if 0
  820. ret = drm_hotplug_init(dev);
  821. if (ret)
  822. goto destroy_ringbuffer;
  823. #endif
  824. /* Always safe in the mode setting case. */
  825. /* FIXME: do pre/post-mode set stuff in core KMS code */
  826. dev->vblank_disable_allowed = 1;
  827. /*
  828. * Initialize the hardware status page IRQ location.
  829. */
  830. I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
  831. intel_modeset_init(dev);
  832. drm_helper_initial_config(dev, false);
  833. return 0;
  834. destroy_ringbuffer:
  835. i915_gem_cleanup_ringbuffer(dev);
  836. kfree_devname:
  837. kfree(dev->devname);
  838. out:
  839. return ret;
  840. }
  841. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  842. {
  843. struct drm_i915_master_private *master_priv;
  844. master_priv = drm_calloc(1, sizeof(*master_priv), DRM_MEM_DRIVER);
  845. if (!master_priv)
  846. return -ENOMEM;
  847. master->driver_priv = master_priv;
  848. return 0;
  849. }
  850. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  851. {
  852. struct drm_i915_master_private *master_priv = master->driver_priv;
  853. if (!master_priv)
  854. return;
  855. drm_free(master_priv, sizeof(*master_priv), DRM_MEM_DRIVER);
  856. master->driver_priv = NULL;
  857. }
  858. /**
  859. * i915_driver_load - setup chip and create an initial config
  860. * @dev: DRM device
  861. * @flags: startup flags
  862. *
  863. * The driver load routine has to do several things:
  864. * - drive output discovery via intel_modeset_init()
  865. * - initialize the memory manager
  866. * - allocate initial config memory
  867. * - setup the DRM framebuffer with the allocated memory
  868. */
  869. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  870. {
  871. struct drm_i915_private *dev_priv = dev->dev_private;
  872. unsigned long base, size;
  873. int ret = 0, mmio_bar = IS_I9XX(dev) ? 0 : 1;
  874. /* i915 has 4 more counters */
  875. dev->counters += 4;
  876. dev->types[6] = _DRM_STAT_IRQ;
  877. dev->types[7] = _DRM_STAT_PRIMARY;
  878. dev->types[8] = _DRM_STAT_SECONDARY;
  879. dev->types[9] = _DRM_STAT_DMA;
  880. dev_priv = drm_alloc(sizeof(drm_i915_private_t), DRM_MEM_DRIVER);
  881. if (dev_priv == NULL)
  882. return -ENOMEM;
  883. memset(dev_priv, 0, sizeof(drm_i915_private_t));
  884. dev->dev_private = (void *)dev_priv;
  885. dev_priv->dev = dev;
  886. /* Add register map (needed for suspend/resume) */
  887. base = drm_get_resource_start(dev, mmio_bar);
  888. size = drm_get_resource_len(dev, mmio_bar);
  889. dev_priv->regs = ioremap(base, size);
  890. if (!dev_priv->regs) {
  891. DRM_ERROR("failed to map registers\n");
  892. ret = -EIO;
  893. goto free_priv;
  894. }
  895. #ifdef CONFIG_HIGHMEM64G
  896. /* don't enable GEM on PAE - needs agp + set_memory_* interface fixes */
  897. dev_priv->has_gem = 0;
  898. #else
  899. /* enable GEM by default */
  900. dev_priv->has_gem = 1;
  901. #endif
  902. i915_gem_load(dev);
  903. /* Init HWS */
  904. if (!I915_NEED_GFX_HWS(dev)) {
  905. ret = i915_init_phys_hws(dev);
  906. if (ret != 0)
  907. goto out_rmmap;
  908. }
  909. /* On the 945G/GM, the chipset reports the MSI capability on the
  910. * integrated graphics even though the support isn't actually there
  911. * according to the published specs. It doesn't appear to function
  912. * correctly in testing on 945G.
  913. * This may be a side effect of MSI having been made available for PEG
  914. * and the registers being closely associated.
  915. *
  916. * According to chipset errata, on the 965GM, MSI interrupts may
  917. * be lost or delayed, but we use them anyways to avoid
  918. * stuck interrupts on some machines.
  919. */
  920. if (!IS_I945G(dev) && !IS_I945GM(dev))
  921. pci_enable_msi(dev->pdev);
  922. intel_opregion_init(dev);
  923. spin_lock_init(&dev_priv->user_irq_lock);
  924. dev_priv->user_irq_refcount = 0;
  925. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  926. if (ret) {
  927. (void) i915_driver_unload(dev);
  928. return ret;
  929. }
  930. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  931. ret = i915_load_modeset_init(dev);
  932. if (ret < 0) {
  933. DRM_ERROR("failed to init modeset\n");
  934. goto out_rmmap;
  935. }
  936. }
  937. return 0;
  938. out_rmmap:
  939. iounmap(dev_priv->regs);
  940. free_priv:
  941. drm_free(dev_priv, sizeof(struct drm_i915_private), DRM_MEM_DRIVER);
  942. return ret;
  943. }
  944. int i915_driver_unload(struct drm_device *dev)
  945. {
  946. struct drm_i915_private *dev_priv = dev->dev_private;
  947. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  948. io_mapping_free(dev_priv->mm.gtt_mapping);
  949. drm_irq_uninstall(dev);
  950. }
  951. if (dev->pdev->msi_enabled)
  952. pci_disable_msi(dev->pdev);
  953. if (dev_priv->regs != NULL)
  954. iounmap(dev_priv->regs);
  955. intel_opregion_free(dev);
  956. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  957. intel_modeset_cleanup(dev);
  958. mutex_lock(&dev->struct_mutex);
  959. i915_gem_cleanup_ringbuffer(dev);
  960. mutex_unlock(&dev->struct_mutex);
  961. drm_mm_takedown(&dev_priv->vram);
  962. i915_gem_lastclose(dev);
  963. }
  964. drm_free(dev->dev_private, sizeof(drm_i915_private_t),
  965. DRM_MEM_DRIVER);
  966. return 0;
  967. }
  968. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  969. {
  970. struct drm_i915_file_private *i915_file_priv;
  971. DRM_DEBUG("\n");
  972. i915_file_priv = (struct drm_i915_file_private *)
  973. drm_alloc(sizeof(*i915_file_priv), DRM_MEM_FILES);
  974. if (!i915_file_priv)
  975. return -ENOMEM;
  976. file_priv->driver_priv = i915_file_priv;
  977. i915_file_priv->mm.last_gem_seqno = 0;
  978. i915_file_priv->mm.last_gem_throttle_seqno = 0;
  979. return 0;
  980. }
  981. /**
  982. * i915_driver_lastclose - clean up after all DRM clients have exited
  983. * @dev: DRM device
  984. *
  985. * Take care of cleaning up after all DRM clients have exited. In the
  986. * mode setting case, we want to restore the kernel's initial mode (just
  987. * in case the last client left us in a bad state).
  988. *
  989. * Additionally, in the non-mode setting case, we'll tear down the AGP
  990. * and DMA structures, since the kernel won't be using them, and clea
  991. * up any GEM state.
  992. */
  993. void i915_driver_lastclose(struct drm_device * dev)
  994. {
  995. drm_i915_private_t *dev_priv = dev->dev_private;
  996. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  997. intelfb_restore();
  998. return;
  999. }
  1000. i915_gem_lastclose(dev);
  1001. if (dev_priv->agp_heap)
  1002. i915_mem_takedown(&(dev_priv->agp_heap));
  1003. i915_dma_cleanup(dev);
  1004. }
  1005. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1006. {
  1007. drm_i915_private_t *dev_priv = dev->dev_private;
  1008. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1009. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1010. }
  1011. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  1012. {
  1013. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  1014. drm_free(i915_file_priv, sizeof(*i915_file_priv), DRM_MEM_FILES);
  1015. }
  1016. struct drm_ioctl_desc i915_ioctls[] = {
  1017. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1018. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1019. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1020. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1021. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1022. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1023. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  1024. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1025. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1026. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  1027. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1028. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1029. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1030. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1031. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  1032. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1033. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1034. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1035. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
  1036. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  1037. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  1038. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH),
  1039. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH),
  1040. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1041. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1042. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, 0),
  1043. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, 0),
  1044. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, 0),
  1045. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, 0),
  1046. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, 0),
  1047. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, 0),
  1048. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, 0),
  1049. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, 0),
  1050. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, 0),
  1051. DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, 0),
  1052. };
  1053. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1054. /**
  1055. * Determine if the device really is AGP or not.
  1056. *
  1057. * All Intel graphics chipsets are treated as AGP, even if they are really
  1058. * PCI-e.
  1059. *
  1060. * \param dev The device to be tested.
  1061. *
  1062. * \returns
  1063. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1064. */
  1065. int i915_driver_device_is_agp(struct drm_device * dev)
  1066. {
  1067. return 1;
  1068. }