i8259.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532
  1. /*
  2. * 8259 interrupt controller emulation
  3. *
  4. * Copyright (c) 2003-2004 Fabrice Bellard
  5. * Copyright (c) 2007 Intel Corporation
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. * Authors:
  25. * Yaozu (Eddie) Dong <Eddie.dong@intel.com>
  26. * Port from Qemu.
  27. */
  28. #include <linux/mm.h>
  29. #include <linux/bitops.h>
  30. #include "irq.h"
  31. #include <linux/kvm_host.h>
  32. static void pic_lock(struct kvm_pic *s)
  33. {
  34. spin_lock(&s->lock);
  35. }
  36. static void pic_unlock(struct kvm_pic *s)
  37. {
  38. struct kvm *kvm = s->kvm;
  39. unsigned acks = s->pending_acks;
  40. bool wakeup = s->wakeup_needed;
  41. struct kvm_vcpu *vcpu;
  42. s->pending_acks = 0;
  43. s->wakeup_needed = false;
  44. spin_unlock(&s->lock);
  45. while (acks) {
  46. kvm_notify_acked_irq(kvm, __ffs(acks));
  47. acks &= acks - 1;
  48. }
  49. if (wakeup) {
  50. vcpu = s->kvm->vcpus[0];
  51. if (vcpu)
  52. kvm_vcpu_kick(vcpu);
  53. }
  54. }
  55. static void pic_clear_isr(struct kvm_kpic_state *s, int irq)
  56. {
  57. s->isr &= ~(1 << irq);
  58. s->isr_ack |= (1 << irq);
  59. }
  60. void kvm_pic_clear_isr_ack(struct kvm *kvm)
  61. {
  62. struct kvm_pic *s = pic_irqchip(kvm);
  63. s->pics[0].isr_ack = 0xff;
  64. s->pics[1].isr_ack = 0xff;
  65. }
  66. /*
  67. * set irq level. If an edge is detected, then the IRR is set to 1
  68. */
  69. static inline void pic_set_irq1(struct kvm_kpic_state *s, int irq, int level)
  70. {
  71. int mask;
  72. mask = 1 << irq;
  73. if (s->elcr & mask) /* level triggered */
  74. if (level) {
  75. s->irr |= mask;
  76. s->last_irr |= mask;
  77. } else {
  78. s->irr &= ~mask;
  79. s->last_irr &= ~mask;
  80. }
  81. else /* edge triggered */
  82. if (level) {
  83. if ((s->last_irr & mask) == 0)
  84. s->irr |= mask;
  85. s->last_irr |= mask;
  86. } else
  87. s->last_irr &= ~mask;
  88. }
  89. /*
  90. * return the highest priority found in mask (highest = smallest
  91. * number). Return 8 if no irq
  92. */
  93. static inline int get_priority(struct kvm_kpic_state *s, int mask)
  94. {
  95. int priority;
  96. if (mask == 0)
  97. return 8;
  98. priority = 0;
  99. while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0)
  100. priority++;
  101. return priority;
  102. }
  103. /*
  104. * return the pic wanted interrupt. return -1 if none
  105. */
  106. static int pic_get_irq(struct kvm_kpic_state *s)
  107. {
  108. int mask, cur_priority, priority;
  109. mask = s->irr & ~s->imr;
  110. priority = get_priority(s, mask);
  111. if (priority == 8)
  112. return -1;
  113. /*
  114. * compute current priority. If special fully nested mode on the
  115. * master, the IRQ coming from the slave is not taken into account
  116. * for the priority computation.
  117. */
  118. mask = s->isr;
  119. if (s->special_fully_nested_mode && s == &s->pics_state->pics[0])
  120. mask &= ~(1 << 2);
  121. cur_priority = get_priority(s, mask);
  122. if (priority < cur_priority)
  123. /*
  124. * higher priority found: an irq should be generated
  125. */
  126. return (priority + s->priority_add) & 7;
  127. else
  128. return -1;
  129. }
  130. /*
  131. * raise irq to CPU if necessary. must be called every time the active
  132. * irq may change
  133. */
  134. static void pic_update_irq(struct kvm_pic *s)
  135. {
  136. int irq2, irq;
  137. irq2 = pic_get_irq(&s->pics[1]);
  138. if (irq2 >= 0) {
  139. /*
  140. * if irq request by slave pic, signal master PIC
  141. */
  142. pic_set_irq1(&s->pics[0], 2, 1);
  143. pic_set_irq1(&s->pics[0], 2, 0);
  144. }
  145. irq = pic_get_irq(&s->pics[0]);
  146. if (irq >= 0)
  147. s->irq_request(s->irq_request_opaque, 1);
  148. else
  149. s->irq_request(s->irq_request_opaque, 0);
  150. }
  151. void kvm_pic_update_irq(struct kvm_pic *s)
  152. {
  153. pic_lock(s);
  154. pic_update_irq(s);
  155. pic_unlock(s);
  156. }
  157. void kvm_pic_set_irq(void *opaque, int irq, int level)
  158. {
  159. struct kvm_pic *s = opaque;
  160. pic_lock(s);
  161. if (irq >= 0 && irq < PIC_NUM_PINS) {
  162. pic_set_irq1(&s->pics[irq >> 3], irq & 7, level);
  163. pic_update_irq(s);
  164. }
  165. pic_unlock(s);
  166. }
  167. /*
  168. * acknowledge interrupt 'irq'
  169. */
  170. static inline void pic_intack(struct kvm_kpic_state *s, int irq)
  171. {
  172. s->isr |= 1 << irq;
  173. if (s->auto_eoi) {
  174. if (s->rotate_on_auto_eoi)
  175. s->priority_add = (irq + 1) & 7;
  176. pic_clear_isr(s, irq);
  177. }
  178. /*
  179. * We don't clear a level sensitive interrupt here
  180. */
  181. if (!(s->elcr & (1 << irq)))
  182. s->irr &= ~(1 << irq);
  183. }
  184. int kvm_pic_read_irq(struct kvm *kvm)
  185. {
  186. int irq, irq2, intno;
  187. struct kvm_pic *s = pic_irqchip(kvm);
  188. pic_lock(s);
  189. irq = pic_get_irq(&s->pics[0]);
  190. if (irq >= 0) {
  191. pic_intack(&s->pics[0], irq);
  192. if (irq == 2) {
  193. irq2 = pic_get_irq(&s->pics[1]);
  194. if (irq2 >= 0)
  195. pic_intack(&s->pics[1], irq2);
  196. else
  197. /*
  198. * spurious IRQ on slave controller
  199. */
  200. irq2 = 7;
  201. intno = s->pics[1].irq_base + irq2;
  202. irq = irq2 + 8;
  203. } else
  204. intno = s->pics[0].irq_base + irq;
  205. } else {
  206. /*
  207. * spurious IRQ on host controller
  208. */
  209. irq = 7;
  210. intno = s->pics[0].irq_base + irq;
  211. }
  212. pic_update_irq(s);
  213. pic_unlock(s);
  214. kvm_notify_acked_irq(kvm, irq);
  215. return intno;
  216. }
  217. void kvm_pic_reset(struct kvm_kpic_state *s)
  218. {
  219. int irq, irqbase, n;
  220. struct kvm *kvm = s->pics_state->irq_request_opaque;
  221. struct kvm_vcpu *vcpu0 = kvm->vcpus[0];
  222. if (s == &s->pics_state->pics[0])
  223. irqbase = 0;
  224. else
  225. irqbase = 8;
  226. for (irq = 0; irq < PIC_NUM_PINS/2; irq++) {
  227. if (vcpu0 && kvm_apic_accept_pic_intr(vcpu0))
  228. if (s->irr & (1 << irq) || s->isr & (1 << irq)) {
  229. n = irq + irqbase;
  230. s->pics_state->pending_acks |= 1 << n;
  231. }
  232. }
  233. s->last_irr = 0;
  234. s->irr = 0;
  235. s->imr = 0;
  236. s->isr = 0;
  237. s->isr_ack = 0xff;
  238. s->priority_add = 0;
  239. s->irq_base = 0;
  240. s->read_reg_select = 0;
  241. s->poll = 0;
  242. s->special_mask = 0;
  243. s->init_state = 0;
  244. s->auto_eoi = 0;
  245. s->rotate_on_auto_eoi = 0;
  246. s->special_fully_nested_mode = 0;
  247. s->init4 = 0;
  248. }
  249. static void pic_ioport_write(void *opaque, u32 addr, u32 val)
  250. {
  251. struct kvm_kpic_state *s = opaque;
  252. int priority, cmd, irq;
  253. addr &= 1;
  254. if (addr == 0) {
  255. if (val & 0x10) {
  256. kvm_pic_reset(s); /* init */
  257. /*
  258. * deassert a pending interrupt
  259. */
  260. s->pics_state->irq_request(s->pics_state->
  261. irq_request_opaque, 0);
  262. s->init_state = 1;
  263. s->init4 = val & 1;
  264. if (val & 0x02)
  265. printk(KERN_ERR "single mode not supported");
  266. if (val & 0x08)
  267. printk(KERN_ERR
  268. "level sensitive irq not supported");
  269. } else if (val & 0x08) {
  270. if (val & 0x04)
  271. s->poll = 1;
  272. if (val & 0x02)
  273. s->read_reg_select = val & 1;
  274. if (val & 0x40)
  275. s->special_mask = (val >> 5) & 1;
  276. } else {
  277. cmd = val >> 5;
  278. switch (cmd) {
  279. case 0:
  280. case 4:
  281. s->rotate_on_auto_eoi = cmd >> 2;
  282. break;
  283. case 1: /* end of interrupt */
  284. case 5:
  285. priority = get_priority(s, s->isr);
  286. if (priority != 8) {
  287. irq = (priority + s->priority_add) & 7;
  288. pic_clear_isr(s, irq);
  289. if (cmd == 5)
  290. s->priority_add = (irq + 1) & 7;
  291. pic_update_irq(s->pics_state);
  292. }
  293. break;
  294. case 3:
  295. irq = val & 7;
  296. pic_clear_isr(s, irq);
  297. pic_update_irq(s->pics_state);
  298. break;
  299. case 6:
  300. s->priority_add = (val + 1) & 7;
  301. pic_update_irq(s->pics_state);
  302. break;
  303. case 7:
  304. irq = val & 7;
  305. s->priority_add = (irq + 1) & 7;
  306. pic_clear_isr(s, irq);
  307. pic_update_irq(s->pics_state);
  308. break;
  309. default:
  310. break; /* no operation */
  311. }
  312. }
  313. } else
  314. switch (s->init_state) {
  315. case 0: /* normal mode */
  316. s->imr = val;
  317. pic_update_irq(s->pics_state);
  318. break;
  319. case 1:
  320. s->irq_base = val & 0xf8;
  321. s->init_state = 2;
  322. break;
  323. case 2:
  324. if (s->init4)
  325. s->init_state = 3;
  326. else
  327. s->init_state = 0;
  328. break;
  329. case 3:
  330. s->special_fully_nested_mode = (val >> 4) & 1;
  331. s->auto_eoi = (val >> 1) & 1;
  332. s->init_state = 0;
  333. break;
  334. }
  335. }
  336. static u32 pic_poll_read(struct kvm_kpic_state *s, u32 addr1)
  337. {
  338. int ret;
  339. ret = pic_get_irq(s);
  340. if (ret >= 0) {
  341. if (addr1 >> 7) {
  342. s->pics_state->pics[0].isr &= ~(1 << 2);
  343. s->pics_state->pics[0].irr &= ~(1 << 2);
  344. }
  345. s->irr &= ~(1 << ret);
  346. pic_clear_isr(s, ret);
  347. if (addr1 >> 7 || ret != 2)
  348. pic_update_irq(s->pics_state);
  349. } else {
  350. ret = 0x07;
  351. pic_update_irq(s->pics_state);
  352. }
  353. return ret;
  354. }
  355. static u32 pic_ioport_read(void *opaque, u32 addr1)
  356. {
  357. struct kvm_kpic_state *s = opaque;
  358. unsigned int addr;
  359. int ret;
  360. addr = addr1;
  361. addr &= 1;
  362. if (s->poll) {
  363. ret = pic_poll_read(s, addr1);
  364. s->poll = 0;
  365. } else
  366. if (addr == 0)
  367. if (s->read_reg_select)
  368. ret = s->isr;
  369. else
  370. ret = s->irr;
  371. else
  372. ret = s->imr;
  373. return ret;
  374. }
  375. static void elcr_ioport_write(void *opaque, u32 addr, u32 val)
  376. {
  377. struct kvm_kpic_state *s = opaque;
  378. s->elcr = val & s->elcr_mask;
  379. }
  380. static u32 elcr_ioport_read(void *opaque, u32 addr1)
  381. {
  382. struct kvm_kpic_state *s = opaque;
  383. return s->elcr;
  384. }
  385. static int picdev_in_range(struct kvm_io_device *this, gpa_t addr,
  386. int len, int is_write)
  387. {
  388. switch (addr) {
  389. case 0x20:
  390. case 0x21:
  391. case 0xa0:
  392. case 0xa1:
  393. case 0x4d0:
  394. case 0x4d1:
  395. return 1;
  396. default:
  397. return 0;
  398. }
  399. }
  400. static void picdev_write(struct kvm_io_device *this,
  401. gpa_t addr, int len, const void *val)
  402. {
  403. struct kvm_pic *s = this->private;
  404. unsigned char data = *(unsigned char *)val;
  405. if (len != 1) {
  406. if (printk_ratelimit())
  407. printk(KERN_ERR "PIC: non byte write\n");
  408. return;
  409. }
  410. pic_lock(s);
  411. switch (addr) {
  412. case 0x20:
  413. case 0x21:
  414. case 0xa0:
  415. case 0xa1:
  416. pic_ioport_write(&s->pics[addr >> 7], addr, data);
  417. break;
  418. case 0x4d0:
  419. case 0x4d1:
  420. elcr_ioport_write(&s->pics[addr & 1], addr, data);
  421. break;
  422. }
  423. pic_unlock(s);
  424. }
  425. static void picdev_read(struct kvm_io_device *this,
  426. gpa_t addr, int len, void *val)
  427. {
  428. struct kvm_pic *s = this->private;
  429. unsigned char data = 0;
  430. if (len != 1) {
  431. if (printk_ratelimit())
  432. printk(KERN_ERR "PIC: non byte read\n");
  433. return;
  434. }
  435. pic_lock(s);
  436. switch (addr) {
  437. case 0x20:
  438. case 0x21:
  439. case 0xa0:
  440. case 0xa1:
  441. data = pic_ioport_read(&s->pics[addr >> 7], addr);
  442. break;
  443. case 0x4d0:
  444. case 0x4d1:
  445. data = elcr_ioport_read(&s->pics[addr & 1], addr);
  446. break;
  447. }
  448. *(unsigned char *)val = data;
  449. pic_unlock(s);
  450. }
  451. /*
  452. * callback when PIC0 irq status changed
  453. */
  454. static void pic_irq_request(void *opaque, int level)
  455. {
  456. struct kvm *kvm = opaque;
  457. struct kvm_vcpu *vcpu = kvm->vcpus[0];
  458. struct kvm_pic *s = pic_irqchip(kvm);
  459. int irq = pic_get_irq(&s->pics[0]);
  460. s->output = level;
  461. if (vcpu && level && (s->pics[0].isr_ack & (1 << irq))) {
  462. s->pics[0].isr_ack &= ~(1 << irq);
  463. s->wakeup_needed = true;
  464. }
  465. }
  466. struct kvm_pic *kvm_create_pic(struct kvm *kvm)
  467. {
  468. struct kvm_pic *s;
  469. s = kzalloc(sizeof(struct kvm_pic), GFP_KERNEL);
  470. if (!s)
  471. return NULL;
  472. spin_lock_init(&s->lock);
  473. s->kvm = kvm;
  474. s->pics[0].elcr_mask = 0xf8;
  475. s->pics[1].elcr_mask = 0xde;
  476. s->irq_request = pic_irq_request;
  477. s->irq_request_opaque = kvm;
  478. s->pics[0].pics_state = s;
  479. s->pics[1].pics_state = s;
  480. /*
  481. * Initialize PIO device
  482. */
  483. s->dev.read = picdev_read;
  484. s->dev.write = picdev_write;
  485. s->dev.in_range = picdev_in_range;
  486. s->dev.private = s;
  487. kvm_io_bus_register_dev(&kvm->pio_bus, &s->dev);
  488. return s;
  489. }