smpboot.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  5. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <asm/acpi.h>
  50. #include <asm/desc.h>
  51. #include <asm/nmi.h>
  52. #include <asm/irq.h>
  53. #include <asm/idle.h>
  54. #include <asm/smp.h>
  55. #include <asm/trampoline.h>
  56. #include <asm/cpu.h>
  57. #include <asm/numa.h>
  58. #include <asm/pgtable.h>
  59. #include <asm/tlbflush.h>
  60. #include <asm/mtrr.h>
  61. #include <asm/vmi.h>
  62. #include <asm/genapic.h>
  63. #include <asm/setup.h>
  64. #include <linux/mc146818rtc.h>
  65. #include <mach_apic.h>
  66. #include <mach_wakecpu.h>
  67. #include <smpboot_hooks.h>
  68. #ifdef CONFIG_X86_32
  69. u8 apicid_2_node[MAX_APICID];
  70. static int low_mappings;
  71. #endif
  72. /* State of each CPU */
  73. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  74. /* Store all idle threads, this can be reused instead of creating
  75. * a new thread. Also avoids complicated thread destroy functionality
  76. * for idle threads.
  77. */
  78. #ifdef CONFIG_HOTPLUG_CPU
  79. /*
  80. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  81. * removed after init for !CONFIG_HOTPLUG_CPU.
  82. */
  83. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  84. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  85. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  86. #else
  87. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  88. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  89. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  90. #endif
  91. /* Number of siblings per CPU package */
  92. int smp_num_siblings = 1;
  93. EXPORT_SYMBOL(smp_num_siblings);
  94. /* Last level cache ID of each logical CPU */
  95. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  96. cpumask_t cpu_callin_map;
  97. cpumask_t cpu_callout_map;
  98. /* representing HT siblings of each logical CPU */
  99. DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
  100. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  101. /* representing HT and core siblings of each logical CPU */
  102. DEFINE_PER_CPU(cpumask_t, cpu_core_map);
  103. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  104. /* Per CPU bogomips and other parameters */
  105. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  106. EXPORT_PER_CPU_SYMBOL(cpu_info);
  107. static atomic_t init_deasserted;
  108. /* representing cpus for which sibling maps can be computed */
  109. static cpumask_t cpu_sibling_setup_map;
  110. /* Set if we find a B stepping CPU */
  111. static int __cpuinitdata smp_b_stepping;
  112. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  113. /* which logical CPUs are on which nodes */
  114. cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
  115. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  116. EXPORT_SYMBOL(node_to_cpumask_map);
  117. /* which node each logical CPU is on */
  118. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  119. EXPORT_SYMBOL(cpu_to_node_map);
  120. /* set up a mapping between cpu and node. */
  121. static void map_cpu_to_node(int cpu, int node)
  122. {
  123. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  124. cpu_set(cpu, node_to_cpumask_map[node]);
  125. cpu_to_node_map[cpu] = node;
  126. }
  127. /* undo a mapping between cpu and node. */
  128. static void unmap_cpu_to_node(int cpu)
  129. {
  130. int node;
  131. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  132. for (node = 0; node < MAX_NUMNODES; node++)
  133. cpu_clear(cpu, node_to_cpumask_map[node]);
  134. cpu_to_node_map[cpu] = 0;
  135. }
  136. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  137. #define map_cpu_to_node(cpu, node) ({})
  138. #define unmap_cpu_to_node(cpu) ({})
  139. #endif
  140. #ifdef CONFIG_X86_32
  141. static int boot_cpu_logical_apicid;
  142. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
  143. { [0 ... NR_CPUS-1] = BAD_APICID };
  144. static void map_cpu_to_logical_apicid(void)
  145. {
  146. int cpu = smp_processor_id();
  147. int apicid = logical_smp_processor_id();
  148. int node = apicid_to_node(apicid);
  149. if (!node_online(node))
  150. node = first_online_node;
  151. cpu_2_logical_apicid[cpu] = apicid;
  152. map_cpu_to_node(cpu, node);
  153. }
  154. void numa_remove_cpu(int cpu)
  155. {
  156. cpu_2_logical_apicid[cpu] = BAD_APICID;
  157. unmap_cpu_to_node(cpu);
  158. }
  159. #else
  160. #define map_cpu_to_logical_apicid() do {} while (0)
  161. #endif
  162. /*
  163. * Report back to the Boot Processor.
  164. * Running on AP.
  165. */
  166. static void __cpuinit smp_callin(void)
  167. {
  168. int cpuid, phys_id;
  169. unsigned long timeout;
  170. /*
  171. * If waken up by an INIT in an 82489DX configuration
  172. * we may get here before an INIT-deassert IPI reaches
  173. * our local APIC. We have to wait for the IPI or we'll
  174. * lock up on an APIC access.
  175. */
  176. wait_for_init_deassert(&init_deasserted);
  177. /*
  178. * (This works even if the APIC is not enabled.)
  179. */
  180. phys_id = read_apic_id();
  181. cpuid = smp_processor_id();
  182. if (cpu_isset(cpuid, cpu_callin_map)) {
  183. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  184. phys_id, cpuid);
  185. }
  186. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  187. /*
  188. * STARTUP IPIs are fragile beasts as they might sometimes
  189. * trigger some glue motherboard logic. Complete APIC bus
  190. * silence for 1 second, this overestimates the time the
  191. * boot CPU is spending to send the up to 2 STARTUP IPIs
  192. * by a factor of two. This should be enough.
  193. */
  194. /*
  195. * Waiting 2s total for startup (udelay is not yet working)
  196. */
  197. timeout = jiffies + 2*HZ;
  198. while (time_before(jiffies, timeout)) {
  199. /*
  200. * Has the boot CPU finished it's STARTUP sequence?
  201. */
  202. if (cpu_isset(cpuid, cpu_callout_map))
  203. break;
  204. cpu_relax();
  205. }
  206. if (!time_before(jiffies, timeout)) {
  207. panic("%s: CPU%d started up but did not get a callout!\n",
  208. __func__, cpuid);
  209. }
  210. /*
  211. * the boot CPU has finished the init stage and is spinning
  212. * on callin_map until we finish. We are free to set up this
  213. * CPU, first the APIC. (this is probably redundant on most
  214. * boards)
  215. */
  216. pr_debug("CALLIN, before setup_local_APIC().\n");
  217. smp_callin_clear_local_apic();
  218. setup_local_APIC();
  219. end_local_APIC_setup();
  220. map_cpu_to_logical_apicid();
  221. notify_cpu_starting(cpuid);
  222. /*
  223. * Get our bogomips.
  224. *
  225. * Need to enable IRQs because it can take longer and then
  226. * the NMI watchdog might kill us.
  227. */
  228. local_irq_enable();
  229. calibrate_delay();
  230. local_irq_disable();
  231. pr_debug("Stack at about %p\n", &cpuid);
  232. /*
  233. * Save our processor parameters
  234. */
  235. smp_store_cpu_info(cpuid);
  236. /*
  237. * Allow the master to continue.
  238. */
  239. cpu_set(cpuid, cpu_callin_map);
  240. }
  241. static int __cpuinitdata unsafe_smp;
  242. /*
  243. * Activate a secondary processor.
  244. */
  245. notrace static void __cpuinit start_secondary(void *unused)
  246. {
  247. /*
  248. * Don't put *anything* before cpu_init(), SMP booting is too
  249. * fragile that we want to limit the things done here to the
  250. * most necessary things.
  251. */
  252. vmi_bringup();
  253. cpu_init();
  254. preempt_disable();
  255. smp_callin();
  256. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  257. barrier();
  258. /*
  259. * Check TSC synchronization with the BP:
  260. */
  261. check_tsc_sync_target();
  262. if (nmi_watchdog == NMI_IO_APIC) {
  263. disable_8259A_irq(0);
  264. enable_NMI_through_LVT0();
  265. enable_8259A_irq(0);
  266. }
  267. #ifdef CONFIG_X86_32
  268. while (low_mappings)
  269. cpu_relax();
  270. __flush_tlb_all();
  271. #endif
  272. /* This must be done before setting cpu_online_map */
  273. set_cpu_sibling_map(raw_smp_processor_id());
  274. wmb();
  275. /*
  276. * We need to hold call_lock, so there is no inconsistency
  277. * between the time smp_call_function() determines number of
  278. * IPI recipients, and the time when the determination is made
  279. * for which cpus receive the IPI. Holding this
  280. * lock helps us to not include this cpu in a currently in progress
  281. * smp_call_function().
  282. *
  283. * We need to hold vector_lock so there the set of online cpus
  284. * does not change while we are assigning vectors to cpus. Holding
  285. * this lock ensures we don't half assign or remove an irq from a cpu.
  286. */
  287. ipi_call_lock();
  288. lock_vector_lock();
  289. __setup_vector_irq(smp_processor_id());
  290. cpu_set(smp_processor_id(), cpu_online_map);
  291. unlock_vector_lock();
  292. ipi_call_unlock();
  293. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  294. /* enable local interrupts */
  295. local_irq_enable();
  296. setup_secondary_clock();
  297. wmb();
  298. cpu_idle();
  299. }
  300. static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
  301. {
  302. /*
  303. * Mask B, Pentium, but not Pentium MMX
  304. */
  305. if (c->x86_vendor == X86_VENDOR_INTEL &&
  306. c->x86 == 5 &&
  307. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  308. c->x86_model <= 3)
  309. /*
  310. * Remember we have B step Pentia with bugs
  311. */
  312. smp_b_stepping = 1;
  313. /*
  314. * Certain Athlons might work (for various values of 'work') in SMP
  315. * but they are not certified as MP capable.
  316. */
  317. if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
  318. if (num_possible_cpus() == 1)
  319. goto valid_k7;
  320. /* Athlon 660/661 is valid. */
  321. if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
  322. (c->x86_mask == 1)))
  323. goto valid_k7;
  324. /* Duron 670 is valid */
  325. if ((c->x86_model == 7) && (c->x86_mask == 0))
  326. goto valid_k7;
  327. /*
  328. * Athlon 662, Duron 671, and Athlon >model 7 have capability
  329. * bit. It's worth noting that the A5 stepping (662) of some
  330. * Athlon XP's have the MP bit set.
  331. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
  332. * more.
  333. */
  334. if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
  335. ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
  336. (c->x86_model > 7))
  337. if (cpu_has_mp)
  338. goto valid_k7;
  339. /* If we get here, not a certified SMP capable AMD system. */
  340. unsafe_smp = 1;
  341. }
  342. valid_k7:
  343. ;
  344. }
  345. static void __cpuinit smp_checks(void)
  346. {
  347. if (smp_b_stepping)
  348. printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
  349. "with B stepping processors.\n");
  350. /*
  351. * Don't taint if we are running SMP kernel on a single non-MP
  352. * approved Athlon
  353. */
  354. if (unsafe_smp && num_online_cpus() > 1) {
  355. printk(KERN_INFO "WARNING: This combination of AMD"
  356. "processors is not suitable for SMP.\n");
  357. add_taint(TAINT_UNSAFE_SMP);
  358. }
  359. }
  360. /*
  361. * The bootstrap kernel entry code has set these up. Save them for
  362. * a given CPU
  363. */
  364. void __cpuinit smp_store_cpu_info(int id)
  365. {
  366. struct cpuinfo_x86 *c = &cpu_data(id);
  367. *c = boot_cpu_data;
  368. c->cpu_index = id;
  369. if (id != 0)
  370. identify_secondary_cpu(c);
  371. smp_apply_quirks(c);
  372. }
  373. void __cpuinit set_cpu_sibling_map(int cpu)
  374. {
  375. int i;
  376. struct cpuinfo_x86 *c = &cpu_data(cpu);
  377. cpu_set(cpu, cpu_sibling_setup_map);
  378. if (smp_num_siblings > 1) {
  379. for_each_cpu_mask_nr(i, cpu_sibling_setup_map) {
  380. if (c->phys_proc_id == cpu_data(i).phys_proc_id &&
  381. c->cpu_core_id == cpu_data(i).cpu_core_id) {
  382. cpu_set(i, per_cpu(cpu_sibling_map, cpu));
  383. cpu_set(cpu, per_cpu(cpu_sibling_map, i));
  384. cpu_set(i, per_cpu(cpu_core_map, cpu));
  385. cpu_set(cpu, per_cpu(cpu_core_map, i));
  386. cpu_set(i, c->llc_shared_map);
  387. cpu_set(cpu, cpu_data(i).llc_shared_map);
  388. }
  389. }
  390. } else {
  391. cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
  392. }
  393. cpu_set(cpu, c->llc_shared_map);
  394. if (current_cpu_data.x86_max_cores == 1) {
  395. per_cpu(cpu_core_map, cpu) = per_cpu(cpu_sibling_map, cpu);
  396. c->booted_cores = 1;
  397. return;
  398. }
  399. for_each_cpu_mask_nr(i, cpu_sibling_setup_map) {
  400. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  401. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  402. cpu_set(i, c->llc_shared_map);
  403. cpu_set(cpu, cpu_data(i).llc_shared_map);
  404. }
  405. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  406. cpu_set(i, per_cpu(cpu_core_map, cpu));
  407. cpu_set(cpu, per_cpu(cpu_core_map, i));
  408. /*
  409. * Does this new cpu bringup a new core?
  410. */
  411. if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1) {
  412. /*
  413. * for each core in package, increment
  414. * the booted_cores for this new cpu
  415. */
  416. if (first_cpu(per_cpu(cpu_sibling_map, i)) == i)
  417. c->booted_cores++;
  418. /*
  419. * increment the core count for all
  420. * the other cpus in this package
  421. */
  422. if (i != cpu)
  423. cpu_data(i).booted_cores++;
  424. } else if (i != cpu && !c->booted_cores)
  425. c->booted_cores = cpu_data(i).booted_cores;
  426. }
  427. }
  428. }
  429. /* maps the cpu to the sched domain representing multi-core */
  430. const struct cpumask *cpu_coregroup_mask(int cpu)
  431. {
  432. struct cpuinfo_x86 *c = &cpu_data(cpu);
  433. /*
  434. * For perf, we return last level cache shared map.
  435. * And for power savings, we return cpu_core_map
  436. */
  437. if (sched_mc_power_savings || sched_smt_power_savings)
  438. return &per_cpu(cpu_core_map, cpu);
  439. else
  440. return &c->llc_shared_map;
  441. }
  442. cpumask_t cpu_coregroup_map(int cpu)
  443. {
  444. return *cpu_coregroup_mask(cpu);
  445. }
  446. static void impress_friends(void)
  447. {
  448. int cpu;
  449. unsigned long bogosum = 0;
  450. /*
  451. * Allow the user to impress friends.
  452. */
  453. pr_debug("Before bogomips.\n");
  454. for_each_possible_cpu(cpu)
  455. if (cpu_isset(cpu, cpu_callout_map))
  456. bogosum += cpu_data(cpu).loops_per_jiffy;
  457. printk(KERN_INFO
  458. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  459. num_online_cpus(),
  460. bogosum/(500000/HZ),
  461. (bogosum/(5000/HZ))%100);
  462. pr_debug("Before bogocount - setting activated=1.\n");
  463. }
  464. void __inquire_remote_apic(int apicid)
  465. {
  466. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  467. char *names[] = { "ID", "VERSION", "SPIV" };
  468. int timeout;
  469. u32 status;
  470. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  471. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  472. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  473. /*
  474. * Wait for idle.
  475. */
  476. status = safe_apic_wait_icr_idle();
  477. if (status)
  478. printk(KERN_CONT
  479. "a previous APIC delivery may have failed\n");
  480. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  481. timeout = 0;
  482. do {
  483. udelay(100);
  484. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  485. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  486. switch (status) {
  487. case APIC_ICR_RR_VALID:
  488. status = apic_read(APIC_RRR);
  489. printk(KERN_CONT "%08x\n", status);
  490. break;
  491. default:
  492. printk(KERN_CONT "failed\n");
  493. }
  494. }
  495. }
  496. /*
  497. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  498. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  499. * won't ... remember to clear down the APIC, etc later.
  500. */
  501. int __devinit
  502. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  503. {
  504. unsigned long send_status, accept_status = 0;
  505. int maxlvt;
  506. /* Target chip */
  507. /* Boot on the stack */
  508. /* Kick the second */
  509. apic_icr_write(APIC_DM_NMI | APIC_DEST_LOGICAL, logical_apicid);
  510. pr_debug("Waiting for send to finish...\n");
  511. send_status = safe_apic_wait_icr_idle();
  512. /*
  513. * Give the other CPU some time to accept the IPI.
  514. */
  515. udelay(200);
  516. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  517. maxlvt = lapic_get_maxlvt();
  518. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  519. apic_write(APIC_ESR, 0);
  520. accept_status = (apic_read(APIC_ESR) & 0xEF);
  521. }
  522. pr_debug("NMI sent.\n");
  523. if (send_status)
  524. printk(KERN_ERR "APIC never delivered???\n");
  525. if (accept_status)
  526. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  527. return (send_status | accept_status);
  528. }
  529. int __devinit
  530. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  531. {
  532. unsigned long send_status, accept_status = 0;
  533. int maxlvt, num_starts, j;
  534. if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
  535. send_status = uv_wakeup_secondary(phys_apicid, start_eip);
  536. atomic_set(&init_deasserted, 1);
  537. return send_status;
  538. }
  539. maxlvt = lapic_get_maxlvt();
  540. /*
  541. * Be paranoid about clearing APIC errors.
  542. */
  543. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  544. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  545. apic_write(APIC_ESR, 0);
  546. apic_read(APIC_ESR);
  547. }
  548. pr_debug("Asserting INIT.\n");
  549. /*
  550. * Turn INIT on target chip
  551. */
  552. /*
  553. * Send IPI
  554. */
  555. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  556. phys_apicid);
  557. pr_debug("Waiting for send to finish...\n");
  558. send_status = safe_apic_wait_icr_idle();
  559. mdelay(10);
  560. pr_debug("Deasserting INIT.\n");
  561. /* Target chip */
  562. /* Send IPI */
  563. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  564. pr_debug("Waiting for send to finish...\n");
  565. send_status = safe_apic_wait_icr_idle();
  566. mb();
  567. atomic_set(&init_deasserted, 1);
  568. /*
  569. * Should we send STARTUP IPIs ?
  570. *
  571. * Determine this based on the APIC version.
  572. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  573. */
  574. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  575. num_starts = 2;
  576. else
  577. num_starts = 0;
  578. /*
  579. * Paravirt / VMI wants a startup IPI hook here to set up the
  580. * target processor state.
  581. */
  582. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  583. (unsigned long)stack_start.sp);
  584. /*
  585. * Run STARTUP IPI loop.
  586. */
  587. pr_debug("#startup loops: %d.\n", num_starts);
  588. for (j = 1; j <= num_starts; j++) {
  589. pr_debug("Sending STARTUP #%d.\n", j);
  590. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  591. apic_write(APIC_ESR, 0);
  592. apic_read(APIC_ESR);
  593. pr_debug("After apic_write.\n");
  594. /*
  595. * STARTUP IPI
  596. */
  597. /* Target chip */
  598. /* Boot on the stack */
  599. /* Kick the second */
  600. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  601. phys_apicid);
  602. /*
  603. * Give the other CPU some time to accept the IPI.
  604. */
  605. udelay(300);
  606. pr_debug("Startup point 1.\n");
  607. pr_debug("Waiting for send to finish...\n");
  608. send_status = safe_apic_wait_icr_idle();
  609. /*
  610. * Give the other CPU some time to accept the IPI.
  611. */
  612. udelay(200);
  613. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  614. apic_write(APIC_ESR, 0);
  615. accept_status = (apic_read(APIC_ESR) & 0xEF);
  616. if (send_status || accept_status)
  617. break;
  618. }
  619. pr_debug("After Startup.\n");
  620. if (send_status)
  621. printk(KERN_ERR "APIC never delivered???\n");
  622. if (accept_status)
  623. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  624. return (send_status | accept_status);
  625. }
  626. struct create_idle {
  627. struct work_struct work;
  628. struct task_struct *idle;
  629. struct completion done;
  630. int cpu;
  631. };
  632. static void __cpuinit do_fork_idle(struct work_struct *work)
  633. {
  634. struct create_idle *c_idle =
  635. container_of(work, struct create_idle, work);
  636. c_idle->idle = fork_idle(c_idle->cpu);
  637. complete(&c_idle->done);
  638. }
  639. #ifdef CONFIG_X86_64
  640. /* __ref because it's safe to call free_bootmem when after_bootmem == 0. */
  641. static void __ref free_bootmem_pda(struct x8664_pda *oldpda)
  642. {
  643. if (!after_bootmem)
  644. free_bootmem((unsigned long)oldpda, sizeof(*oldpda));
  645. }
  646. /*
  647. * Allocate node local memory for the AP pda.
  648. *
  649. * Must be called after the _cpu_pda pointer table is initialized.
  650. */
  651. int __cpuinit get_local_pda(int cpu)
  652. {
  653. struct x8664_pda *oldpda, *newpda;
  654. unsigned long size = sizeof(struct x8664_pda);
  655. int node = cpu_to_node(cpu);
  656. if (cpu_pda(cpu) && !cpu_pda(cpu)->in_bootmem)
  657. return 0;
  658. oldpda = cpu_pda(cpu);
  659. newpda = kmalloc_node(size, GFP_ATOMIC, node);
  660. if (!newpda) {
  661. printk(KERN_ERR "Could not allocate node local PDA "
  662. "for CPU %d on node %d\n", cpu, node);
  663. if (oldpda)
  664. return 0; /* have a usable pda */
  665. else
  666. return -1;
  667. }
  668. if (oldpda) {
  669. memcpy(newpda, oldpda, size);
  670. free_bootmem_pda(oldpda);
  671. }
  672. newpda->in_bootmem = 0;
  673. cpu_pda(cpu) = newpda;
  674. return 0;
  675. }
  676. #endif /* CONFIG_X86_64 */
  677. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  678. /*
  679. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  680. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  681. * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
  682. */
  683. {
  684. unsigned long boot_error = 0;
  685. int timeout;
  686. unsigned long start_ip;
  687. unsigned short nmi_high = 0, nmi_low = 0;
  688. struct create_idle c_idle = {
  689. .cpu = cpu,
  690. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  691. };
  692. INIT_WORK(&c_idle.work, do_fork_idle);
  693. #ifdef CONFIG_X86_64
  694. /* Allocate node local memory for AP pdas */
  695. if (cpu > 0) {
  696. boot_error = get_local_pda(cpu);
  697. if (boot_error)
  698. goto restore_state;
  699. /* if can't get pda memory, can't start cpu */
  700. }
  701. #endif
  702. alternatives_smp_switch(1);
  703. c_idle.idle = get_idle_for_cpu(cpu);
  704. /*
  705. * We can't use kernel_thread since we must avoid to
  706. * reschedule the child.
  707. */
  708. if (c_idle.idle) {
  709. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  710. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  711. init_idle(c_idle.idle, cpu);
  712. goto do_rest;
  713. }
  714. if (!keventd_up() || current_is_keventd())
  715. c_idle.work.func(&c_idle.work);
  716. else {
  717. schedule_work(&c_idle.work);
  718. wait_for_completion(&c_idle.done);
  719. }
  720. if (IS_ERR(c_idle.idle)) {
  721. printk("failed fork for CPU %d\n", cpu);
  722. return PTR_ERR(c_idle.idle);
  723. }
  724. set_idle_for_cpu(cpu, c_idle.idle);
  725. do_rest:
  726. #ifdef CONFIG_X86_32
  727. per_cpu(current_task, cpu) = c_idle.idle;
  728. init_gdt(cpu);
  729. /* Stack for startup_32 can be just as for start_secondary onwards */
  730. irq_ctx_init(cpu);
  731. #else
  732. cpu_pda(cpu)->pcurrent = c_idle.idle;
  733. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  734. #endif
  735. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  736. initial_code = (unsigned long)start_secondary;
  737. stack_start.sp = (void *) c_idle.idle->thread.sp;
  738. /* start_ip had better be page-aligned! */
  739. start_ip = setup_trampoline();
  740. /* So we see what's up */
  741. printk(KERN_INFO "Booting processor %d APIC 0x%x ip 0x%lx\n",
  742. cpu, apicid, start_ip);
  743. /*
  744. * This grunge runs the startup process for
  745. * the targeted processor.
  746. */
  747. atomic_set(&init_deasserted, 0);
  748. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  749. pr_debug("Setting warm reset code and vector.\n");
  750. store_NMI_vector(&nmi_high, &nmi_low);
  751. smpboot_setup_warm_reset_vector(start_ip);
  752. /*
  753. * Be paranoid about clearing APIC errors.
  754. */
  755. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  756. apic_write(APIC_ESR, 0);
  757. apic_read(APIC_ESR);
  758. }
  759. }
  760. /*
  761. * Starting actual IPI sequence...
  762. */
  763. boot_error = wakeup_secondary_cpu(apicid, start_ip);
  764. if (!boot_error) {
  765. /*
  766. * allow APs to start initializing.
  767. */
  768. pr_debug("Before Callout %d.\n", cpu);
  769. cpu_set(cpu, cpu_callout_map);
  770. pr_debug("After Callout %d.\n", cpu);
  771. /*
  772. * Wait 5s total for a response
  773. */
  774. for (timeout = 0; timeout < 50000; timeout++) {
  775. if (cpu_isset(cpu, cpu_callin_map))
  776. break; /* It has booted */
  777. udelay(100);
  778. }
  779. if (cpu_isset(cpu, cpu_callin_map)) {
  780. /* number CPUs logically, starting from 1 (BSP is 0) */
  781. pr_debug("OK.\n");
  782. printk(KERN_INFO "CPU%d: ", cpu);
  783. print_cpu_info(&cpu_data(cpu));
  784. pr_debug("CPU has booted.\n");
  785. } else {
  786. boot_error = 1;
  787. if (*((volatile unsigned char *)trampoline_base)
  788. == 0xA5)
  789. /* trampoline started but...? */
  790. printk(KERN_ERR "Stuck ??\n");
  791. else
  792. /* trampoline code not run */
  793. printk(KERN_ERR "Not responding.\n");
  794. if (get_uv_system_type() != UV_NON_UNIQUE_APIC)
  795. inquire_remote_apic(apicid);
  796. }
  797. }
  798. #ifdef CONFIG_X86_64
  799. restore_state:
  800. #endif
  801. if (boot_error) {
  802. /* Try to put things back the way they were before ... */
  803. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  804. cpu_clear(cpu, cpu_callout_map); /* was set by do_boot_cpu() */
  805. cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
  806. cpu_clear(cpu, cpu_present_map);
  807. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  808. }
  809. /* mark "stuck" area as not stuck */
  810. *((volatile unsigned long *)trampoline_base) = 0;
  811. /*
  812. * Cleanup possible dangling ends...
  813. */
  814. smpboot_restore_warm_reset_vector();
  815. return boot_error;
  816. }
  817. int __cpuinit native_cpu_up(unsigned int cpu)
  818. {
  819. int apicid = cpu_present_to_apicid(cpu);
  820. unsigned long flags;
  821. int err;
  822. WARN_ON(irqs_disabled());
  823. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  824. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  825. !physid_isset(apicid, phys_cpu_present_map)) {
  826. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  827. return -EINVAL;
  828. }
  829. /*
  830. * Already booted CPU?
  831. */
  832. if (cpu_isset(cpu, cpu_callin_map)) {
  833. pr_debug("do_boot_cpu %d Already started\n", cpu);
  834. return -ENOSYS;
  835. }
  836. /*
  837. * Save current MTRR state in case it was changed since early boot
  838. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  839. */
  840. mtrr_save_state();
  841. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  842. #ifdef CONFIG_X86_32
  843. /* init low mem mapping */
  844. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
  845. min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
  846. flush_tlb_all();
  847. low_mappings = 1;
  848. err = do_boot_cpu(apicid, cpu);
  849. zap_low_mappings();
  850. low_mappings = 0;
  851. #else
  852. err = do_boot_cpu(apicid, cpu);
  853. #endif
  854. if (err) {
  855. pr_debug("do_boot_cpu failed %d\n", err);
  856. return -EIO;
  857. }
  858. /*
  859. * Check TSC synchronization with the AP (keep irqs disabled
  860. * while doing so):
  861. */
  862. local_irq_save(flags);
  863. check_tsc_sync_source(cpu);
  864. local_irq_restore(flags);
  865. while (!cpu_online(cpu)) {
  866. cpu_relax();
  867. touch_nmi_watchdog();
  868. }
  869. return 0;
  870. }
  871. /*
  872. * Fall back to non SMP mode after errors.
  873. *
  874. * RED-PEN audit/test this more. I bet there is more state messed up here.
  875. */
  876. static __init void disable_smp(void)
  877. {
  878. cpu_present_map = cpumask_of_cpu(0);
  879. cpu_possible_map = cpumask_of_cpu(0);
  880. smpboot_clear_io_apic_irqs();
  881. if (smp_found_config)
  882. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  883. else
  884. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  885. map_cpu_to_logical_apicid();
  886. cpu_set(0, per_cpu(cpu_sibling_map, 0));
  887. cpu_set(0, per_cpu(cpu_core_map, 0));
  888. }
  889. /*
  890. * Various sanity checks.
  891. */
  892. static int __init smp_sanity_check(unsigned max_cpus)
  893. {
  894. preempt_disable();
  895. #if defined(CONFIG_X86_PC) && defined(CONFIG_X86_32)
  896. if (def_to_bigsmp && nr_cpu_ids > 8) {
  897. unsigned int cpu;
  898. unsigned nr;
  899. printk(KERN_WARNING
  900. "More than 8 CPUs detected - skipping them.\n"
  901. "Use CONFIG_X86_GENERICARCH and CONFIG_X86_BIGSMP.\n");
  902. nr = 0;
  903. for_each_present_cpu(cpu) {
  904. if (nr >= 8)
  905. cpu_clear(cpu, cpu_present_map);
  906. nr++;
  907. }
  908. nr = 0;
  909. for_each_possible_cpu(cpu) {
  910. if (nr >= 8)
  911. cpu_clear(cpu, cpu_possible_map);
  912. nr++;
  913. }
  914. nr_cpu_ids = 8;
  915. }
  916. #endif
  917. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  918. printk(KERN_WARNING
  919. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  920. hard_smp_processor_id());
  921. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  922. }
  923. /*
  924. * If we couldn't find an SMP configuration at boot time,
  925. * get out of here now!
  926. */
  927. if (!smp_found_config && !acpi_lapic) {
  928. preempt_enable();
  929. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  930. disable_smp();
  931. if (APIC_init_uniprocessor())
  932. printk(KERN_NOTICE "Local APIC not detected."
  933. " Using dummy APIC emulation.\n");
  934. return -1;
  935. }
  936. /*
  937. * Should not be necessary because the MP table should list the boot
  938. * CPU too, but we do it for the sake of robustness anyway.
  939. */
  940. if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
  941. printk(KERN_NOTICE
  942. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  943. boot_cpu_physical_apicid);
  944. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  945. }
  946. preempt_enable();
  947. /*
  948. * If we couldn't find a local APIC, then get out of here now!
  949. */
  950. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  951. !cpu_has_apic) {
  952. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  953. boot_cpu_physical_apicid);
  954. printk(KERN_ERR "... forcing use of dummy APIC emulation."
  955. "(tell your hw vendor)\n");
  956. smpboot_clear_io_apic();
  957. return -1;
  958. }
  959. verify_local_APIC();
  960. /*
  961. * If SMP should be disabled, then really disable it!
  962. */
  963. if (!max_cpus) {
  964. printk(KERN_INFO "SMP mode deactivated.\n");
  965. smpboot_clear_io_apic();
  966. localise_nmi_watchdog();
  967. connect_bsp_APIC();
  968. setup_local_APIC();
  969. end_local_APIC_setup();
  970. return -1;
  971. }
  972. return 0;
  973. }
  974. static void __init smp_cpu_index_default(void)
  975. {
  976. int i;
  977. struct cpuinfo_x86 *c;
  978. for_each_possible_cpu(i) {
  979. c = &cpu_data(i);
  980. /* mark all to hotplug */
  981. c->cpu_index = nr_cpu_ids;
  982. }
  983. }
  984. /*
  985. * Prepare for SMP bootup. The MP table or ACPI has been read
  986. * earlier. Just do some sanity checking here and enable APIC mode.
  987. */
  988. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  989. {
  990. preempt_disable();
  991. smp_cpu_index_default();
  992. current_cpu_data = boot_cpu_data;
  993. cpu_callin_map = cpumask_of_cpu(0);
  994. mb();
  995. /*
  996. * Setup boot CPU information
  997. */
  998. smp_store_cpu_info(0); /* Final full version of the data */
  999. #ifdef CONFIG_X86_32
  1000. boot_cpu_logical_apicid = logical_smp_processor_id();
  1001. #endif
  1002. current_thread_info()->cpu = 0; /* needed? */
  1003. set_cpu_sibling_map(0);
  1004. #ifdef CONFIG_X86_64
  1005. enable_IR_x2apic();
  1006. setup_apic_routing();
  1007. #endif
  1008. if (smp_sanity_check(max_cpus) < 0) {
  1009. printk(KERN_INFO "SMP disabled\n");
  1010. disable_smp();
  1011. goto out;
  1012. }
  1013. preempt_disable();
  1014. if (read_apic_id() != boot_cpu_physical_apicid) {
  1015. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  1016. read_apic_id(), boot_cpu_physical_apicid);
  1017. /* Or can we switch back to PIC here? */
  1018. }
  1019. preempt_enable();
  1020. connect_bsp_APIC();
  1021. /*
  1022. * Switch from PIC to APIC mode.
  1023. */
  1024. setup_local_APIC();
  1025. #ifdef CONFIG_X86_64
  1026. /*
  1027. * Enable IO APIC before setting up error vector
  1028. */
  1029. if (!skip_ioapic_setup && nr_ioapics)
  1030. enable_IO_APIC();
  1031. #endif
  1032. end_local_APIC_setup();
  1033. map_cpu_to_logical_apicid();
  1034. setup_portio_remap();
  1035. smpboot_setup_io_apic();
  1036. /*
  1037. * Set up local APIC timer on boot CPU.
  1038. */
  1039. printk(KERN_INFO "CPU%d: ", 0);
  1040. print_cpu_info(&cpu_data(0));
  1041. setup_boot_clock();
  1042. if (is_uv_system())
  1043. uv_system_init();
  1044. out:
  1045. preempt_enable();
  1046. }
  1047. /*
  1048. * Early setup to make printk work.
  1049. */
  1050. void __init native_smp_prepare_boot_cpu(void)
  1051. {
  1052. int me = smp_processor_id();
  1053. #ifdef CONFIG_X86_32
  1054. init_gdt(me);
  1055. #endif
  1056. switch_to_new_gdt();
  1057. /* already set me in cpu_online_map in boot_cpu_init() */
  1058. cpu_set(me, cpu_callout_map);
  1059. per_cpu(cpu_state, me) = CPU_ONLINE;
  1060. }
  1061. void __init native_smp_cpus_done(unsigned int max_cpus)
  1062. {
  1063. pr_debug("Boot done.\n");
  1064. impress_friends();
  1065. smp_checks();
  1066. #ifdef CONFIG_X86_IO_APIC
  1067. setup_ioapic_dest();
  1068. #endif
  1069. check_nmi_watchdog();
  1070. }
  1071. static int __initdata setup_possible_cpus = -1;
  1072. static int __init _setup_possible_cpus(char *str)
  1073. {
  1074. get_option(&str, &setup_possible_cpus);
  1075. return 0;
  1076. }
  1077. early_param("possible_cpus", _setup_possible_cpus);
  1078. /*
  1079. * cpu_possible_map should be static, it cannot change as cpu's
  1080. * are onlined, or offlined. The reason is per-cpu data-structures
  1081. * are allocated by some modules at init time, and dont expect to
  1082. * do this dynamically on cpu arrival/departure.
  1083. * cpu_present_map on the other hand can change dynamically.
  1084. * In case when cpu_hotplug is not compiled, then we resort to current
  1085. * behaviour, which is cpu_possible == cpu_present.
  1086. * - Ashok Raj
  1087. *
  1088. * Three ways to find out the number of additional hotplug CPUs:
  1089. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1090. * - The user can overwrite it with possible_cpus=NUM
  1091. * - Otherwise don't reserve additional CPUs.
  1092. * We do this because additional CPUs waste a lot of memory.
  1093. * -AK
  1094. */
  1095. __init void prefill_possible_map(void)
  1096. {
  1097. int i, possible;
  1098. /* no processor from mptable or madt */
  1099. if (!num_processors)
  1100. num_processors = 1;
  1101. if (setup_possible_cpus == -1)
  1102. possible = num_processors + disabled_cpus;
  1103. else
  1104. possible = setup_possible_cpus;
  1105. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1106. if (possible > CONFIG_NR_CPUS) {
  1107. printk(KERN_WARNING
  1108. "%d Processors exceeds NR_CPUS limit of %d\n",
  1109. possible, CONFIG_NR_CPUS);
  1110. possible = CONFIG_NR_CPUS;
  1111. }
  1112. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1113. possible, max_t(int, possible - num_processors, 0));
  1114. for (i = 0; i < possible; i++)
  1115. cpu_set(i, cpu_possible_map);
  1116. nr_cpu_ids = possible;
  1117. }
  1118. #ifdef CONFIG_HOTPLUG_CPU
  1119. static void remove_siblinginfo(int cpu)
  1120. {
  1121. int sibling;
  1122. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1123. for_each_cpu_mask_nr(sibling, per_cpu(cpu_core_map, cpu)) {
  1124. cpu_clear(cpu, per_cpu(cpu_core_map, sibling));
  1125. /*/
  1126. * last thread sibling in this cpu core going down
  1127. */
  1128. if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1)
  1129. cpu_data(sibling).booted_cores--;
  1130. }
  1131. for_each_cpu_mask_nr(sibling, per_cpu(cpu_sibling_map, cpu))
  1132. cpu_clear(cpu, per_cpu(cpu_sibling_map, sibling));
  1133. cpus_clear(per_cpu(cpu_sibling_map, cpu));
  1134. cpus_clear(per_cpu(cpu_core_map, cpu));
  1135. c->phys_proc_id = 0;
  1136. c->cpu_core_id = 0;
  1137. cpu_clear(cpu, cpu_sibling_setup_map);
  1138. }
  1139. static void __ref remove_cpu_from_maps(int cpu)
  1140. {
  1141. cpu_clear(cpu, cpu_online_map);
  1142. cpu_clear(cpu, cpu_callout_map);
  1143. cpu_clear(cpu, cpu_callin_map);
  1144. /* was set by cpu_init() */
  1145. cpu_clear(cpu, cpu_initialized);
  1146. numa_remove_cpu(cpu);
  1147. }
  1148. void cpu_disable_common(void)
  1149. {
  1150. int cpu = smp_processor_id();
  1151. /*
  1152. * HACK:
  1153. * Allow any queued timer interrupts to get serviced
  1154. * This is only a temporary solution until we cleanup
  1155. * fixup_irqs as we do for IA64.
  1156. */
  1157. local_irq_enable();
  1158. mdelay(1);
  1159. local_irq_disable();
  1160. remove_siblinginfo(cpu);
  1161. /* It's now safe to remove this processor from the online map */
  1162. lock_vector_lock();
  1163. remove_cpu_from_maps(cpu);
  1164. unlock_vector_lock();
  1165. fixup_irqs();
  1166. }
  1167. int native_cpu_disable(void)
  1168. {
  1169. int cpu = smp_processor_id();
  1170. /*
  1171. * Perhaps use cpufreq to drop frequency, but that could go
  1172. * into generic code.
  1173. *
  1174. * We won't take down the boot processor on i386 due to some
  1175. * interrupts only being able to be serviced by the BSP.
  1176. * Especially so if we're not using an IOAPIC -zwane
  1177. */
  1178. if (cpu == 0)
  1179. return -EBUSY;
  1180. if (nmi_watchdog == NMI_LOCAL_APIC)
  1181. stop_apic_nmi_watchdog(NULL);
  1182. clear_local_APIC();
  1183. cpu_disable_common();
  1184. return 0;
  1185. }
  1186. void native_cpu_die(unsigned int cpu)
  1187. {
  1188. /* We don't do anything here: idle task is faking death itself. */
  1189. unsigned int i;
  1190. for (i = 0; i < 10; i++) {
  1191. /* They ack this in play_dead by setting CPU_DEAD */
  1192. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1193. printk(KERN_INFO "CPU %d is now offline\n", cpu);
  1194. if (1 == num_online_cpus())
  1195. alternatives_smp_switch(0);
  1196. return;
  1197. }
  1198. msleep(100);
  1199. }
  1200. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1201. }
  1202. void play_dead_common(void)
  1203. {
  1204. idle_task_exit();
  1205. reset_lazy_tlbstate();
  1206. irq_ctx_exit(raw_smp_processor_id());
  1207. c1e_remove_cpu(raw_smp_processor_id());
  1208. mb();
  1209. /* Ack it */
  1210. __get_cpu_var(cpu_state) = CPU_DEAD;
  1211. /*
  1212. * With physical CPU hotplug, we should halt the cpu
  1213. */
  1214. local_irq_disable();
  1215. }
  1216. void native_play_dead(void)
  1217. {
  1218. play_dead_common();
  1219. wbinvd_halt();
  1220. }
  1221. #else /* ... !CONFIG_HOTPLUG_CPU */
  1222. int native_cpu_disable(void)
  1223. {
  1224. return -ENOSYS;
  1225. }
  1226. void native_cpu_die(unsigned int cpu)
  1227. {
  1228. /* We said "no" in __cpu_disable */
  1229. BUG();
  1230. }
  1231. void native_play_dead(void)
  1232. {
  1233. BUG();
  1234. }
  1235. #endif