irqinit_64.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175
  1. #include <linux/linkage.h>
  2. #include <linux/errno.h>
  3. #include <linux/signal.h>
  4. #include <linux/sched.h>
  5. #include <linux/ioport.h>
  6. #include <linux/interrupt.h>
  7. #include <linux/timex.h>
  8. #include <linux/slab.h>
  9. #include <linux/random.h>
  10. #include <linux/init.h>
  11. #include <linux/kernel_stat.h>
  12. #include <linux/sysdev.h>
  13. #include <linux/bitops.h>
  14. #include <asm/acpi.h>
  15. #include <asm/atomic.h>
  16. #include <asm/system.h>
  17. #include <asm/io.h>
  18. #include <asm/hw_irq.h>
  19. #include <asm/pgtable.h>
  20. #include <asm/delay.h>
  21. #include <asm/desc.h>
  22. #include <asm/apic.h>
  23. #include <asm/i8259.h>
  24. /*
  25. * ISA PIC or low IO-APIC triggered (INTA-cycle or APIC) interrupts:
  26. * (these are usually mapped to vectors 0x30-0x3f)
  27. */
  28. /*
  29. * The IO-APIC gives us many more interrupt sources. Most of these
  30. * are unused but an SMP system is supposed to have enough memory ...
  31. * sometimes (mostly wrt. hw bugs) we get corrupted vectors all
  32. * across the spectrum, so we really want to be prepared to get all
  33. * of these. Plus, more powerful systems might have more than 64
  34. * IO-APIC registers.
  35. *
  36. * (these are usually mapped into the 0x30-0xff vector range)
  37. */
  38. /*
  39. * IRQ2 is cascade interrupt to second interrupt controller
  40. */
  41. static struct irqaction irq2 = {
  42. .handler = no_action,
  43. .mask = CPU_MASK_NONE,
  44. .name = "cascade",
  45. };
  46. DEFINE_PER_CPU(vector_irq_t, vector_irq) = {
  47. [0 ... IRQ0_VECTOR - 1] = -1,
  48. [IRQ0_VECTOR] = 0,
  49. [IRQ1_VECTOR] = 1,
  50. [IRQ2_VECTOR] = 2,
  51. [IRQ3_VECTOR] = 3,
  52. [IRQ4_VECTOR] = 4,
  53. [IRQ5_VECTOR] = 5,
  54. [IRQ6_VECTOR] = 6,
  55. [IRQ7_VECTOR] = 7,
  56. [IRQ8_VECTOR] = 8,
  57. [IRQ9_VECTOR] = 9,
  58. [IRQ10_VECTOR] = 10,
  59. [IRQ11_VECTOR] = 11,
  60. [IRQ12_VECTOR] = 12,
  61. [IRQ13_VECTOR] = 13,
  62. [IRQ14_VECTOR] = 14,
  63. [IRQ15_VECTOR] = 15,
  64. [IRQ15_VECTOR + 1 ... NR_VECTORS - 1] = -1
  65. };
  66. int vector_used_by_percpu_irq(unsigned int vector)
  67. {
  68. int cpu;
  69. for_each_online_cpu(cpu) {
  70. if (per_cpu(vector_irq, cpu)[vector] != -1)
  71. return 1;
  72. }
  73. return 0;
  74. }
  75. void __init init_ISA_irqs(void)
  76. {
  77. int i;
  78. init_bsp_APIC();
  79. init_8259A(0);
  80. for (i = 0; i < NR_IRQS_LEGACY; i++) {
  81. struct irq_desc *desc = irq_to_desc(i);
  82. desc->status = IRQ_DISABLED;
  83. desc->action = NULL;
  84. desc->depth = 1;
  85. /*
  86. * 16 old-style INTA-cycle interrupts:
  87. */
  88. set_irq_chip_and_handler_name(i, &i8259A_chip,
  89. handle_level_irq, "XT");
  90. }
  91. }
  92. void init_IRQ(void) __attribute__((weak, alias("native_init_IRQ")));
  93. static void __init smp_intr_init(void)
  94. {
  95. #ifdef CONFIG_SMP
  96. /*
  97. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  98. * IPI, driven by wakeup.
  99. */
  100. alloc_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  101. /* IPIs for invalidation */
  102. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+0, invalidate_interrupt0);
  103. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+1, invalidate_interrupt1);
  104. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+2, invalidate_interrupt2);
  105. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+3, invalidate_interrupt3);
  106. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+4, invalidate_interrupt4);
  107. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+5, invalidate_interrupt5);
  108. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+6, invalidate_interrupt6);
  109. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+7, invalidate_interrupt7);
  110. /* IPI for generic function call */
  111. alloc_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  112. /* IPI for generic single function call */
  113. alloc_intr_gate(CALL_FUNCTION_SINGLE_VECTOR,
  114. call_function_single_interrupt);
  115. /* Low priority IPI to cleanup after moving an irq */
  116. set_intr_gate(IRQ_MOVE_CLEANUP_VECTOR, irq_move_cleanup_interrupt);
  117. set_bit(IRQ_MOVE_CLEANUP_VECTOR, used_vectors);
  118. #endif
  119. }
  120. static void __init apic_intr_init(void)
  121. {
  122. smp_intr_init();
  123. alloc_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
  124. alloc_intr_gate(THRESHOLD_APIC_VECTOR, threshold_interrupt);
  125. /* self generated IPI for local APIC timer */
  126. alloc_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
  127. /* IPI vectors for APIC spurious and error interrupts */
  128. alloc_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
  129. alloc_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
  130. }
  131. void __init native_init_IRQ(void)
  132. {
  133. int i;
  134. init_ISA_irqs();
  135. /*
  136. * Cover the whole vector space, no vector can escape
  137. * us. (some of these will be overridden and become
  138. * 'special' SMP interrupts)
  139. */
  140. for (i = 0; i < (NR_VECTORS - FIRST_EXTERNAL_VECTOR); i++) {
  141. int vector = FIRST_EXTERNAL_VECTOR + i;
  142. if (vector != IA32_SYSCALL_VECTOR)
  143. set_intr_gate(vector, interrupt[i]);
  144. }
  145. apic_intr_init();
  146. if (!acpi_ioapic)
  147. setup_irq(2, &irq2);
  148. }