mpc8560ads.dts 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377
  1. /*
  2. * MPC8560 ADS Device Tree Source
  3. *
  4. * Copyright 2006, 2008 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. model = "MPC8560ADS";
  14. compatible = "MPC8560ADS", "MPC85xxADS";
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. aliases {
  18. ethernet0 = &enet0;
  19. ethernet1 = &enet1;
  20. ethernet2 = &enet2;
  21. ethernet3 = &enet3;
  22. serial0 = &serial0;
  23. serial1 = &serial1;
  24. pci0 = &pci0;
  25. };
  26. cpus {
  27. #address-cells = <1>;
  28. #size-cells = <0>;
  29. PowerPC,8560@0 {
  30. device_type = "cpu";
  31. reg = <0x0>;
  32. d-cache-line-size = <32>; // 32 bytes
  33. i-cache-line-size = <32>; // 32 bytes
  34. d-cache-size = <0x8000>; // L1, 32K
  35. i-cache-size = <0x8000>; // L1, 32K
  36. timebase-frequency = <82500000>;
  37. bus-frequency = <330000000>;
  38. clock-frequency = <825000000>;
  39. };
  40. };
  41. memory {
  42. device_type = "memory";
  43. reg = <0x0 0x10000000>;
  44. };
  45. soc8560@e0000000 {
  46. #address-cells = <1>;
  47. #size-cells = <1>;
  48. device_type = "soc";
  49. compatible = "simple-bus";
  50. ranges = <0x0 0xe0000000 0x100000>;
  51. reg = <0xe0000000 0x200>;
  52. bus-frequency = <330000000>;
  53. memory-controller@2000 {
  54. compatible = "fsl,8540-memory-controller";
  55. reg = <0x2000 0x1000>;
  56. interrupt-parent = <&mpic>;
  57. interrupts = <18 2>;
  58. };
  59. L2: l2-cache-controller@20000 {
  60. compatible = "fsl,8540-l2-cache-controller";
  61. reg = <0x20000 0x1000>;
  62. cache-line-size = <32>; // 32 bytes
  63. cache-size = <0x40000>; // L2, 256K
  64. interrupt-parent = <&mpic>;
  65. interrupts = <16 2>;
  66. };
  67. dma@21300 {
  68. #address-cells = <1>;
  69. #size-cells = <1>;
  70. compatible = "fsl,mpc8560-dma", "fsl,eloplus-dma";
  71. reg = <0x21300 0x4>;
  72. ranges = <0x0 0x21100 0x200>;
  73. cell-index = <0>;
  74. dma-channel@0 {
  75. compatible = "fsl,mpc8560-dma-channel",
  76. "fsl,eloplus-dma-channel";
  77. reg = <0x0 0x80>;
  78. cell-index = <0>;
  79. interrupt-parent = <&mpic>;
  80. interrupts = <20 2>;
  81. };
  82. dma-channel@80 {
  83. compatible = "fsl,mpc8560-dma-channel",
  84. "fsl,eloplus-dma-channel";
  85. reg = <0x80 0x80>;
  86. cell-index = <1>;
  87. interrupt-parent = <&mpic>;
  88. interrupts = <21 2>;
  89. };
  90. dma-channel@100 {
  91. compatible = "fsl,mpc8560-dma-channel",
  92. "fsl,eloplus-dma-channel";
  93. reg = <0x100 0x80>;
  94. cell-index = <2>;
  95. interrupt-parent = <&mpic>;
  96. interrupts = <22 2>;
  97. };
  98. dma-channel@180 {
  99. compatible = "fsl,mpc8560-dma-channel",
  100. "fsl,eloplus-dma-channel";
  101. reg = <0x180 0x80>;
  102. cell-index = <3>;
  103. interrupt-parent = <&mpic>;
  104. interrupts = <23 2>;
  105. };
  106. };
  107. mdio@24520 {
  108. #address-cells = <1>;
  109. #size-cells = <0>;
  110. compatible = "fsl,gianfar-mdio";
  111. reg = <0x24520 0x20>;
  112. phy0: ethernet-phy@0 {
  113. interrupt-parent = <&mpic>;
  114. interrupts = <5 1>;
  115. reg = <0x0>;
  116. device_type = "ethernet-phy";
  117. };
  118. phy1: ethernet-phy@1 {
  119. interrupt-parent = <&mpic>;
  120. interrupts = <5 1>;
  121. reg = <0x1>;
  122. device_type = "ethernet-phy";
  123. };
  124. phy2: ethernet-phy@2 {
  125. interrupt-parent = <&mpic>;
  126. interrupts = <7 1>;
  127. reg = <0x2>;
  128. device_type = "ethernet-phy";
  129. };
  130. phy3: ethernet-phy@3 {
  131. interrupt-parent = <&mpic>;
  132. interrupts = <7 1>;
  133. reg = <0x3>;
  134. device_type = "ethernet-phy";
  135. };
  136. tbi0: tbi-phy@11 {
  137. reg = <0x11>;
  138. device_type = "tbi-phy";
  139. };
  140. };
  141. mdio@25520 {
  142. #address-cells = <1>;
  143. #size-cells = <0>;
  144. compatible = "fsl,gianfar-tbi";
  145. reg = <0x25520 0x20>;
  146. tbi1: tbi-phy@11 {
  147. reg = <0x11>;
  148. device_type = "tbi-phy";
  149. };
  150. };
  151. enet0: ethernet@24000 {
  152. cell-index = <0>;
  153. device_type = "network";
  154. model = "TSEC";
  155. compatible = "gianfar";
  156. reg = <0x24000 0x1000>;
  157. local-mac-address = [ 00 00 00 00 00 00 ];
  158. interrupts = <29 2 30 2 34 2>;
  159. interrupt-parent = <&mpic>;
  160. tbi-handle = <&tbi0>;
  161. phy-handle = <&phy0>;
  162. };
  163. enet1: ethernet@25000 {
  164. cell-index = <1>;
  165. device_type = "network";
  166. model = "TSEC";
  167. compatible = "gianfar";
  168. reg = <0x25000 0x1000>;
  169. local-mac-address = [ 00 00 00 00 00 00 ];
  170. interrupts = <35 2 36 2 40 2>;
  171. interrupt-parent = <&mpic>;
  172. tbi-handle = <&tbi1>;
  173. phy-handle = <&phy1>;
  174. };
  175. mpic: pic@40000 {
  176. interrupt-controller;
  177. #address-cells = <0>;
  178. #interrupt-cells = <2>;
  179. reg = <0x40000 0x40000>;
  180. compatible = "chrp,open-pic";
  181. device_type = "open-pic";
  182. };
  183. cpm@919c0 {
  184. #address-cells = <1>;
  185. #size-cells = <1>;
  186. compatible = "fsl,mpc8560-cpm", "fsl,cpm2";
  187. reg = <0x919c0 0x30>;
  188. ranges;
  189. muram@80000 {
  190. #address-cells = <1>;
  191. #size-cells = <1>;
  192. ranges = <0x0 0x80000 0x10000>;
  193. data@0 {
  194. compatible = "fsl,cpm-muram-data";
  195. reg = <0x0 0x4000 0x9000 0x2000>;
  196. };
  197. };
  198. brg@919f0 {
  199. compatible = "fsl,mpc8560-brg",
  200. "fsl,cpm2-brg",
  201. "fsl,cpm-brg";
  202. reg = <0x919f0 0x10 0x915f0 0x10>;
  203. clock-frequency = <165000000>;
  204. };
  205. cpmpic: pic@90c00 {
  206. interrupt-controller;
  207. #address-cells = <0>;
  208. #interrupt-cells = <2>;
  209. interrupts = <46 2>;
  210. interrupt-parent = <&mpic>;
  211. reg = <0x90c00 0x80>;
  212. compatible = "fsl,mpc8560-cpm-pic", "fsl,cpm2-pic";
  213. };
  214. serial0: serial@91a00 {
  215. device_type = "serial";
  216. compatible = "fsl,mpc8560-scc-uart",
  217. "fsl,cpm2-scc-uart";
  218. reg = <0x91a00 0x20 0x88000 0x100>;
  219. fsl,cpm-brg = <1>;
  220. fsl,cpm-command = <0x800000>;
  221. current-speed = <115200>;
  222. interrupts = <40 8>;
  223. interrupt-parent = <&cpmpic>;
  224. };
  225. serial1: serial@91a20 {
  226. device_type = "serial";
  227. compatible = "fsl,mpc8560-scc-uart",
  228. "fsl,cpm2-scc-uart";
  229. reg = <0x91a20 0x20 0x88100 0x100>;
  230. fsl,cpm-brg = <2>;
  231. fsl,cpm-command = <0x4a00000>;
  232. current-speed = <115200>;
  233. interrupts = <41 8>;
  234. interrupt-parent = <&cpmpic>;
  235. };
  236. enet2: ethernet@91320 {
  237. device_type = "network";
  238. compatible = "fsl,mpc8560-fcc-enet",
  239. "fsl,cpm2-fcc-enet";
  240. reg = <0x91320 0x20 0x88500 0x100 0x913b0 0x1>;
  241. local-mac-address = [ 00 00 00 00 00 00 ];
  242. fsl,cpm-command = <0x16200300>;
  243. interrupts = <33 8>;
  244. interrupt-parent = <&cpmpic>;
  245. phy-handle = <&phy2>;
  246. };
  247. enet3: ethernet@91340 {
  248. device_type = "network";
  249. compatible = "fsl,mpc8560-fcc-enet",
  250. "fsl,cpm2-fcc-enet";
  251. reg = <0x91340 0x20 0x88600 0x100 0x913d0 0x1>;
  252. local-mac-address = [ 00 00 00 00 00 00 ];
  253. fsl,cpm-command = <0x1a400300>;
  254. interrupts = <34 8>;
  255. interrupt-parent = <&cpmpic>;
  256. phy-handle = <&phy3>;
  257. };
  258. };
  259. };
  260. pci0: pci@e0008000 {
  261. cell-index = <0>;
  262. #interrupt-cells = <1>;
  263. #size-cells = <2>;
  264. #address-cells = <3>;
  265. compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
  266. device_type = "pci";
  267. reg = <0xe0008000 0x1000>;
  268. clock-frequency = <66666666>;
  269. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  270. interrupt-map = <
  271. /* IDSEL 0x2 */
  272. 0x1000 0x0 0x0 0x1 &mpic 0x1 0x1
  273. 0x1000 0x0 0x0 0x2 &mpic 0x2 0x1
  274. 0x1000 0x0 0x0 0x3 &mpic 0x3 0x1
  275. 0x1000 0x0 0x0 0x4 &mpic 0x4 0x1
  276. /* IDSEL 0x3 */
  277. 0x1800 0x0 0x0 0x1 &mpic 0x4 0x1
  278. 0x1800 0x0 0x0 0x2 &mpic 0x1 0x1
  279. 0x1800 0x0 0x0 0x3 &mpic 0x2 0x1
  280. 0x1800 0x0 0x0 0x4 &mpic 0x3 0x1
  281. /* IDSEL 0x4 */
  282. 0x2000 0x0 0x0 0x1 &mpic 0x3 0x1
  283. 0x2000 0x0 0x0 0x2 &mpic 0x4 0x1
  284. 0x2000 0x0 0x0 0x3 &mpic 0x1 0x1
  285. 0x2000 0x0 0x0 0x4 &mpic 0x2 0x1
  286. /* IDSEL 0x5 */
  287. 0x2800 0x0 0x0 0x1 &mpic 0x2 0x1
  288. 0x2800 0x0 0x0 0x2 &mpic 0x3 0x1
  289. 0x2800 0x0 0x0 0x3 &mpic 0x4 0x1
  290. 0x2800 0x0 0x0 0x4 &mpic 0x1 0x1
  291. /* IDSEL 12 */
  292. 0x6000 0x0 0x0 0x1 &mpic 0x1 0x1
  293. 0x6000 0x0 0x0 0x2 &mpic 0x2 0x1
  294. 0x6000 0x0 0x0 0x3 &mpic 0x3 0x1
  295. 0x6000 0x0 0x0 0x4 &mpic 0x4 0x1
  296. /* IDSEL 13 */
  297. 0x6800 0x0 0x0 0x1 &mpic 0x4 0x1
  298. 0x6800 0x0 0x0 0x2 &mpic 0x1 0x1
  299. 0x6800 0x0 0x0 0x3 &mpic 0x2 0x1
  300. 0x6800 0x0 0x0 0x4 &mpic 0x3 0x1
  301. /* IDSEL 14*/
  302. 0x7000 0x0 0x0 0x1 &mpic 0x3 0x1
  303. 0x7000 0x0 0x0 0x2 &mpic 0x4 0x1
  304. 0x7000 0x0 0x0 0x3 &mpic 0x1 0x1
  305. 0x7000 0x0 0x0 0x4 &mpic 0x2 0x1
  306. /* IDSEL 15 */
  307. 0x7800 0x0 0x0 0x1 &mpic 0x2 0x1
  308. 0x7800 0x0 0x0 0x2 &mpic 0x3 0x1
  309. 0x7800 0x0 0x0 0x3 &mpic 0x4 0x1
  310. 0x7800 0x0 0x0 0x4 &mpic 0x1 0x1
  311. /* IDSEL 18 */
  312. 0x9000 0x0 0x0 0x1 &mpic 0x1 0x1
  313. 0x9000 0x0 0x0 0x2 &mpic 0x2 0x1
  314. 0x9000 0x0 0x0 0x3 &mpic 0x3 0x1
  315. 0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
  316. /* IDSEL 19 */
  317. 0x9800 0x0 0x0 0x1 &mpic 0x4 0x1
  318. 0x9800 0x0 0x0 0x2 &mpic 0x1 0x1
  319. 0x9800 0x0 0x0 0x3 &mpic 0x2 0x1
  320. 0x9800 0x0 0x0 0x4 &mpic 0x3 0x1
  321. /* IDSEL 20 */
  322. 0xa000 0x0 0x0 0x1 &mpic 0x3 0x1
  323. 0xa000 0x0 0x0 0x2 &mpic 0x4 0x1
  324. 0xa000 0x0 0x0 0x3 &mpic 0x1 0x1
  325. 0xa000 0x0 0x0 0x4 &mpic 0x2 0x1
  326. /* IDSEL 21 */
  327. 0xa800 0x0 0x0 0x1 &mpic 0x2 0x1
  328. 0xa800 0x0 0x0 0x2 &mpic 0x3 0x1
  329. 0xa800 0x0 0x0 0x3 &mpic 0x4 0x1
  330. 0xa800 0x0 0x0 0x4 &mpic 0x1 0x1>;
  331. interrupt-parent = <&mpic>;
  332. interrupts = <24 2>;
  333. bus-range = <0 0>;
  334. ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
  335. 0x1000000 0x0 0x0 0xe2000000 0x0 0x1000000>;
  336. };
  337. };