mpc8555cds.dts 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363
  1. /*
  2. * MPC8555 CDS Device Tree Source
  3. *
  4. * Copyright 2006, 2008 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. model = "MPC8555CDS";
  14. compatible = "MPC8555CDS", "MPC85xxCDS";
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. aliases {
  18. ethernet0 = &enet0;
  19. ethernet1 = &enet1;
  20. serial0 = &serial0;
  21. serial1 = &serial1;
  22. pci0 = &pci0;
  23. pci1 = &pci1;
  24. };
  25. cpus {
  26. #address-cells = <1>;
  27. #size-cells = <0>;
  28. PowerPC,8555@0 {
  29. device_type = "cpu";
  30. reg = <0x0>;
  31. d-cache-line-size = <32>; // 32 bytes
  32. i-cache-line-size = <32>; // 32 bytes
  33. d-cache-size = <0x8000>; // L1, 32K
  34. i-cache-size = <0x8000>; // L1, 32K
  35. timebase-frequency = <0>; // 33 MHz, from uboot
  36. bus-frequency = <0>; // 166 MHz
  37. clock-frequency = <0>; // 825 MHz, from uboot
  38. next-level-cache = <&L2>;
  39. };
  40. };
  41. memory {
  42. device_type = "memory";
  43. reg = <0x0 0x8000000>; // 128M at 0x0
  44. };
  45. soc8555@e0000000 {
  46. #address-cells = <1>;
  47. #size-cells = <1>;
  48. device_type = "soc";
  49. compatible = "simple-bus";
  50. ranges = <0x0 0xe0000000 0x100000>;
  51. reg = <0xe0000000 0x1000>; // CCSRBAR 1M
  52. bus-frequency = <0>;
  53. memory-controller@2000 {
  54. compatible = "fsl,8555-memory-controller";
  55. reg = <0x2000 0x1000>;
  56. interrupt-parent = <&mpic>;
  57. interrupts = <18 2>;
  58. };
  59. L2: l2-cache-controller@20000 {
  60. compatible = "fsl,8555-l2-cache-controller";
  61. reg = <0x20000 0x1000>;
  62. cache-line-size = <32>; // 32 bytes
  63. cache-size = <0x40000>; // L2, 256K
  64. interrupt-parent = <&mpic>;
  65. interrupts = <16 2>;
  66. };
  67. i2c@3000 {
  68. #address-cells = <1>;
  69. #size-cells = <0>;
  70. cell-index = <0>;
  71. compatible = "fsl-i2c";
  72. reg = <0x3000 0x100>;
  73. interrupts = <43 2>;
  74. interrupt-parent = <&mpic>;
  75. dfsrr;
  76. };
  77. dma@21300 {
  78. #address-cells = <1>;
  79. #size-cells = <1>;
  80. compatible = "fsl,mpc8555-dma", "fsl,eloplus-dma";
  81. reg = <0x21300 0x4>;
  82. ranges = <0x0 0x21100 0x200>;
  83. cell-index = <0>;
  84. dma-channel@0 {
  85. compatible = "fsl,mpc8555-dma-channel",
  86. "fsl,eloplus-dma-channel";
  87. reg = <0x0 0x80>;
  88. cell-index = <0>;
  89. interrupt-parent = <&mpic>;
  90. interrupts = <20 2>;
  91. };
  92. dma-channel@80 {
  93. compatible = "fsl,mpc8555-dma-channel",
  94. "fsl,eloplus-dma-channel";
  95. reg = <0x80 0x80>;
  96. cell-index = <1>;
  97. interrupt-parent = <&mpic>;
  98. interrupts = <21 2>;
  99. };
  100. dma-channel@100 {
  101. compatible = "fsl,mpc8555-dma-channel",
  102. "fsl,eloplus-dma-channel";
  103. reg = <0x100 0x80>;
  104. cell-index = <2>;
  105. interrupt-parent = <&mpic>;
  106. interrupts = <22 2>;
  107. };
  108. dma-channel@180 {
  109. compatible = "fsl,mpc8555-dma-channel",
  110. "fsl,eloplus-dma-channel";
  111. reg = <0x180 0x80>;
  112. cell-index = <3>;
  113. interrupt-parent = <&mpic>;
  114. interrupts = <23 2>;
  115. };
  116. };
  117. mdio@24520 {
  118. #address-cells = <1>;
  119. #size-cells = <0>;
  120. compatible = "fsl,gianfar-mdio";
  121. reg = <0x24520 0x20>;
  122. phy0: ethernet-phy@0 {
  123. interrupt-parent = <&mpic>;
  124. interrupts = <5 1>;
  125. reg = <0x0>;
  126. device_type = "ethernet-phy";
  127. };
  128. phy1: ethernet-phy@1 {
  129. interrupt-parent = <&mpic>;
  130. interrupts = <5 1>;
  131. reg = <0x1>;
  132. device_type = "ethernet-phy";
  133. };
  134. tbi0: tbi-phy@11 {
  135. reg = <0x11>;
  136. device_type = "tbi-phy";
  137. };
  138. };
  139. mdio@25520 {
  140. #address-cells = <1>;
  141. #size-cells = <0>;
  142. compatible = "fsl,gianfar-tbi";
  143. reg = <0x25520 0x20>;
  144. tbi1: tbi-phy@11 {
  145. reg = <0x11>;
  146. device_type = "tbi-phy";
  147. };
  148. };
  149. enet0: ethernet@24000 {
  150. cell-index = <0>;
  151. device_type = "network";
  152. model = "TSEC";
  153. compatible = "gianfar";
  154. reg = <0x24000 0x1000>;
  155. local-mac-address = [ 00 00 00 00 00 00 ];
  156. interrupts = <29 2 30 2 34 2>;
  157. interrupt-parent = <&mpic>;
  158. tbi-handle = <&tbi0>;
  159. phy-handle = <&phy0>;
  160. };
  161. enet1: ethernet@25000 {
  162. cell-index = <1>;
  163. device_type = "network";
  164. model = "TSEC";
  165. compatible = "gianfar";
  166. reg = <0x25000 0x1000>;
  167. local-mac-address = [ 00 00 00 00 00 00 ];
  168. interrupts = <35 2 36 2 40 2>;
  169. interrupt-parent = <&mpic>;
  170. tbi-handle = <&tbi1>;
  171. phy-handle = <&phy1>;
  172. };
  173. serial0: serial@4500 {
  174. cell-index = <0>;
  175. device_type = "serial";
  176. compatible = "ns16550";
  177. reg = <0x4500 0x100>; // reg base, size
  178. clock-frequency = <0>; // should we fill in in uboot?
  179. interrupts = <42 2>;
  180. interrupt-parent = <&mpic>;
  181. };
  182. serial1: serial@4600 {
  183. cell-index = <1>;
  184. device_type = "serial";
  185. compatible = "ns16550";
  186. reg = <0x4600 0x100>; // reg base, size
  187. clock-frequency = <0>; // should we fill in in uboot?
  188. interrupts = <42 2>;
  189. interrupt-parent = <&mpic>;
  190. };
  191. crypto@30000 {
  192. compatible = "fsl,sec2.0";
  193. reg = <0x30000 0x10000>;
  194. interrupts = <45 2>;
  195. interrupt-parent = <&mpic>;
  196. fsl,num-channels = <4>;
  197. fsl,channel-fifo-len = <24>;
  198. fsl,exec-units-mask = <0x7e>;
  199. fsl,descriptor-types-mask = <0x01010ebf>;
  200. };
  201. mpic: pic@40000 {
  202. interrupt-controller;
  203. #address-cells = <0>;
  204. #interrupt-cells = <2>;
  205. reg = <0x40000 0x40000>;
  206. compatible = "chrp,open-pic";
  207. device_type = "open-pic";
  208. };
  209. cpm@919c0 {
  210. #address-cells = <1>;
  211. #size-cells = <1>;
  212. compatible = "fsl,mpc8555-cpm", "fsl,cpm2";
  213. reg = <0x919c0 0x30>;
  214. ranges;
  215. muram@80000 {
  216. #address-cells = <1>;
  217. #size-cells = <1>;
  218. ranges = <0x0 0x80000 0x10000>;
  219. data@0 {
  220. compatible = "fsl,cpm-muram-data";
  221. reg = <0x0 0x2000 0x9000 0x1000>;
  222. };
  223. };
  224. brg@919f0 {
  225. compatible = "fsl,mpc8555-brg",
  226. "fsl,cpm2-brg",
  227. "fsl,cpm-brg";
  228. reg = <0x919f0 0x10 0x915f0 0x10>;
  229. };
  230. cpmpic: pic@90c00 {
  231. interrupt-controller;
  232. #address-cells = <0>;
  233. #interrupt-cells = <2>;
  234. interrupts = <46 2>;
  235. interrupt-parent = <&mpic>;
  236. reg = <0x90c00 0x80>;
  237. compatible = "fsl,mpc8555-cpm-pic", "fsl,cpm2-pic";
  238. };
  239. };
  240. };
  241. pci0: pci@e0008000 {
  242. cell-index = <0>;
  243. interrupt-map-mask = <0x1f800 0x0 0x0 0x7>;
  244. interrupt-map = <
  245. /* IDSEL 0x10 */
  246. 0x8000 0x0 0x0 0x1 &mpic 0x0 0x1
  247. 0x8000 0x0 0x0 0x2 &mpic 0x1 0x1
  248. 0x8000 0x0 0x0 0x3 &mpic 0x2 0x1
  249. 0x8000 0x0 0x0 0x4 &mpic 0x3 0x1
  250. /* IDSEL 0x11 */
  251. 0x8800 0x0 0x0 0x1 &mpic 0x0 0x1
  252. 0x8800 0x0 0x0 0x2 &mpic 0x1 0x1
  253. 0x8800 0x0 0x0 0x3 &mpic 0x2 0x1
  254. 0x8800 0x0 0x0 0x4 &mpic 0x3 0x1
  255. /* IDSEL 0x12 (Slot 1) */
  256. 0x9000 0x0 0x0 0x1 &mpic 0x0 0x1
  257. 0x9000 0x0 0x0 0x2 &mpic 0x1 0x1
  258. 0x9000 0x0 0x0 0x3 &mpic 0x2 0x1
  259. 0x9000 0x0 0x0 0x4 &mpic 0x3 0x1
  260. /* IDSEL 0x13 (Slot 2) */
  261. 0x9800 0x0 0x0 0x1 &mpic 0x1 0x1
  262. 0x9800 0x0 0x0 0x2 &mpic 0x2 0x1
  263. 0x9800 0x0 0x0 0x3 &mpic 0x3 0x1
  264. 0x9800 0x0 0x0 0x4 &mpic 0x0 0x1
  265. /* IDSEL 0x14 (Slot 3) */
  266. 0xa000 0x0 0x0 0x1 &mpic 0x2 0x1
  267. 0xa000 0x0 0x0 0x2 &mpic 0x3 0x1
  268. 0xa000 0x0 0x0 0x3 &mpic 0x0 0x1
  269. 0xa000 0x0 0x0 0x4 &mpic 0x1 0x1
  270. /* IDSEL 0x15 (Slot 4) */
  271. 0xa800 0x0 0x0 0x1 &mpic 0x3 0x1
  272. 0xa800 0x0 0x0 0x2 &mpic 0x0 0x1
  273. 0xa800 0x0 0x0 0x3 &mpic 0x1 0x1
  274. 0xa800 0x0 0x0 0x4 &mpic 0x2 0x1
  275. /* Bus 1 (Tundra Bridge) */
  276. /* IDSEL 0x12 (ISA bridge) */
  277. 0x19000 0x0 0x0 0x1 &mpic 0x0 0x1
  278. 0x19000 0x0 0x0 0x2 &mpic 0x1 0x1
  279. 0x19000 0x0 0x0 0x3 &mpic 0x2 0x1
  280. 0x19000 0x0 0x0 0x4 &mpic 0x3 0x1>;
  281. interrupt-parent = <&mpic>;
  282. interrupts = <24 2>;
  283. bus-range = <0 0>;
  284. ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
  285. 0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>;
  286. clock-frequency = <66666666>;
  287. #interrupt-cells = <1>;
  288. #size-cells = <2>;
  289. #address-cells = <3>;
  290. reg = <0xe0008000 0x1000>;
  291. compatible = "fsl,mpc8540-pci";
  292. device_type = "pci";
  293. i8259@19000 {
  294. interrupt-controller;
  295. device_type = "interrupt-controller";
  296. reg = <0x19000 0x0 0x0 0x0 0x1>;
  297. #address-cells = <0>;
  298. #interrupt-cells = <2>;
  299. compatible = "chrp,iic";
  300. interrupts = <1>;
  301. interrupt-parent = <&pci0>;
  302. };
  303. };
  304. pci1: pci@e0009000 {
  305. cell-index = <1>;
  306. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  307. interrupt-map = <
  308. /* IDSEL 0x15 */
  309. 0xa800 0x0 0x0 0x1 &mpic 0xb 0x1
  310. 0xa800 0x0 0x0 0x2 &mpic 0xb 0x1
  311. 0xa800 0x0 0x0 0x3 &mpic 0xb 0x1
  312. 0xa800 0x0 0x0 0x4 &mpic 0xb 0x1>;
  313. interrupt-parent = <&mpic>;
  314. interrupts = <25 2>;
  315. bus-range = <0 0>;
  316. ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
  317. 0x1000000 0x0 0x0 0xe3000000 0x0 0x100000>;
  318. clock-frequency = <66666666>;
  319. #interrupt-cells = <1>;
  320. #size-cells = <2>;
  321. #address-cells = <3>;
  322. reg = <0xe0009000 0x1000>;
  323. compatible = "fsl,mpc8540-pci";
  324. device_type = "pci";
  325. };
  326. };