gef_sbc610.dts 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /*
  2. * GE Fanuc SBC610 Device Tree Source
  3. *
  4. * Copyright 2008 GE Fanuc Intelligent Platforms Embedded Systems, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * Based on: SBS CM6 Device Tree Source
  12. * Copyright 2007 SBS Technologies GmbH & Co. KG
  13. * And: mpc8641_hpcn.dts (MPC8641 HPCN Device Tree Source)
  14. * Copyright 2006 Freescale Semiconductor Inc.
  15. */
  16. /*
  17. * Compiled with dtc -I dts -O dtb -o gef_sbc610.dtb gef_sbc610.dts
  18. */
  19. /dts-v1/;
  20. / {
  21. model = "GEF_SBC610";
  22. compatible = "gef,sbc610";
  23. #address-cells = <1>;
  24. #size-cells = <1>;
  25. aliases {
  26. ethernet0 = &enet0;
  27. ethernet1 = &enet1;
  28. serial0 = &serial0;
  29. serial1 = &serial1;
  30. pci0 = &pci0;
  31. };
  32. cpus {
  33. #address-cells = <1>;
  34. #size-cells = <0>;
  35. PowerPC,8641@0 {
  36. device_type = "cpu";
  37. reg = <0>;
  38. d-cache-line-size = <32>; // 32 bytes
  39. i-cache-line-size = <32>; // 32 bytes
  40. d-cache-size = <32768>; // L1, 32K
  41. i-cache-size = <32768>; // L1, 32K
  42. timebase-frequency = <0>; // From uboot
  43. bus-frequency = <0>; // From uboot
  44. clock-frequency = <0>; // From uboot
  45. };
  46. PowerPC,8641@1 {
  47. device_type = "cpu";
  48. reg = <1>;
  49. d-cache-line-size = <32>; // 32 bytes
  50. i-cache-line-size = <32>; // 32 bytes
  51. d-cache-size = <32768>; // L1, 32K
  52. i-cache-size = <32768>; // L1, 32K
  53. timebase-frequency = <0>; // From uboot
  54. bus-frequency = <0>; // From uboot
  55. clock-frequency = <0>; // From uboot
  56. };
  57. };
  58. memory {
  59. device_type = "memory";
  60. reg = <0x0 0x40000000>; // set by uboot
  61. };
  62. localbus@fef05000 {
  63. #address-cells = <2>;
  64. #size-cells = <1>;
  65. compatible = "fsl,mpc8641-localbus", "simple-bus";
  66. reg = <0xf8005000 0x1000>;
  67. interrupts = <19 2>;
  68. interrupt-parent = <&mpic>;
  69. ranges = <0 0 0xff000000 0x01000000 // 16MB Boot flash
  70. 1 0 0xe8000000 0x08000000 // Paged Flash 0
  71. 2 0 0xe0000000 0x08000000 // Paged Flash 1
  72. 3 0 0xfc100000 0x00020000 // NVRAM
  73. 4 0 0xfc000000 0x00008000 // FPGA
  74. 5 0 0xfc008000 0x00008000 // AFIX FPGA
  75. 6 0 0xfd000000 0x00800000 // IO FPGA (8-bit)
  76. 7 0 0xfd800000 0x00800000>; // IO FPGA (32-bit)
  77. fpga@4,0 {
  78. compatible = "gef,fpga-regs";
  79. reg = <0x4 0x0 0x40>;
  80. };
  81. gef_pic: pic@4,4000 {
  82. #interrupt-cells = <1>;
  83. interrupt-controller;
  84. compatible = "gef,fpga-pic";
  85. reg = <0x4 0x4000 0x20>;
  86. interrupts = <0x8
  87. 0x9>;
  88. interrupt-parent = <&mpic>;
  89. };
  90. gef_gpio: gpio@7,14000 {
  91. #gpio-cells = <2>;
  92. compatible = "gef,sbc610-gpio";
  93. reg = <0x7 0x14000 0x24>;
  94. gpio-controller;
  95. };
  96. };
  97. soc@fef00000 {
  98. #address-cells = <1>;
  99. #size-cells = <1>;
  100. #interrupt-cells = <2>;
  101. device_type = "soc";
  102. compatible = "simple-bus";
  103. ranges = <0x0 0xfef00000 0x00100000>;
  104. reg = <0xfef00000 0x100000>; // CCSRBAR 1M
  105. bus-frequency = <33333333>;
  106. i2c1: i2c@3000 {
  107. #address-cells = <1>;
  108. #size-cells = <0>;
  109. compatible = "fsl-i2c";
  110. reg = <0x3000 0x100>;
  111. interrupts = <0x2b 0x2>;
  112. interrupt-parent = <&mpic>;
  113. dfsrr;
  114. rtc@51 {
  115. compatible = "epson,rx8581";
  116. reg = <0x00000051>;
  117. };
  118. eti@6b {
  119. compatible = "dallas,ds1682";
  120. reg = <0x6b>;
  121. };
  122. };
  123. i2c2: i2c@3100 {
  124. #address-cells = <1>;
  125. #size-cells = <0>;
  126. compatible = "fsl-i2c";
  127. reg = <0x3100 0x100>;
  128. interrupts = <0x2b 0x2>;
  129. interrupt-parent = <&mpic>;
  130. dfsrr;
  131. };
  132. dma@21300 {
  133. #address-cells = <1>;
  134. #size-cells = <1>;
  135. compatible = "fsl,mpc8641-dma", "fsl,eloplus-dma";
  136. reg = <0x21300 0x4>;
  137. ranges = <0x0 0x21100 0x200>;
  138. cell-index = <0>;
  139. dma-channel@0 {
  140. compatible = "fsl,mpc8641-dma-channel",
  141. "fsl,eloplus-dma-channel";
  142. reg = <0x0 0x80>;
  143. cell-index = <0>;
  144. interrupt-parent = <&mpic>;
  145. interrupts = <20 2>;
  146. };
  147. dma-channel@80 {
  148. compatible = "fsl,mpc8641-dma-channel",
  149. "fsl,eloplus-dma-channel";
  150. reg = <0x80 0x80>;
  151. cell-index = <1>;
  152. interrupt-parent = <&mpic>;
  153. interrupts = <21 2>;
  154. };
  155. dma-channel@100 {
  156. compatible = "fsl,mpc8641-dma-channel",
  157. "fsl,eloplus-dma-channel";
  158. reg = <0x100 0x80>;
  159. cell-index = <2>;
  160. interrupt-parent = <&mpic>;
  161. interrupts = <22 2>;
  162. };
  163. dma-channel@180 {
  164. compatible = "fsl,mpc8641-dma-channel",
  165. "fsl,eloplus-dma-channel";
  166. reg = <0x180 0x80>;
  167. cell-index = <3>;
  168. interrupt-parent = <&mpic>;
  169. interrupts = <23 2>;
  170. };
  171. };
  172. mdio@24520 {
  173. #address-cells = <1>;
  174. #size-cells = <0>;
  175. compatible = "fsl,gianfar-mdio";
  176. reg = <0x24520 0x20>;
  177. phy0: ethernet-phy@0 {
  178. interrupt-parent = <&gef_pic>;
  179. interrupts = <0x9 0x4>;
  180. reg = <1>;
  181. };
  182. phy2: ethernet-phy@2 {
  183. interrupt-parent = <&gef_pic>;
  184. interrupts = <0x8 0x4>;
  185. reg = <3>;
  186. };
  187. };
  188. enet0: ethernet@24000 {
  189. device_type = "network";
  190. model = "eTSEC";
  191. compatible = "gianfar";
  192. reg = <0x24000 0x1000>;
  193. local-mac-address = [ 00 00 00 00 00 00 ];
  194. interrupts = <0x1d 0x2 0x1e 0x2 0x22 0x2>;
  195. interrupt-parent = <&mpic>;
  196. phy-handle = <&phy0>;
  197. phy-connection-type = "gmii";
  198. };
  199. enet1: ethernet@26000 {
  200. device_type = "network";
  201. model = "eTSEC";
  202. compatible = "gianfar";
  203. reg = <0x26000 0x1000>;
  204. local-mac-address = [ 00 00 00 00 00 00 ];
  205. interrupts = <0x1f 0x2 0x20 0x2 0x21 0x2>;
  206. interrupt-parent = <&mpic>;
  207. phy-handle = <&phy2>;
  208. phy-connection-type = "gmii";
  209. };
  210. serial0: serial@4500 {
  211. cell-index = <0>;
  212. device_type = "serial";
  213. compatible = "ns16550";
  214. reg = <0x4500 0x100>;
  215. clock-frequency = <0>;
  216. interrupts = <0x2a 0x2>;
  217. interrupt-parent = <&mpic>;
  218. };
  219. serial1: serial@4600 {
  220. cell-index = <1>;
  221. device_type = "serial";
  222. compatible = "ns16550";
  223. reg = <0x4600 0x100>;
  224. clock-frequency = <0>;
  225. interrupts = <0x1c 0x2>;
  226. interrupt-parent = <&mpic>;
  227. };
  228. mpic: pic@40000 {
  229. clock-frequency = <0>;
  230. interrupt-controller;
  231. #address-cells = <0>;
  232. #interrupt-cells = <2>;
  233. reg = <0x40000 0x40000>;
  234. compatible = "chrp,open-pic";
  235. device_type = "open-pic";
  236. };
  237. global-utilities@e0000 {
  238. compatible = "fsl,mpc8641-guts";
  239. reg = <0xe0000 0x1000>;
  240. fsl,has-rstcr;
  241. };
  242. };
  243. pci0: pcie@fef08000 {
  244. compatible = "fsl,mpc8641-pcie";
  245. device_type = "pci";
  246. #interrupt-cells = <1>;
  247. #size-cells = <2>;
  248. #address-cells = <3>;
  249. reg = <0xfef08000 0x1000>;
  250. bus-range = <0x0 0xff>;
  251. ranges = <0x02000000 0x0 0x80000000 0x80000000 0x0 0x40000000
  252. 0x01000000 0x0 0x00000000 0xfe000000 0x0 0x00400000>;
  253. clock-frequency = <33333333>;
  254. interrupt-parent = <&mpic>;
  255. interrupts = <0x18 0x2>;
  256. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  257. interrupt-map = <
  258. 0x0000 0x0 0x0 0x1 &mpic 0x0 0x1
  259. 0x0000 0x0 0x0 0x2 &mpic 0x1 0x1
  260. 0x0000 0x0 0x0 0x3 &mpic 0x2 0x1
  261. 0x0000 0x0 0x0 0x4 &mpic 0x3 0x1
  262. >;
  263. pcie@0 {
  264. reg = <0 0 0 0 0>;
  265. #size-cells = <2>;
  266. #address-cells = <3>;
  267. device_type = "pci";
  268. ranges = <0x02000000 0x0 0x80000000
  269. 0x02000000 0x0 0x80000000
  270. 0x0 0x40000000
  271. 0x01000000 0x0 0x00000000
  272. 0x01000000 0x0 0x00000000
  273. 0x0 0x00400000>;
  274. };
  275. };
  276. };