canyonlands.dts 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455
  1. /*
  2. * Device Tree Source for AMCC Canyonlands (460EX)
  3. *
  4. * Copyright 2008 DENX Software Engineering, Stefan Roese <sr@denx.de>
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without
  8. * any warranty of any kind, whether express or implied.
  9. */
  10. /dts-v1/;
  11. / {
  12. #address-cells = <2>;
  13. #size-cells = <1>;
  14. model = "amcc,canyonlands";
  15. compatible = "amcc,canyonlands";
  16. dcr-parent = <&{/cpus/cpu@0}>;
  17. aliases {
  18. ethernet0 = &EMAC0;
  19. ethernet1 = &EMAC1;
  20. serial0 = &UART0;
  21. serial1 = &UART1;
  22. };
  23. cpus {
  24. #address-cells = <1>;
  25. #size-cells = <0>;
  26. cpu@0 {
  27. device_type = "cpu";
  28. model = "PowerPC,460EX";
  29. reg = <0x00000000>;
  30. clock-frequency = <0>; /* Filled in by U-Boot */
  31. timebase-frequency = <0>; /* Filled in by U-Boot */
  32. i-cache-line-size = <32>;
  33. d-cache-line-size = <32>;
  34. i-cache-size = <32768>;
  35. d-cache-size = <32768>;
  36. dcr-controller;
  37. dcr-access-method = "native";
  38. next-level-cache = <&L2C0>;
  39. };
  40. };
  41. memory {
  42. device_type = "memory";
  43. reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */
  44. };
  45. UIC0: interrupt-controller0 {
  46. compatible = "ibm,uic-460ex","ibm,uic";
  47. interrupt-controller;
  48. cell-index = <0>;
  49. dcr-reg = <0x0c0 0x009>;
  50. #address-cells = <0>;
  51. #size-cells = <0>;
  52. #interrupt-cells = <2>;
  53. };
  54. UIC1: interrupt-controller1 {
  55. compatible = "ibm,uic-460ex","ibm,uic";
  56. interrupt-controller;
  57. cell-index = <1>;
  58. dcr-reg = <0x0d0 0x009>;
  59. #address-cells = <0>;
  60. #size-cells = <0>;
  61. #interrupt-cells = <2>;
  62. interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
  63. interrupt-parent = <&UIC0>;
  64. };
  65. UIC2: interrupt-controller2 {
  66. compatible = "ibm,uic-460ex","ibm,uic";
  67. interrupt-controller;
  68. cell-index = <2>;
  69. dcr-reg = <0x0e0 0x009>;
  70. #address-cells = <0>;
  71. #size-cells = <0>;
  72. #interrupt-cells = <2>;
  73. interrupts = <0xa 0x4 0xb 0x4>; /* cascade */
  74. interrupt-parent = <&UIC0>;
  75. };
  76. UIC3: interrupt-controller3 {
  77. compatible = "ibm,uic-460ex","ibm,uic";
  78. interrupt-controller;
  79. cell-index = <3>;
  80. dcr-reg = <0x0f0 0x009>;
  81. #address-cells = <0>;
  82. #size-cells = <0>;
  83. #interrupt-cells = <2>;
  84. interrupts = <0x10 0x4 0x11 0x4>; /* cascade */
  85. interrupt-parent = <&UIC0>;
  86. };
  87. SDR0: sdr {
  88. compatible = "ibm,sdr-460ex";
  89. dcr-reg = <0x00e 0x002>;
  90. };
  91. CPR0: cpr {
  92. compatible = "ibm,cpr-460ex";
  93. dcr-reg = <0x00c 0x002>;
  94. };
  95. L2C0: l2c {
  96. compatible = "ibm,l2-cache-460ex", "ibm,l2-cache";
  97. dcr-reg = <0x020 0x008 /* Internal SRAM DCR's */
  98. 0x030 0x008>; /* L2 cache DCR's */
  99. cache-line-size = <32>; /* 32 bytes */
  100. cache-size = <262144>; /* L2, 256K */
  101. interrupt-parent = <&UIC1>;
  102. interrupts = <11 1>;
  103. };
  104. plb {
  105. compatible = "ibm,plb-460ex", "ibm,plb4";
  106. #address-cells = <2>;
  107. #size-cells = <1>;
  108. ranges;
  109. clock-frequency = <0>; /* Filled in by U-Boot */
  110. SDRAM0: sdram {
  111. compatible = "ibm,sdram-460ex", "ibm,sdram-405gp";
  112. dcr-reg = <0x010 0x002>;
  113. };
  114. MAL0: mcmal {
  115. compatible = "ibm,mcmal-460ex", "ibm,mcmal2";
  116. dcr-reg = <0x180 0x062>;
  117. num-tx-chans = <2>;
  118. num-rx-chans = <16>;
  119. #address-cells = <0>;
  120. #size-cells = <0>;
  121. interrupt-parent = <&UIC2>;
  122. interrupts = < /*TXEOB*/ 0x6 0x4
  123. /*RXEOB*/ 0x7 0x4
  124. /*SERR*/ 0x3 0x4
  125. /*TXDE*/ 0x4 0x4
  126. /*RXDE*/ 0x5 0x4>;
  127. };
  128. POB0: opb {
  129. compatible = "ibm,opb-460ex", "ibm,opb";
  130. #address-cells = <1>;
  131. #size-cells = <1>;
  132. ranges = <0xb0000000 0x00000004 0xb0000000 0x50000000>;
  133. clock-frequency = <0>; /* Filled in by U-Boot */
  134. EBC0: ebc {
  135. compatible = "ibm,ebc-460ex", "ibm,ebc";
  136. dcr-reg = <0x012 0x002>;
  137. #address-cells = <2>;
  138. #size-cells = <1>;
  139. clock-frequency = <0>; /* Filled in by U-Boot */
  140. /* ranges property is supplied by U-Boot */
  141. interrupts = <0x6 0x4>;
  142. interrupt-parent = <&UIC1>;
  143. nor_flash@0,0 {
  144. compatible = "amd,s29gl512n", "cfi-flash";
  145. bank-width = <2>;
  146. reg = <0x00000000 0x00000000 0x04000000>;
  147. #address-cells = <1>;
  148. #size-cells = <1>;
  149. partition@0 {
  150. label = "kernel";
  151. reg = <0x00000000 0x001e0000>;
  152. };
  153. partition@1e0000 {
  154. label = "dtb";
  155. reg = <0x001e0000 0x00020000>;
  156. };
  157. partition@200000 {
  158. label = "ramdisk";
  159. reg = <0x00200000 0x01400000>;
  160. };
  161. partition@1600000 {
  162. label = "jffs2";
  163. reg = <0x01600000 0x00400000>;
  164. };
  165. partition@1a00000 {
  166. label = "user";
  167. reg = <0x01a00000 0x02560000>;
  168. };
  169. partition@3f60000 {
  170. label = "env";
  171. reg = <0x03f60000 0x00040000>;
  172. };
  173. partition@3fa0000 {
  174. label = "u-boot";
  175. reg = <0x03fa0000 0x00060000>;
  176. };
  177. };
  178. };
  179. UART0: serial@ef600300 {
  180. device_type = "serial";
  181. compatible = "ns16550";
  182. reg = <0xef600300 0x00000008>;
  183. virtual-reg = <0xef600300>;
  184. clock-frequency = <0>; /* Filled in by U-Boot */
  185. current-speed = <0>; /* Filled in by U-Boot */
  186. interrupt-parent = <&UIC1>;
  187. interrupts = <0x1 0x4>;
  188. };
  189. UART1: serial@ef600400 {
  190. device_type = "serial";
  191. compatible = "ns16550";
  192. reg = <0xef600400 0x00000008>;
  193. virtual-reg = <0xef600400>;
  194. clock-frequency = <0>; /* Filled in by U-Boot */
  195. current-speed = <0>; /* Filled in by U-Boot */
  196. interrupt-parent = <&UIC0>;
  197. interrupts = <0x1 0x4>;
  198. };
  199. UART2: serial@ef600500 {
  200. device_type = "serial";
  201. compatible = "ns16550";
  202. reg = <0xef600500 0x00000008>;
  203. virtual-reg = <0xef600500>;
  204. clock-frequency = <0>; /* Filled in by U-Boot */
  205. current-speed = <0>; /* Filled in by U-Boot */
  206. interrupt-parent = <&UIC1>;
  207. interrupts = <0x1d 0x4>;
  208. };
  209. UART3: serial@ef600600 {
  210. device_type = "serial";
  211. compatible = "ns16550";
  212. reg = <0xef600600 0x00000008>;
  213. virtual-reg = <0xef600600>;
  214. clock-frequency = <0>; /* Filled in by U-Boot */
  215. current-speed = <0>; /* Filled in by U-Boot */
  216. interrupt-parent = <&UIC1>;
  217. interrupts = <0x1e 0x4>;
  218. };
  219. IIC0: i2c@ef600700 {
  220. compatible = "ibm,iic-460ex", "ibm,iic";
  221. reg = <0xef600700 0x00000014>;
  222. interrupt-parent = <&UIC0>;
  223. interrupts = <0x2 0x4>;
  224. };
  225. IIC1: i2c@ef600800 {
  226. compatible = "ibm,iic-460ex", "ibm,iic";
  227. reg = <0xef600800 0x00000014>;
  228. interrupt-parent = <&UIC0>;
  229. interrupts = <0x3 0x4>;
  230. };
  231. ZMII0: emac-zmii@ef600d00 {
  232. compatible = "ibm,zmii-460ex", "ibm,zmii";
  233. reg = <0xef600d00 0x0000000c>;
  234. };
  235. RGMII0: emac-rgmii@ef601500 {
  236. compatible = "ibm,rgmii-460ex", "ibm,rgmii";
  237. reg = <0xef601500 0x00000008>;
  238. has-mdio;
  239. };
  240. TAH0: emac-tah@ef601350 {
  241. compatible = "ibm,tah-460ex", "ibm,tah";
  242. reg = <0xef601350 0x00000030>;
  243. };
  244. TAH1: emac-tah@ef601450 {
  245. compatible = "ibm,tah-460ex", "ibm,tah";
  246. reg = <0xef601450 0x00000030>;
  247. };
  248. EMAC0: ethernet@ef600e00 {
  249. device_type = "network";
  250. compatible = "ibm,emac-460ex", "ibm,emac4sync";
  251. interrupt-parent = <&EMAC0>;
  252. interrupts = <0x0 0x1>;
  253. #interrupt-cells = <1>;
  254. #address-cells = <0>;
  255. #size-cells = <0>;
  256. interrupt-map = </*Status*/ 0x0 &UIC2 0x10 0x4
  257. /*Wake*/ 0x1 &UIC2 0x14 0x4>;
  258. reg = <0xef600e00 0x000000c4>;
  259. local-mac-address = [000000000000]; /* Filled in by U-Boot */
  260. mal-device = <&MAL0>;
  261. mal-tx-channel = <0>;
  262. mal-rx-channel = <0>;
  263. cell-index = <0>;
  264. max-frame-size = <9000>;
  265. rx-fifo-size = <4096>;
  266. tx-fifo-size = <2048>;
  267. phy-mode = "rgmii";
  268. phy-map = <0x00000000>;
  269. rgmii-device = <&RGMII0>;
  270. rgmii-channel = <0>;
  271. tah-device = <&TAH0>;
  272. tah-channel = <0>;
  273. has-inverted-stacr-oc;
  274. has-new-stacr-staopc;
  275. };
  276. EMAC1: ethernet@ef600f00 {
  277. device_type = "network";
  278. compatible = "ibm,emac-460ex", "ibm,emac4sync";
  279. interrupt-parent = <&EMAC1>;
  280. interrupts = <0x0 0x1>;
  281. #interrupt-cells = <1>;
  282. #address-cells = <0>;
  283. #size-cells = <0>;
  284. interrupt-map = </*Status*/ 0x0 &UIC2 0x11 0x4
  285. /*Wake*/ 0x1 &UIC2 0x15 0x4>;
  286. reg = <0xef600f00 0x000000c4>;
  287. local-mac-address = [000000000000]; /* Filled in by U-Boot */
  288. mal-device = <&MAL0>;
  289. mal-tx-channel = <1>;
  290. mal-rx-channel = <8>;
  291. cell-index = <1>;
  292. max-frame-size = <9000>;
  293. rx-fifo-size = <4096>;
  294. tx-fifo-size = <2048>;
  295. phy-mode = "rgmii";
  296. phy-map = <0x00000000>;
  297. rgmii-device = <&RGMII0>;
  298. rgmii-channel = <1>;
  299. tah-device = <&TAH1>;
  300. tah-channel = <1>;
  301. has-inverted-stacr-oc;
  302. has-new-stacr-staopc;
  303. mdio-device = <&EMAC0>;
  304. };
  305. };
  306. PCIX0: pci@c0ec00000 {
  307. device_type = "pci";
  308. #interrupt-cells = <1>;
  309. #size-cells = <2>;
  310. #address-cells = <3>;
  311. compatible = "ibm,plb-pcix-460ex", "ibm,plb-pcix";
  312. primary;
  313. large-inbound-windows;
  314. enable-msi-hole;
  315. reg = <0x0000000c 0x0ec00000 0x00000008 /* Config space access */
  316. 0x00000000 0x00000000 0x00000000 /* no IACK cycles */
  317. 0x0000000c 0x0ed00000 0x00000004 /* Special cycles */
  318. 0x0000000c 0x0ec80000 0x00000100 /* Internal registers */
  319. 0x0000000c 0x0ec80100 0x000000fc>; /* Internal messaging registers */
  320. /* Outbound ranges, one memory and one IO,
  321. * later cannot be changed
  322. */
  323. ranges = <0x02000000 0x00000000 0x80000000 0x0000000d 0x80000000 0x00000000 0x80000000
  324. 0x02000000 0x00000000 0x00000000 0x0000000c 0x0ee00000 0x00000000 0x00100000
  325. 0x01000000 0x00000000 0x00000000 0x0000000c 0x08000000 0x00000000 0x00010000>;
  326. /* Inbound 2GB range starting at 0 */
  327. dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
  328. /* This drives busses 0 to 0x3f */
  329. bus-range = <0x0 0x3f>;
  330. /* All PCI interrupts are routed to ext IRQ 2 -> UIC1-0 */
  331. interrupt-map-mask = <0x0 0x0 0x0 0x0>;
  332. interrupt-map = < 0x0 0x0 0x0 0x0 &UIC1 0x0 0x8 >;
  333. };
  334. PCIE0: pciex@d00000000 {
  335. device_type = "pci";
  336. #interrupt-cells = <1>;
  337. #size-cells = <2>;
  338. #address-cells = <3>;
  339. compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
  340. primary;
  341. port = <0x0>; /* port number */
  342. reg = <0x0000000d 0x00000000 0x20000000 /* Config space access */
  343. 0x0000000c 0x08010000 0x00001000>; /* Registers */
  344. dcr-reg = <0x100 0x020>;
  345. sdr-base = <0x300>;
  346. /* Outbound ranges, one memory and one IO,
  347. * later cannot be changed
  348. */
  349. ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x00000000 0x00000000 0x80000000
  350. 0x02000000 0x00000000 0x00000000 0x0000000f 0x00000000 0x00000000 0x00100000
  351. 0x01000000 0x00000000 0x00000000 0x0000000f 0x80000000 0x00000000 0x00010000>;
  352. /* Inbound 2GB range starting at 0 */
  353. dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
  354. /* This drives busses 40 to 0x7f */
  355. bus-range = <0x40 0x7f>;
  356. /* Legacy interrupts (note the weird polarity, the bridge seems
  357. * to invert PCIe legacy interrupts).
  358. * We are de-swizzling here because the numbers are actually for
  359. * port of the root complex virtual P2P bridge. But I want
  360. * to avoid putting a node for it in the tree, so the numbers
  361. * below are basically de-swizzled numbers.
  362. * The real slot is on idsel 0, so the swizzling is 1:1
  363. */
  364. interrupt-map-mask = <0x0 0x0 0x0 0x7>;
  365. interrupt-map = <
  366. 0x0 0x0 0x0 0x1 &UIC3 0xc 0x4 /* swizzled int A */
  367. 0x0 0x0 0x0 0x2 &UIC3 0xd 0x4 /* swizzled int B */
  368. 0x0 0x0 0x0 0x3 &UIC3 0xe 0x4 /* swizzled int C */
  369. 0x0 0x0 0x0 0x4 &UIC3 0xf 0x4 /* swizzled int D */>;
  370. };
  371. PCIE1: pciex@d20000000 {
  372. device_type = "pci";
  373. #interrupt-cells = <1>;
  374. #size-cells = <2>;
  375. #address-cells = <3>;
  376. compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
  377. primary;
  378. port = <0x1>; /* port number */
  379. reg = <0x0000000d 0x20000000 0x20000000 /* Config space access */
  380. 0x0000000c 0x08011000 0x00001000>; /* Registers */
  381. dcr-reg = <0x120 0x020>;
  382. sdr-base = <0x340>;
  383. /* Outbound ranges, one memory and one IO,
  384. * later cannot be changed
  385. */
  386. ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x80000000 0x00000000 0x80000000
  387. 0x02000000 0x00000000 0x00000000 0x0000000f 0x00100000 0x00000000 0x00100000
  388. 0x01000000 0x00000000 0x00000000 0x0000000f 0x80010000 0x00000000 0x00010000>;
  389. /* Inbound 2GB range starting at 0 */
  390. dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
  391. /* This drives busses 80 to 0xbf */
  392. bus-range = <0x80 0xbf>;
  393. /* Legacy interrupts (note the weird polarity, the bridge seems
  394. * to invert PCIe legacy interrupts).
  395. * We are de-swizzling here because the numbers are actually for
  396. * port of the root complex virtual P2P bridge. But I want
  397. * to avoid putting a node for it in the tree, so the numbers
  398. * below are basically de-swizzled numbers.
  399. * The real slot is on idsel 0, so the swizzling is 1:1
  400. */
  401. interrupt-map-mask = <0x0 0x0 0x0 0x7>;
  402. interrupt-map = <
  403. 0x0 0x0 0x0 0x1 &UIC3 0x10 0x4 /* swizzled int A */
  404. 0x0 0x0 0x0 0x2 &UIC3 0x11 0x4 /* swizzled int B */
  405. 0x0 0x0 0x0 0x3 &UIC3 0x12 0x4 /* swizzled int C */
  406. 0x0 0x0 0x0 0x4 &UIC3 0x13 0x4 /* swizzled int D */>;
  407. };
  408. };
  409. };