setup.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180
  1. /* setup.c: FRV specific setup
  2. *
  3. * Copyright (C) 2003-5 Red Hat, Inc. All Rights Reserved.
  4. * Written by David Howells (dhowells@redhat.com)
  5. * - Derived from arch/m68k/kernel/setup.c
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. */
  12. #include <linux/utsrelease.h>
  13. #include <linux/kernel.h>
  14. #include <linux/sched.h>
  15. #include <linux/delay.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/fs.h>
  18. #include <linux/mm.h>
  19. #include <linux/fb.h>
  20. #include <linux/console.h>
  21. #include <linux/genhd.h>
  22. #include <linux/errno.h>
  23. #include <linux/string.h>
  24. #include <linux/major.h>
  25. #include <linux/bootmem.h>
  26. #include <linux/highmem.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/serial.h>
  29. #include <linux/serial_core.h>
  30. #include <linux/serial_reg.h>
  31. #include <linux/serial_8250.h>
  32. #include <asm/setup.h>
  33. #include <asm/irq.h>
  34. #include <asm/sections.h>
  35. #include <asm/pgalloc.h>
  36. #include <asm/busctl-regs.h>
  37. #include <asm/serial-regs.h>
  38. #include <asm/timer-regs.h>
  39. #include <asm/irc-regs.h>
  40. #include <asm/spr-regs.h>
  41. #include <asm/mb-regs.h>
  42. #include <asm/mb93493-regs.h>
  43. #include <asm/gdb-stub.h>
  44. #include <asm/io.h>
  45. #ifdef CONFIG_BLK_DEV_INITRD
  46. #include <linux/blk.h>
  47. #include <asm/pgtable.h>
  48. #endif
  49. #include "local.h"
  50. #ifdef CONFIG_MB93090_MB00
  51. static void __init mb93090_display(void);
  52. #endif
  53. #ifdef CONFIG_MMU
  54. static void __init setup_linux_memory(void);
  55. #else
  56. static void __init setup_uclinux_memory(void);
  57. #endif
  58. #ifdef CONFIG_MB93090_MB00
  59. static char __initdata mb93090_banner[] = "FJ/RH FR-V Linux";
  60. static char __initdata mb93090_version[] = UTS_RELEASE;
  61. int __nongprelbss mb93090_mb00_detected;
  62. #endif
  63. const char __frv_unknown_system[] = "unknown";
  64. const char __frv_mb93091_cb10[] = "mb93091-cb10";
  65. const char __frv_mb93091_cb11[] = "mb93091-cb11";
  66. const char __frv_mb93091_cb30[] = "mb93091-cb30";
  67. const char __frv_mb93091_cb41[] = "mb93091-cb41";
  68. const char __frv_mb93091_cb60[] = "mb93091-cb60";
  69. const char __frv_mb93091_cb70[] = "mb93091-cb70";
  70. const char __frv_mb93091_cb451[] = "mb93091-cb451";
  71. const char __frv_mb93090_mb00[] = "mb93090-mb00";
  72. const char __frv_mb93493[] = "mb93493";
  73. const char __frv_mb93093[] = "mb93093";
  74. static const char *__nongprelbss cpu_series;
  75. static const char *__nongprelbss cpu_core;
  76. static const char *__nongprelbss cpu_silicon;
  77. static const char *__nongprelbss cpu_mmu;
  78. static const char *__nongprelbss cpu_system;
  79. static const char *__nongprelbss cpu_board1;
  80. static const char *__nongprelbss cpu_board2;
  81. static unsigned long __nongprelbss cpu_psr_all;
  82. static unsigned long __nongprelbss cpu_hsr0_all;
  83. unsigned long __nongprelbss pdm_suspend_mode;
  84. unsigned long __nongprelbss rom_length;
  85. unsigned long __nongprelbss memory_start;
  86. unsigned long __nongprelbss memory_end;
  87. unsigned long __nongprelbss dma_coherent_mem_start;
  88. unsigned long __nongprelbss dma_coherent_mem_end;
  89. unsigned long __initdata __sdram_old_base;
  90. unsigned long __initdata num_mappedpages;
  91. struct cpuinfo_frv __nongprelbss boot_cpu_data;
  92. char __initdata command_line[COMMAND_LINE_SIZE];
  93. char __initdata redboot_command_line[COMMAND_LINE_SIZE];
  94. #ifdef CONFIG_PM
  95. #define __pminit
  96. #define __pminitdata
  97. #else
  98. #define __pminit __init
  99. #define __pminitdata __initdata
  100. #endif
  101. struct clock_cmode {
  102. uint8_t xbus, sdram, corebus, core, dsu;
  103. };
  104. #define _frac(N,D) ((N)<<4 | (D))
  105. #define _x0_16 _frac(1,6)
  106. #define _x0_25 _frac(1,4)
  107. #define _x0_33 _frac(1,3)
  108. #define _x0_375 _frac(3,8)
  109. #define _x0_5 _frac(1,2)
  110. #define _x0_66 _frac(2,3)
  111. #define _x0_75 _frac(3,4)
  112. #define _x1 _frac(1,1)
  113. #define _x1_5 _frac(3,2)
  114. #define _x2 _frac(2,1)
  115. #define _x3 _frac(3,1)
  116. #define _x4 _frac(4,1)
  117. #define _x4_5 _frac(9,2)
  118. #define _x6 _frac(6,1)
  119. #define _x8 _frac(8,1)
  120. #define _x9 _frac(9,1)
  121. int __nongprelbss clock_p0_current;
  122. int __nongprelbss clock_cm_current;
  123. int __nongprelbss clock_cmode_current;
  124. #ifdef CONFIG_PM
  125. int __nongprelbss clock_cmodes_permitted;
  126. unsigned long __nongprelbss clock_bits_settable;
  127. #endif
  128. static struct clock_cmode __pminitdata undef_clock_cmode = { _x1, _x1, _x1, _x1, _x1 };
  129. static struct clock_cmode __pminitdata clock_cmodes_fr401_fr403[16] = {
  130. [4] = { _x1, _x1, _x2, _x2, _x0_25 },
  131. [5] = { _x1, _x2, _x4, _x4, _x0_5 },
  132. [8] = { _x1, _x1, _x1, _x2, _x0_25 },
  133. [9] = { _x1, _x2, _x2, _x4, _x0_5 },
  134. [11] = { _x1, _x4, _x4, _x8, _x1 },
  135. [12] = { _x1, _x1, _x2, _x4, _x0_5 },
  136. [13] = { _x1, _x2, _x4, _x8, _x1 },
  137. };
  138. static struct clock_cmode __pminitdata clock_cmodes_fr405[16] = {
  139. [0] = { _x1, _x1, _x1, _x1, _x0_5 },
  140. [1] = { _x1, _x1, _x1, _x3, _x0_25 },
  141. [2] = { _x1, _x1, _x2, _x6, _x0_5 },
  142. [3] = { _x1, _x2, _x2, _x6, _x0_5 },
  143. [4] = { _x1, _x1, _x2, _x2, _x0_16 },
  144. [8] = { _x1, _x1, _x1, _x2, _x0_16 },
  145. [9] = { _x1, _x2, _x2, _x4, _x0_33 },
  146. [12] = { _x1, _x1, _x2, _x4, _x0_33 },
  147. [14] = { _x1, _x3, _x3, _x9, _x0_75 },
  148. [15] = { _x1, _x1_5, _x1_5, _x4_5, _x0_375 },
  149. #define CLOCK_CMODES_PERMITTED_FR405 0xd31f
  150. };
  151. static struct clock_cmode __pminitdata clock_cmodes_fr555[16] = {
  152. [0] = { _x1, _x2, _x2, _x4, _x0_33 },
  153. [1] = { _x1, _x3, _x3, _x6, _x0_5 },
  154. [2] = { _x1, _x2, _x4, _x8, _x0_66 },
  155. [3] = { _x1, _x1_5, _x3, _x6, _x0_5 },
  156. [4] = { _x1, _x3, _x3, _x9, _x0_75 },
  157. [5] = { _x1, _x2, _x2, _x6, _x0_5 },
  158. [6] = { _x1, _x1_5, _x1_5, _x4_5, _x0_375 },
  159. };
  160. static const struct clock_cmode __pminitdata *clock_cmodes;
  161. static int __pminitdata clock_doubled;
  162. static struct uart_port __pminitdata __frv_uart0 = {
  163. .uartclk = 0,
  164. .membase = (char *) UART0_BASE,
  165. .irq = IRQ_CPU_UART0,
  166. .regshift = 3,
  167. .iotype = UPIO_MEM,
  168. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
  169. };
  170. static struct uart_port __pminitdata __frv_uart1 = {
  171. .uartclk = 0,
  172. .membase = (char *) UART1_BASE,
  173. .irq = IRQ_CPU_UART1,
  174. .regshift = 3,
  175. .iotype = UPIO_MEM,
  176. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
  177. };
  178. #if 0
  179. static void __init printk_xampr(unsigned long ampr, unsigned long amlr, char i_d, int n)
  180. {
  181. unsigned long phys, virt, cxn, size;
  182. #ifdef CONFIG_MMU
  183. virt = amlr & 0xffffc000;
  184. cxn = amlr & 0x3fff;
  185. #else
  186. virt = ampr & 0xffffc000;
  187. cxn = 0;
  188. #endif
  189. phys = ampr & xAMPRx_PPFN;
  190. size = 1 << (((ampr & xAMPRx_SS) >> 4) + 17);
  191. printk("%cAMPR%d: va %08lx-%08lx [pa %08lx] %c%c%c%c [cxn:%04lx]\n",
  192. i_d, n,
  193. virt, virt + size - 1,
  194. phys,
  195. ampr & xAMPRx_S ? 'S' : '-',
  196. ampr & xAMPRx_C ? 'C' : '-',
  197. ampr & DAMPRx_WP ? 'W' : '-',
  198. ampr & xAMPRx_V ? 'V' : '-',
  199. cxn
  200. );
  201. }
  202. #endif
  203. /*****************************************************************************/
  204. /*
  205. * dump the memory map
  206. */
  207. static void __init dump_memory_map(void)
  208. {
  209. #if 0
  210. /* dump the protection map */
  211. printk_xampr(__get_IAMPR(0), __get_IAMLR(0), 'I', 0);
  212. printk_xampr(__get_IAMPR(1), __get_IAMLR(1), 'I', 1);
  213. printk_xampr(__get_IAMPR(2), __get_IAMLR(2), 'I', 2);
  214. printk_xampr(__get_IAMPR(3), __get_IAMLR(3), 'I', 3);
  215. printk_xampr(__get_IAMPR(4), __get_IAMLR(4), 'I', 4);
  216. printk_xampr(__get_IAMPR(5), __get_IAMLR(5), 'I', 5);
  217. printk_xampr(__get_IAMPR(6), __get_IAMLR(6), 'I', 6);
  218. printk_xampr(__get_IAMPR(7), __get_IAMLR(7), 'I', 7);
  219. printk_xampr(__get_IAMPR(8), __get_IAMLR(8), 'I', 8);
  220. printk_xampr(__get_IAMPR(9), __get_IAMLR(9), 'i', 9);
  221. printk_xampr(__get_IAMPR(10), __get_IAMLR(10), 'I', 10);
  222. printk_xampr(__get_IAMPR(11), __get_IAMLR(11), 'I', 11);
  223. printk_xampr(__get_IAMPR(12), __get_IAMLR(12), 'I', 12);
  224. printk_xampr(__get_IAMPR(13), __get_IAMLR(13), 'I', 13);
  225. printk_xampr(__get_IAMPR(14), __get_IAMLR(14), 'I', 14);
  226. printk_xampr(__get_IAMPR(15), __get_IAMLR(15), 'I', 15);
  227. printk_xampr(__get_DAMPR(0), __get_DAMLR(0), 'D', 0);
  228. printk_xampr(__get_DAMPR(1), __get_DAMLR(1), 'D', 1);
  229. printk_xampr(__get_DAMPR(2), __get_DAMLR(2), 'D', 2);
  230. printk_xampr(__get_DAMPR(3), __get_DAMLR(3), 'D', 3);
  231. printk_xampr(__get_DAMPR(4), __get_DAMLR(4), 'D', 4);
  232. printk_xampr(__get_DAMPR(5), __get_DAMLR(5), 'D', 5);
  233. printk_xampr(__get_DAMPR(6), __get_DAMLR(6), 'D', 6);
  234. printk_xampr(__get_DAMPR(7), __get_DAMLR(7), 'D', 7);
  235. printk_xampr(__get_DAMPR(8), __get_DAMLR(8), 'D', 8);
  236. printk_xampr(__get_DAMPR(9), __get_DAMLR(9), 'D', 9);
  237. printk_xampr(__get_DAMPR(10), __get_DAMLR(10), 'D', 10);
  238. printk_xampr(__get_DAMPR(11), __get_DAMLR(11), 'D', 11);
  239. printk_xampr(__get_DAMPR(12), __get_DAMLR(12), 'D', 12);
  240. printk_xampr(__get_DAMPR(13), __get_DAMLR(13), 'D', 13);
  241. printk_xampr(__get_DAMPR(14), __get_DAMLR(14), 'D', 14);
  242. printk_xampr(__get_DAMPR(15), __get_DAMLR(15), 'D', 15);
  243. #endif
  244. #if 0
  245. /* dump the bus controller registers */
  246. printk("LGCR: %08lx\n", __get_LGCR());
  247. printk("Master: %08lx-%08lx CR=%08lx\n",
  248. __get_LEMBR(), __get_LEMBR() + __get_LEMAM(),
  249. __get_LMAICR());
  250. int loop;
  251. for (loop = 1; loop <= 7; loop++) {
  252. unsigned long lcr = __get_LCR(loop), lsbr = __get_LSBR(loop);
  253. printk("CS#%d: %08lx-%08lx %c%c%c%c%c%c%c%c%c\n",
  254. loop,
  255. lsbr, lsbr + __get_LSAM(loop),
  256. lcr & 0x80000000 ? 'r' : '-',
  257. lcr & 0x40000000 ? 'w' : '-',
  258. lcr & 0x08000000 ? 'b' : '-',
  259. lcr & 0x04000000 ? 'B' : '-',
  260. lcr & 0x02000000 ? 'C' : '-',
  261. lcr & 0x01000000 ? 'D' : '-',
  262. lcr & 0x00800000 ? 'W' : '-',
  263. lcr & 0x00400000 ? 'R' : '-',
  264. (lcr & 0x00030000) == 0x00000000 ? '4' :
  265. (lcr & 0x00030000) == 0x00010000 ? '2' :
  266. (lcr & 0x00030000) == 0x00020000 ? '1' :
  267. '-'
  268. );
  269. }
  270. #endif
  271. #if 0
  272. printk("\n");
  273. #endif
  274. } /* end dump_memory_map() */
  275. /*****************************************************************************/
  276. /*
  277. * attempt to detect a VDK motherboard and DAV daughter board on an MB93091 system
  278. */
  279. #ifdef CONFIG_MB93091_VDK
  280. static void __init detect_mb93091(void)
  281. {
  282. #ifdef CONFIG_MB93090_MB00
  283. /* Detect CB70 without motherboard */
  284. if (!(cpu_system == __frv_mb93091_cb70 && ((*(unsigned short *)0xffc00030) & 0x100))) {
  285. cpu_board1 = __frv_mb93090_mb00;
  286. mb93090_mb00_detected = 1;
  287. }
  288. #endif
  289. #ifdef CONFIG_FUJITSU_MB93493
  290. cpu_board2 = __frv_mb93493;
  291. #endif
  292. } /* end detect_mb93091() */
  293. #endif
  294. /*****************************************************************************/
  295. /*
  296. * determine the CPU type and set appropriate parameters
  297. *
  298. * Family Series CPU Core Silicon Imple Vers
  299. * ----------------------------------------------------------
  300. * FR-V --+-> FR400 --+-> FR401 --+-> MB93401 02 00 [1]
  301. * | | |
  302. * | | +-> MB93401/A 02 01
  303. * | | |
  304. * | | +-> MB93403 02 02
  305. * | |
  306. * | +-> FR405 ----> MB93405 04 00
  307. * |
  308. * +-> FR450 ----> FR451 ----> MB93451 05 00
  309. * |
  310. * +-> FR500 ----> FR501 --+-> MB93501 01 01 [2]
  311. * | |
  312. * | +-> MB93501/A 01 02
  313. * |
  314. * +-> FR550 --+-> FR551 ----> MB93555 03 01
  315. *
  316. * [1] The MB93401 is an obsolete CPU replaced by the MB93401A
  317. * [2] The MB93501 is an obsolete CPU replaced by the MB93501A
  318. *
  319. * Imple is PSR(Processor Status Register)[31:28].
  320. * Vers is PSR(Processor Status Register)[27:24].
  321. *
  322. * A "Silicon" consists of CPU core and some on-chip peripherals.
  323. */
  324. static void __init determine_cpu(void)
  325. {
  326. unsigned long hsr0 = __get_HSR(0);
  327. unsigned long psr = __get_PSR();
  328. /* work out what selectable services the CPU supports */
  329. __set_PSR(psr | PSR_EM | PSR_EF | PSR_CM | PSR_NEM);
  330. cpu_psr_all = __get_PSR();
  331. __set_PSR(psr);
  332. __set_HSR(0, hsr0 | HSR0_GRLE | HSR0_GRHE | HSR0_FRLE | HSR0_FRHE);
  333. cpu_hsr0_all = __get_HSR(0);
  334. __set_HSR(0, hsr0);
  335. /* derive other service specs from the CPU type */
  336. cpu_series = "unknown";
  337. cpu_core = "unknown";
  338. cpu_silicon = "unknown";
  339. cpu_mmu = "Prot";
  340. cpu_system = __frv_unknown_system;
  341. clock_cmodes = NULL;
  342. clock_doubled = 0;
  343. #ifdef CONFIG_PM
  344. clock_bits_settable = CLOCK_BIT_CM_H | CLOCK_BIT_CM_M | CLOCK_BIT_P0;
  345. #endif
  346. switch (PSR_IMPLE(psr)) {
  347. case PSR_IMPLE_FR401:
  348. cpu_series = "fr400";
  349. cpu_core = "fr401";
  350. pdm_suspend_mode = HSR0_PDM_PLL_RUN;
  351. switch (PSR_VERSION(psr)) {
  352. case PSR_VERSION_FR401_MB93401:
  353. cpu_silicon = "mb93401";
  354. cpu_system = __frv_mb93091_cb10;
  355. clock_cmodes = clock_cmodes_fr401_fr403;
  356. clock_doubled = 1;
  357. break;
  358. case PSR_VERSION_FR401_MB93401A:
  359. cpu_silicon = "mb93401/A";
  360. cpu_system = __frv_mb93091_cb11;
  361. clock_cmodes = clock_cmodes_fr401_fr403;
  362. break;
  363. case PSR_VERSION_FR401_MB93403:
  364. cpu_silicon = "mb93403";
  365. #ifndef CONFIG_MB93093_PDK
  366. cpu_system = __frv_mb93091_cb30;
  367. #else
  368. cpu_system = __frv_mb93093;
  369. #endif
  370. clock_cmodes = clock_cmodes_fr401_fr403;
  371. break;
  372. default:
  373. break;
  374. }
  375. break;
  376. case PSR_IMPLE_FR405:
  377. cpu_series = "fr400";
  378. cpu_core = "fr405";
  379. pdm_suspend_mode = HSR0_PDM_PLL_STOP;
  380. switch (PSR_VERSION(psr)) {
  381. case PSR_VERSION_FR405_MB93405:
  382. cpu_silicon = "mb93405";
  383. cpu_system = __frv_mb93091_cb60;
  384. clock_cmodes = clock_cmodes_fr405;
  385. #ifdef CONFIG_PM
  386. clock_bits_settable |= CLOCK_BIT_CMODE;
  387. clock_cmodes_permitted = CLOCK_CMODES_PERMITTED_FR405;
  388. #endif
  389. /* the FPGA on the CB70 has extra registers
  390. * - it has 0x0046 in the VDK_ID FPGA register at 0x1a0, which is
  391. * how we tell the difference between it and a CB60
  392. */
  393. if (*(volatile unsigned short *) 0xffc001a0 == 0x0046)
  394. cpu_system = __frv_mb93091_cb70;
  395. break;
  396. default:
  397. break;
  398. }
  399. break;
  400. case PSR_IMPLE_FR451:
  401. cpu_series = "fr450";
  402. cpu_core = "fr451";
  403. pdm_suspend_mode = HSR0_PDM_PLL_STOP;
  404. #ifdef CONFIG_PM
  405. clock_bits_settable |= CLOCK_BIT_CMODE;
  406. clock_cmodes_permitted = CLOCK_CMODES_PERMITTED_FR405;
  407. #endif
  408. switch (PSR_VERSION(psr)) {
  409. case PSR_VERSION_FR451_MB93451:
  410. cpu_silicon = "mb93451";
  411. cpu_mmu = "Prot, SAT, xSAT, DAT";
  412. cpu_system = __frv_mb93091_cb451;
  413. clock_cmodes = clock_cmodes_fr405;
  414. break;
  415. default:
  416. break;
  417. }
  418. break;
  419. case PSR_IMPLE_FR501:
  420. cpu_series = "fr500";
  421. cpu_core = "fr501";
  422. pdm_suspend_mode = HSR0_PDM_PLL_STOP;
  423. switch (PSR_VERSION(psr)) {
  424. case PSR_VERSION_FR501_MB93501: cpu_silicon = "mb93501"; break;
  425. case PSR_VERSION_FR501_MB93501A: cpu_silicon = "mb93501/A"; break;
  426. default:
  427. break;
  428. }
  429. break;
  430. case PSR_IMPLE_FR551:
  431. cpu_series = "fr550";
  432. cpu_core = "fr551";
  433. pdm_suspend_mode = HSR0_PDM_PLL_RUN;
  434. switch (PSR_VERSION(psr)) {
  435. case PSR_VERSION_FR551_MB93555:
  436. cpu_silicon = "mb93555";
  437. cpu_mmu = "Prot, SAT";
  438. cpu_system = __frv_mb93091_cb41;
  439. clock_cmodes = clock_cmodes_fr555;
  440. clock_doubled = 1;
  441. break;
  442. default:
  443. break;
  444. }
  445. break;
  446. default:
  447. break;
  448. }
  449. printk("- Series:%s CPU:%s Silicon:%s\n",
  450. cpu_series, cpu_core, cpu_silicon);
  451. #ifdef CONFIG_MB93091_VDK
  452. detect_mb93091();
  453. #endif
  454. #if defined(CONFIG_MB93093_PDK) && defined(CONFIG_FUJITSU_MB93493)
  455. cpu_board2 = __frv_mb93493;
  456. #endif
  457. } /* end determine_cpu() */
  458. /*****************************************************************************/
  459. /*
  460. * calculate the bus clock speed
  461. */
  462. void __pminit determine_clocks(int verbose)
  463. {
  464. const struct clock_cmode *mode, *tmode;
  465. unsigned long clkc, psr, quot;
  466. clkc = __get_CLKC();
  467. psr = __get_PSR();
  468. clock_p0_current = !!(clkc & CLKC_P0);
  469. clock_cm_current = clkc & CLKC_CM;
  470. clock_cmode_current = (clkc & CLKC_CMODE) >> CLKC_CMODE_s;
  471. if (verbose)
  472. printk("psr=%08lx hsr0=%08lx clkc=%08lx\n", psr, __get_HSR(0), clkc);
  473. /* the CB70 has some alternative ways of setting the clock speed through switches accessed
  474. * through the FPGA. */
  475. if (cpu_system == __frv_mb93091_cb70) {
  476. unsigned short clkswr = *(volatile unsigned short *) 0xffc00104UL & 0x1fffUL;
  477. if (clkswr & 0x1000)
  478. __clkin_clock_speed_HZ = 60000000UL;
  479. else
  480. __clkin_clock_speed_HZ =
  481. ((clkswr >> 8) & 0xf) * 10000000 +
  482. ((clkswr >> 4) & 0xf) * 1000000 +
  483. ((clkswr ) & 0xf) * 100000;
  484. }
  485. /* the FR451 is currently fixed at 24MHz */
  486. else if (cpu_system == __frv_mb93091_cb451) {
  487. //__clkin_clock_speed_HZ = 24000000UL; // CB451-FPGA
  488. unsigned short clkswr = *(volatile unsigned short *) 0xffc00104UL & 0x1fffUL;
  489. if (clkswr & 0x1000)
  490. __clkin_clock_speed_HZ = 60000000UL;
  491. else
  492. __clkin_clock_speed_HZ =
  493. ((clkswr >> 8) & 0xf) * 10000000 +
  494. ((clkswr >> 4) & 0xf) * 1000000 +
  495. ((clkswr ) & 0xf) * 100000;
  496. }
  497. /* otherwise determine the clockspeed from VDK or other registers */
  498. else {
  499. __clkin_clock_speed_HZ = __get_CLKIN();
  500. }
  501. /* look up the appropriate clock relationships table entry */
  502. mode = &undef_clock_cmode;
  503. if (clock_cmodes) {
  504. tmode = &clock_cmodes[(clkc & CLKC_CMODE) >> CLKC_CMODE_s];
  505. if (tmode->xbus)
  506. mode = tmode;
  507. }
  508. #define CLOCK(SRC,RATIO) ((SRC) * (((RATIO) >> 4) & 0x0f) / ((RATIO) & 0x0f))
  509. if (clock_doubled)
  510. __clkin_clock_speed_HZ <<= 1;
  511. __ext_bus_clock_speed_HZ = CLOCK(__clkin_clock_speed_HZ, mode->xbus);
  512. __sdram_clock_speed_HZ = CLOCK(__clkin_clock_speed_HZ, mode->sdram);
  513. __dsu_clock_speed_HZ = CLOCK(__clkin_clock_speed_HZ, mode->dsu);
  514. switch (clkc & CLKC_CM) {
  515. case 0: /* High */
  516. __core_bus_clock_speed_HZ = CLOCK(__clkin_clock_speed_HZ, mode->corebus);
  517. __core_clock_speed_HZ = CLOCK(__clkin_clock_speed_HZ, mode->core);
  518. break;
  519. case 1: /* Medium */
  520. __core_bus_clock_speed_HZ = CLOCK(__clkin_clock_speed_HZ, mode->sdram);
  521. __core_clock_speed_HZ = CLOCK(__clkin_clock_speed_HZ, mode->sdram);
  522. break;
  523. case 2: /* Low; not supported */
  524. case 3: /* UNDEF */
  525. printk("Unsupported CLKC CM %ld\n", clkc & CLKC_CM);
  526. panic("Bye");
  527. }
  528. __res_bus_clock_speed_HZ = __ext_bus_clock_speed_HZ;
  529. if (clkc & CLKC_P0)
  530. __res_bus_clock_speed_HZ >>= 1;
  531. if (verbose) {
  532. printk("CLKIN: %lu.%3.3luMHz\n",
  533. __clkin_clock_speed_HZ / 1000000,
  534. (__clkin_clock_speed_HZ / 1000) % 1000);
  535. printk("CLKS:"
  536. " ext=%luMHz res=%luMHz sdram=%luMHz cbus=%luMHz core=%luMHz dsu=%luMHz\n",
  537. __ext_bus_clock_speed_HZ / 1000000,
  538. __res_bus_clock_speed_HZ / 1000000,
  539. __sdram_clock_speed_HZ / 1000000,
  540. __core_bus_clock_speed_HZ / 1000000,
  541. __core_clock_speed_HZ / 1000000,
  542. __dsu_clock_speed_HZ / 1000000
  543. );
  544. }
  545. /* calculate the number of __delay() loop iterations per sec (2 insn loop) */
  546. __delay_loops_MHz = __core_clock_speed_HZ / (1000000 * 2);
  547. /* set the serial prescaler */
  548. __serial_clock_speed_HZ = __res_bus_clock_speed_HZ;
  549. quot = 1;
  550. while (__serial_clock_speed_HZ / quot / 16 / 65536 > 3000)
  551. quot += 1;
  552. /* double the divisor if P0 is clear, so that if/when P0 is set, it's still achievable
  553. * - we have to be careful - dividing too much can mean we can't get 115200 baud
  554. */
  555. if (__serial_clock_speed_HZ > 32000000 && !(clkc & CLKC_P0))
  556. quot <<= 1;
  557. __serial_clock_speed_HZ /= quot;
  558. __frv_uart0.uartclk = __serial_clock_speed_HZ;
  559. __frv_uart1.uartclk = __serial_clock_speed_HZ;
  560. if (verbose)
  561. printk(" uart=%luMHz\n", __serial_clock_speed_HZ / 1000000 * quot);
  562. while (!(__get_UART0_LSR() & UART_LSR_TEMT))
  563. continue;
  564. while (!(__get_UART1_LSR() & UART_LSR_TEMT))
  565. continue;
  566. __set_UCPVR(quot);
  567. __set_UCPSR(0);
  568. } /* end determine_clocks() */
  569. /*****************************************************************************/
  570. /*
  571. * reserve some DMA consistent memory
  572. */
  573. #ifdef CONFIG_RESERVE_DMA_COHERENT
  574. static void __init reserve_dma_coherent(void)
  575. {
  576. unsigned long ampr;
  577. /* find the first non-kernel memory tile and steal it */
  578. #define __steal_AMPR(r) \
  579. if (__get_DAMPR(r) & xAMPRx_V) { \
  580. ampr = __get_DAMPR(r); \
  581. __set_DAMPR(r, ampr | xAMPRx_S | xAMPRx_C); \
  582. __set_IAMPR(r, 0); \
  583. goto found; \
  584. }
  585. __steal_AMPR(1);
  586. __steal_AMPR(2);
  587. __steal_AMPR(3);
  588. __steal_AMPR(4);
  589. __steal_AMPR(5);
  590. __steal_AMPR(6);
  591. if (PSR_IMPLE(__get_PSR()) == PSR_IMPLE_FR551) {
  592. __steal_AMPR(7);
  593. __steal_AMPR(8);
  594. __steal_AMPR(9);
  595. __steal_AMPR(10);
  596. __steal_AMPR(11);
  597. __steal_AMPR(12);
  598. __steal_AMPR(13);
  599. __steal_AMPR(14);
  600. }
  601. /* unable to grant any DMA consistent memory */
  602. printk("No DMA consistent memory reserved\n");
  603. return;
  604. found:
  605. dma_coherent_mem_start = ampr & xAMPRx_PPFN;
  606. ampr &= xAMPRx_SS;
  607. ampr >>= 4;
  608. ampr = 1 << (ampr - 3 + 20);
  609. dma_coherent_mem_end = dma_coherent_mem_start + ampr;
  610. printk("DMA consistent memory reserved %lx-%lx\n",
  611. dma_coherent_mem_start, dma_coherent_mem_end);
  612. } /* end reserve_dma_coherent() */
  613. #endif
  614. /*****************************************************************************/
  615. /*
  616. * calibrate the delay loop
  617. */
  618. void __cpuinit calibrate_delay(void)
  619. {
  620. loops_per_jiffy = __delay_loops_MHz * (1000000 / HZ);
  621. printk("Calibrating delay loop... %lu.%02lu BogoMIPS\n",
  622. loops_per_jiffy / (500000 / HZ),
  623. (loops_per_jiffy / (5000 / HZ)) % 100);
  624. } /* end calibrate_delay() */
  625. /*****************************************************************************/
  626. /*
  627. * look through the command line for some things we need to know immediately
  628. */
  629. static void __init parse_cmdline_early(char *cmdline)
  630. {
  631. if (!cmdline)
  632. return;
  633. while (*cmdline) {
  634. if (*cmdline == ' ')
  635. cmdline++;
  636. /* "mem=XXX[kKmM]" sets SDRAM size to <mem>, overriding the value we worked
  637. * out from the SDRAM controller mask register
  638. */
  639. if (!memcmp(cmdline, "mem=", 4)) {
  640. unsigned long long mem_size;
  641. mem_size = memparse(cmdline + 4, &cmdline);
  642. memory_end = memory_start + mem_size;
  643. }
  644. while (*cmdline && *cmdline != ' ')
  645. cmdline++;
  646. }
  647. } /* end parse_cmdline_early() */
  648. /*****************************************************************************/
  649. /*
  650. *
  651. */
  652. void __init setup_arch(char **cmdline_p)
  653. {
  654. #ifdef CONFIG_MMU
  655. printk("Linux FR-V port done by Red Hat Inc <dhowells@redhat.com>\n");
  656. #else
  657. printk("uClinux FR-V port done by Red Hat Inc <dhowells@redhat.com>\n");
  658. #endif
  659. memcpy(boot_command_line, redboot_command_line, COMMAND_LINE_SIZE);
  660. determine_cpu();
  661. determine_clocks(1);
  662. /* For printk-directly-beats-on-serial-hardware hack */
  663. console_set_baud(115200);
  664. #ifdef CONFIG_GDBSTUB
  665. gdbstub_set_baud(115200);
  666. #endif
  667. #ifdef CONFIG_RESERVE_DMA_COHERENT
  668. reserve_dma_coherent();
  669. #endif
  670. dump_memory_map();
  671. #ifdef CONFIG_MB93090_MB00
  672. if (mb93090_mb00_detected)
  673. mb93090_display();
  674. #endif
  675. /* register those serial ports that are available */
  676. #ifdef CONFIG_FRV_ONCPU_SERIAL
  677. #ifndef CONFIG_GDBSTUB_UART0
  678. __reg(UART0_BASE + UART_IER * 8) = 0;
  679. early_serial_setup(&__frv_uart0);
  680. #endif
  681. #ifndef CONFIG_GDBSTUB_UART1
  682. __reg(UART1_BASE + UART_IER * 8) = 0;
  683. early_serial_setup(&__frv_uart1);
  684. #endif
  685. #endif
  686. /* deal with the command line - RedBoot may have passed one to the kernel */
  687. memcpy(command_line, boot_command_line, sizeof(command_line));
  688. *cmdline_p = &command_line[0];
  689. parse_cmdline_early(command_line);
  690. /* set up the memory description
  691. * - by now the stack is part of the init task */
  692. printk("Memory %08lx-%08lx\n", memory_start, memory_end);
  693. BUG_ON(memory_start == memory_end);
  694. init_mm.start_code = (unsigned long) &_stext;
  695. init_mm.end_code = (unsigned long) &_etext;
  696. init_mm.end_data = (unsigned long) &_edata;
  697. #if 0 /* DAVIDM - don't set brk just incase someone decides to use it */
  698. init_mm.brk = (unsigned long) &_end;
  699. #else
  700. init_mm.brk = (unsigned long) 0;
  701. #endif
  702. #ifdef DEBUG
  703. printk("KERNEL -> TEXT=0x%06x-0x%06x DATA=0x%06x-0x%06x BSS=0x%06x-0x%06x\n",
  704. (int) &_stext, (int) &_etext,
  705. (int) &_sdata, (int) &_edata,
  706. (int) &_sbss, (int) &_ebss);
  707. #endif
  708. #ifdef CONFIG_VT
  709. #if defined(CONFIG_VGA_CONSOLE)
  710. conswitchp = &vga_con;
  711. #elif defined(CONFIG_DUMMY_CONSOLE)
  712. conswitchp = &dummy_con;
  713. #endif
  714. #endif
  715. #ifdef CONFIG_MMU
  716. setup_linux_memory();
  717. #else
  718. setup_uclinux_memory();
  719. #endif
  720. /* get kmalloc into gear */
  721. paging_init();
  722. /* init DMA */
  723. frv_dma_init();
  724. #ifdef DEBUG
  725. printk("Done setup_arch\n");
  726. #endif
  727. /* start the decrement timer running */
  728. // asm volatile("movgs %0,timerd" :: "r"(10000000));
  729. // __set_HSR(0, __get_HSR(0) | HSR0_ETMD);
  730. } /* end setup_arch() */
  731. #if 0
  732. /*****************************************************************************/
  733. /*
  734. *
  735. */
  736. static int __devinit setup_arch_serial(void)
  737. {
  738. /* register those serial ports that are available */
  739. #ifndef CONFIG_GDBSTUB_UART0
  740. early_serial_setup(&__frv_uart0);
  741. #endif
  742. #ifndef CONFIG_GDBSTUB_UART1
  743. early_serial_setup(&__frv_uart1);
  744. #endif
  745. return 0;
  746. } /* end setup_arch_serial() */
  747. late_initcall(setup_arch_serial);
  748. #endif
  749. /*****************************************************************************/
  750. /*
  751. * set up the memory map for normal MMU linux
  752. */
  753. #ifdef CONFIG_MMU
  754. static void __init setup_linux_memory(void)
  755. {
  756. unsigned long bootmap_size, low_top_pfn, kstart, kend, high_mem;
  757. kstart = (unsigned long) &__kernel_image_start - PAGE_OFFSET;
  758. kend = (unsigned long) &__kernel_image_end - PAGE_OFFSET;
  759. kstart = kstart & PAGE_MASK;
  760. kend = (kend + PAGE_SIZE - 1) & PAGE_MASK;
  761. /* give all the memory to the bootmap allocator, tell it to put the
  762. * boot mem_map immediately following the kernel image
  763. */
  764. bootmap_size = init_bootmem_node(NODE_DATA(0),
  765. kend >> PAGE_SHIFT, /* map addr */
  766. memory_start >> PAGE_SHIFT, /* start of RAM */
  767. memory_end >> PAGE_SHIFT /* end of RAM */
  768. );
  769. /* pass the memory that the kernel can immediately use over to the bootmem allocator */
  770. max_mapnr = num_physpages = (memory_end - memory_start) >> PAGE_SHIFT;
  771. low_top_pfn = (KERNEL_LOWMEM_END - KERNEL_LOWMEM_START) >> PAGE_SHIFT;
  772. high_mem = 0;
  773. if (num_physpages > low_top_pfn) {
  774. #ifdef CONFIG_HIGHMEM
  775. high_mem = num_physpages - low_top_pfn;
  776. #else
  777. max_mapnr = num_physpages = low_top_pfn;
  778. #endif
  779. }
  780. else {
  781. low_top_pfn = num_physpages;
  782. }
  783. min_low_pfn = memory_start >> PAGE_SHIFT;
  784. max_low_pfn = low_top_pfn;
  785. max_pfn = memory_end >> PAGE_SHIFT;
  786. num_mappedpages = low_top_pfn;
  787. printk(KERN_NOTICE "%ldMB LOWMEM available.\n", low_top_pfn >> (20 - PAGE_SHIFT));
  788. free_bootmem(memory_start, low_top_pfn << PAGE_SHIFT);
  789. #ifdef CONFIG_HIGHMEM
  790. if (high_mem)
  791. printk(KERN_NOTICE "%ldMB HIGHMEM available.\n", high_mem >> (20 - PAGE_SHIFT));
  792. #endif
  793. /* take back the memory occupied by the kernel image and the bootmem alloc map */
  794. reserve_bootmem(kstart, kend - kstart + bootmap_size,
  795. BOOTMEM_DEFAULT);
  796. /* reserve the memory occupied by the initial ramdisk */
  797. #ifdef CONFIG_BLK_DEV_INITRD
  798. if (LOADER_TYPE && INITRD_START) {
  799. if (INITRD_START + INITRD_SIZE <= (low_top_pfn << PAGE_SHIFT)) {
  800. reserve_bootmem(INITRD_START, INITRD_SIZE,
  801. BOOTMEM_DEFAULT);
  802. initrd_start = INITRD_START + PAGE_OFFSET;
  803. initrd_end = initrd_start + INITRD_SIZE;
  804. }
  805. else {
  806. printk(KERN_ERR
  807. "initrd extends beyond end of memory (0x%08lx > 0x%08lx)\n"
  808. "disabling initrd\n",
  809. INITRD_START + INITRD_SIZE,
  810. low_top_pfn << PAGE_SHIFT);
  811. initrd_start = 0;
  812. }
  813. }
  814. #endif
  815. } /* end setup_linux_memory() */
  816. #endif
  817. /*****************************************************************************/
  818. /*
  819. * set up the memory map for uClinux
  820. */
  821. #ifndef CONFIG_MMU
  822. static void __init setup_uclinux_memory(void)
  823. {
  824. #ifdef CONFIG_PROTECT_KERNEL
  825. unsigned long dampr;
  826. #endif
  827. unsigned long kend;
  828. int bootmap_size;
  829. kend = (unsigned long) &__kernel_image_end;
  830. kend = (kend + PAGE_SIZE - 1) & PAGE_MASK;
  831. /* give all the memory to the bootmap allocator, tell it to put the
  832. * boot mem_map immediately following the kernel image
  833. */
  834. bootmap_size = init_bootmem_node(NODE_DATA(0),
  835. kend >> PAGE_SHIFT, /* map addr */
  836. memory_start >> PAGE_SHIFT, /* start of RAM */
  837. memory_end >> PAGE_SHIFT /* end of RAM */
  838. );
  839. /* free all the usable memory */
  840. free_bootmem(memory_start, memory_end - memory_start);
  841. high_memory = (void *) (memory_end & PAGE_MASK);
  842. max_mapnr = num_physpages = ((unsigned long) high_memory - PAGE_OFFSET) >> PAGE_SHIFT;
  843. min_low_pfn = memory_start >> PAGE_SHIFT;
  844. max_low_pfn = memory_end >> PAGE_SHIFT;
  845. max_pfn = max_low_pfn;
  846. /* now take back the bits the core kernel is occupying */
  847. #ifndef CONFIG_PROTECT_KERNEL
  848. reserve_bootmem(kend, bootmap_size, BOOTMEM_DEFAULT);
  849. reserve_bootmem((unsigned long) &__kernel_image_start,
  850. kend - (unsigned long) &__kernel_image_start,
  851. BOOTMEM_DEFAULT);
  852. #else
  853. dampr = __get_DAMPR(0);
  854. dampr &= xAMPRx_SS;
  855. dampr = (dampr >> 4) + 17;
  856. dampr = 1 << dampr;
  857. reserve_bootmem(__get_DAMPR(0) & xAMPRx_PPFN, dampr, BOOTMEM_DEFAULT);
  858. #endif
  859. /* reserve some memory to do uncached DMA through if requested */
  860. #ifdef CONFIG_RESERVE_DMA_COHERENT
  861. if (dma_coherent_mem_start)
  862. reserve_bootmem(dma_coherent_mem_start,
  863. dma_coherent_mem_end - dma_coherent_mem_start,
  864. BOOTMEM_DEFAULT);
  865. #endif
  866. } /* end setup_uclinux_memory() */
  867. #endif
  868. /*****************************************************************************/
  869. /*
  870. * get CPU information for use by procfs
  871. */
  872. static int show_cpuinfo(struct seq_file *m, void *v)
  873. {
  874. const char *gr, *fr, *fm, *fp, *cm, *nem, *ble;
  875. #ifdef CONFIG_PM
  876. const char *sep;
  877. #endif
  878. gr = cpu_hsr0_all & HSR0_GRHE ? "gr0-63" : "gr0-31";
  879. fr = cpu_hsr0_all & HSR0_FRHE ? "fr0-63" : "fr0-31";
  880. fm = cpu_psr_all & PSR_EM ? ", Media" : "";
  881. fp = cpu_psr_all & PSR_EF ? ", FPU" : "";
  882. cm = cpu_psr_all & PSR_CM ? ", CCCR" : "";
  883. nem = cpu_psr_all & PSR_NEM ? ", NE" : "";
  884. ble = cpu_psr_all & PSR_BE ? "BE" : "LE";
  885. seq_printf(m,
  886. "CPU-Series:\t%s\n"
  887. "CPU-Core:\t%s, %s, %s%s%s\n"
  888. "CPU:\t\t%s\n"
  889. "MMU:\t\t%s\n"
  890. "FP-Media:\t%s%s%s\n"
  891. "System:\t\t%s",
  892. cpu_series,
  893. cpu_core, gr, ble, cm, nem,
  894. cpu_silicon,
  895. cpu_mmu,
  896. fr, fm, fp,
  897. cpu_system);
  898. if (cpu_board1)
  899. seq_printf(m, ", %s", cpu_board1);
  900. if (cpu_board2)
  901. seq_printf(m, ", %s", cpu_board2);
  902. seq_printf(m, "\n");
  903. #ifdef CONFIG_PM
  904. seq_printf(m, "PM-Controls:");
  905. sep = "\t";
  906. if (clock_bits_settable & CLOCK_BIT_CMODE) {
  907. seq_printf(m, "%scmode=0x%04hx", sep, clock_cmodes_permitted);
  908. sep = ", ";
  909. }
  910. if (clock_bits_settable & CLOCK_BIT_CM) {
  911. seq_printf(m, "%scm=0x%lx", sep, clock_bits_settable & CLOCK_BIT_CM);
  912. sep = ", ";
  913. }
  914. if (clock_bits_settable & CLOCK_BIT_P0) {
  915. seq_printf(m, "%sp0=0x3", sep);
  916. sep = ", ";
  917. }
  918. seq_printf(m, "%ssuspend=0x22\n", sep);
  919. #endif
  920. seq_printf(m,
  921. "PM-Status:\tcmode=%d, cm=%d, p0=%d\n",
  922. clock_cmode_current, clock_cm_current, clock_p0_current);
  923. #define print_clk(TAG, VAR) \
  924. seq_printf(m, "Clock-" TAG ":\t%lu.%2.2lu MHz\n", VAR / 1000000, (VAR / 10000) % 100)
  925. print_clk("In", __clkin_clock_speed_HZ);
  926. print_clk("Core", __core_clock_speed_HZ);
  927. print_clk("SDRAM", __sdram_clock_speed_HZ);
  928. print_clk("CBus", __core_bus_clock_speed_HZ);
  929. print_clk("Res", __res_bus_clock_speed_HZ);
  930. print_clk("Ext", __ext_bus_clock_speed_HZ);
  931. print_clk("DSU", __dsu_clock_speed_HZ);
  932. seq_printf(m,
  933. "BogoMips:\t%lu.%02lu\n",
  934. (loops_per_jiffy * HZ) / 500000, ((loops_per_jiffy * HZ) / 5000) % 100);
  935. return 0;
  936. } /* end show_cpuinfo() */
  937. static void *c_start(struct seq_file *m, loff_t *pos)
  938. {
  939. return *pos < NR_CPUS ? (void *) 0x12345678 : NULL;
  940. }
  941. static void *c_next(struct seq_file *m, void *v, loff_t *pos)
  942. {
  943. ++*pos;
  944. return c_start(m, pos);
  945. }
  946. static void c_stop(struct seq_file *m, void *v)
  947. {
  948. }
  949. const struct seq_operations cpuinfo_op = {
  950. .start = c_start,
  951. .next = c_next,
  952. .stop = c_stop,
  953. .show = show_cpuinfo,
  954. };
  955. void arch_gettod(int *year, int *mon, int *day, int *hour,
  956. int *min, int *sec)
  957. {
  958. *year = *mon = *day = *hour = *min = *sec = 0;
  959. }
  960. /*****************************************************************************/
  961. /*
  962. *
  963. */
  964. #ifdef CONFIG_MB93090_MB00
  965. static void __init mb93090_sendlcdcmd(uint32_t cmd)
  966. {
  967. unsigned long base = __addr_LCD();
  968. int loop;
  969. /* request reading of the busy flag */
  970. __set_LCD(base, LCD_CMD_READ_BUSY);
  971. __set_LCD(base, LCD_CMD_READ_BUSY & ~LCD_E);
  972. /* wait for the busy flag to become clear */
  973. for (loop = 10000; loop > 0; loop--)
  974. if (!(__get_LCD(base) & 0x80))
  975. break;
  976. /* send the command */
  977. __set_LCD(base, cmd);
  978. __set_LCD(base, cmd & ~LCD_E);
  979. } /* end mb93090_sendlcdcmd() */
  980. /*****************************************************************************/
  981. /*
  982. * write to the MB93090 LEDs and LCD
  983. */
  984. static void __init mb93090_display(void)
  985. {
  986. const char *p;
  987. __set_LEDS(0);
  988. /* set up the LCD */
  989. mb93090_sendlcdcmd(LCD_CMD_CLEAR);
  990. mb93090_sendlcdcmd(LCD_CMD_FUNCSET(1,1,0));
  991. mb93090_sendlcdcmd(LCD_CMD_ON(0,0));
  992. mb93090_sendlcdcmd(LCD_CMD_HOME);
  993. mb93090_sendlcdcmd(LCD_CMD_SET_DD_ADDR(0));
  994. for (p = mb93090_banner; *p; p++)
  995. mb93090_sendlcdcmd(LCD_DATA_WRITE(*p));
  996. mb93090_sendlcdcmd(LCD_CMD_SET_DD_ADDR(64));
  997. for (p = mb93090_version; *p; p++)
  998. mb93090_sendlcdcmd(LCD_DATA_WRITE(*p));
  999. } /* end mb93090_display() */
  1000. #endif // CONFIG_MB93090_MB00