smp.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476
  1. /*
  2. * File: arch/blackfin/kernel/smp.c
  3. * Author: Philippe Gerum <rpm@xenomai.org>
  4. * IPI management based on arch/arm/kernel/smp.c.
  5. *
  6. * Copyright 2007 Analog Devices Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, see the file COPYING, or write
  20. * to the Free Software Foundation, Inc.,
  21. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. */
  23. #include <linux/module.h>
  24. #include <linux/delay.h>
  25. #include <linux/init.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/sched.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/cache.h>
  30. #include <linux/profile.h>
  31. #include <linux/errno.h>
  32. #include <linux/mm.h>
  33. #include <linux/cpu.h>
  34. #include <linux/smp.h>
  35. #include <linux/seq_file.h>
  36. #include <linux/irq.h>
  37. #include <asm/atomic.h>
  38. #include <asm/cacheflush.h>
  39. #include <asm/mmu_context.h>
  40. #include <asm/pgtable.h>
  41. #include <asm/pgalloc.h>
  42. #include <asm/processor.h>
  43. #include <asm/ptrace.h>
  44. #include <asm/cpu.h>
  45. #include <linux/err.h>
  46. struct corelock_slot corelock __attribute__ ((__section__(".l2.bss")));
  47. void __cpuinitdata *init_retx_coreb, *init_saved_retx_coreb,
  48. *init_saved_seqstat_coreb, *init_saved_icplb_fault_addr_coreb,
  49. *init_saved_dcplb_fault_addr_coreb;
  50. cpumask_t cpu_possible_map;
  51. EXPORT_SYMBOL(cpu_possible_map);
  52. cpumask_t cpu_online_map;
  53. EXPORT_SYMBOL(cpu_online_map);
  54. #define BFIN_IPI_RESCHEDULE 0
  55. #define BFIN_IPI_CALL_FUNC 1
  56. #define BFIN_IPI_CPU_STOP 2
  57. struct blackfin_flush_data {
  58. unsigned long start;
  59. unsigned long end;
  60. };
  61. void *secondary_stack;
  62. struct smp_call_struct {
  63. void (*func)(void *info);
  64. void *info;
  65. int wait;
  66. cpumask_t pending;
  67. cpumask_t waitmask;
  68. };
  69. static struct blackfin_flush_data smp_flush_data;
  70. static DEFINE_SPINLOCK(stop_lock);
  71. struct ipi_message {
  72. struct list_head list;
  73. unsigned long type;
  74. struct smp_call_struct call_struct;
  75. };
  76. struct ipi_message_queue {
  77. struct list_head head;
  78. spinlock_t lock;
  79. unsigned long count;
  80. };
  81. static DEFINE_PER_CPU(struct ipi_message_queue, ipi_msg_queue);
  82. static void ipi_cpu_stop(unsigned int cpu)
  83. {
  84. spin_lock(&stop_lock);
  85. printk(KERN_CRIT "CPU%u: stopping\n", cpu);
  86. dump_stack();
  87. spin_unlock(&stop_lock);
  88. cpu_clear(cpu, cpu_online_map);
  89. local_irq_disable();
  90. while (1)
  91. SSYNC();
  92. }
  93. static void ipi_flush_icache(void *info)
  94. {
  95. struct blackfin_flush_data *fdata = info;
  96. /* Invalidate the memory holding the bounds of the flushed region. */
  97. blackfin_dcache_invalidate_range((unsigned long)fdata,
  98. (unsigned long)fdata + sizeof(*fdata));
  99. blackfin_icache_flush_range(fdata->start, fdata->end);
  100. }
  101. static void ipi_call_function(unsigned int cpu, struct ipi_message *msg)
  102. {
  103. int wait;
  104. void (*func)(void *info);
  105. void *info;
  106. func = msg->call_struct.func;
  107. info = msg->call_struct.info;
  108. wait = msg->call_struct.wait;
  109. cpu_clear(cpu, msg->call_struct.pending);
  110. func(info);
  111. if (wait)
  112. cpu_clear(cpu, msg->call_struct.waitmask);
  113. else
  114. kfree(msg);
  115. }
  116. static irqreturn_t ipi_handler(int irq, void *dev_instance)
  117. {
  118. struct ipi_message *msg, *mg;
  119. struct ipi_message_queue *msg_queue;
  120. unsigned int cpu = smp_processor_id();
  121. platform_clear_ipi(cpu);
  122. msg_queue = &__get_cpu_var(ipi_msg_queue);
  123. msg_queue->count++;
  124. spin_lock(&msg_queue->lock);
  125. list_for_each_entry_safe(msg, mg, &msg_queue->head, list) {
  126. list_del(&msg->list);
  127. switch (msg->type) {
  128. case BFIN_IPI_RESCHEDULE:
  129. /* That's the easiest one; leave it to
  130. * return_from_int. */
  131. kfree(msg);
  132. break;
  133. case BFIN_IPI_CALL_FUNC:
  134. ipi_call_function(cpu, msg);
  135. break;
  136. case BFIN_IPI_CPU_STOP:
  137. ipi_cpu_stop(cpu);
  138. kfree(msg);
  139. break;
  140. default:
  141. printk(KERN_CRIT "CPU%u: Unknown IPI message \
  142. 0x%lx\n", cpu, msg->type);
  143. kfree(msg);
  144. break;
  145. }
  146. }
  147. spin_unlock(&msg_queue->lock);
  148. return IRQ_HANDLED;
  149. }
  150. static void ipi_queue_init(void)
  151. {
  152. unsigned int cpu;
  153. struct ipi_message_queue *msg_queue;
  154. for_each_possible_cpu(cpu) {
  155. msg_queue = &per_cpu(ipi_msg_queue, cpu);
  156. INIT_LIST_HEAD(&msg_queue->head);
  157. spin_lock_init(&msg_queue->lock);
  158. msg_queue->count = 0;
  159. }
  160. }
  161. int smp_call_function(void (*func)(void *info), void *info, int wait)
  162. {
  163. unsigned int cpu;
  164. cpumask_t callmap;
  165. unsigned long flags;
  166. struct ipi_message_queue *msg_queue;
  167. struct ipi_message *msg;
  168. callmap = cpu_online_map;
  169. cpu_clear(smp_processor_id(), callmap);
  170. if (cpus_empty(callmap))
  171. return 0;
  172. msg = kmalloc(sizeof(*msg), GFP_ATOMIC);
  173. INIT_LIST_HEAD(&msg->list);
  174. msg->call_struct.func = func;
  175. msg->call_struct.info = info;
  176. msg->call_struct.wait = wait;
  177. msg->call_struct.pending = callmap;
  178. msg->call_struct.waitmask = callmap;
  179. msg->type = BFIN_IPI_CALL_FUNC;
  180. for_each_cpu_mask(cpu, callmap) {
  181. msg_queue = &per_cpu(ipi_msg_queue, cpu);
  182. spin_lock_irqsave(&msg_queue->lock, flags);
  183. list_add(&msg->list, &msg_queue->head);
  184. spin_unlock_irqrestore(&msg_queue->lock, flags);
  185. platform_send_ipi_cpu(cpu);
  186. }
  187. if (wait) {
  188. while (!cpus_empty(msg->call_struct.waitmask))
  189. blackfin_dcache_invalidate_range(
  190. (unsigned long)(&msg->call_struct.waitmask),
  191. (unsigned long)(&msg->call_struct.waitmask));
  192. kfree(msg);
  193. }
  194. return 0;
  195. }
  196. EXPORT_SYMBOL_GPL(smp_call_function);
  197. int smp_call_function_single(int cpuid, void (*func) (void *info), void *info,
  198. int wait)
  199. {
  200. unsigned int cpu = cpuid;
  201. cpumask_t callmap;
  202. unsigned long flags;
  203. struct ipi_message_queue *msg_queue;
  204. struct ipi_message *msg;
  205. if (cpu_is_offline(cpu))
  206. return 0;
  207. cpus_clear(callmap);
  208. cpu_set(cpu, callmap);
  209. msg = kmalloc(sizeof(*msg), GFP_ATOMIC);
  210. INIT_LIST_HEAD(&msg->list);
  211. msg->call_struct.func = func;
  212. msg->call_struct.info = info;
  213. msg->call_struct.wait = wait;
  214. msg->call_struct.pending = callmap;
  215. msg->call_struct.waitmask = callmap;
  216. msg->type = BFIN_IPI_CALL_FUNC;
  217. msg_queue = &per_cpu(ipi_msg_queue, cpu);
  218. spin_lock_irqsave(&msg_queue->lock, flags);
  219. list_add(&msg->list, &msg_queue->head);
  220. spin_unlock_irqrestore(&msg_queue->lock, flags);
  221. platform_send_ipi_cpu(cpu);
  222. if (wait) {
  223. while (!cpus_empty(msg->call_struct.waitmask))
  224. blackfin_dcache_invalidate_range(
  225. (unsigned long)(&msg->call_struct.waitmask),
  226. (unsigned long)(&msg->call_struct.waitmask));
  227. kfree(msg);
  228. }
  229. return 0;
  230. }
  231. EXPORT_SYMBOL_GPL(smp_call_function_single);
  232. void smp_send_reschedule(int cpu)
  233. {
  234. unsigned long flags;
  235. struct ipi_message_queue *msg_queue;
  236. struct ipi_message *msg;
  237. if (cpu_is_offline(cpu))
  238. return;
  239. msg = kmalloc(sizeof(*msg), GFP_ATOMIC);
  240. memset(msg, 0, sizeof(msg));
  241. INIT_LIST_HEAD(&msg->list);
  242. msg->type = BFIN_IPI_RESCHEDULE;
  243. msg_queue = &per_cpu(ipi_msg_queue, cpu);
  244. spin_lock_irqsave(&msg_queue->lock, flags);
  245. list_add(&msg->list, &msg_queue->head);
  246. spin_unlock_irqrestore(&msg_queue->lock, flags);
  247. platform_send_ipi_cpu(cpu);
  248. return;
  249. }
  250. void smp_send_stop(void)
  251. {
  252. unsigned int cpu;
  253. cpumask_t callmap;
  254. unsigned long flags;
  255. struct ipi_message_queue *msg_queue;
  256. struct ipi_message *msg;
  257. callmap = cpu_online_map;
  258. cpu_clear(smp_processor_id(), callmap);
  259. if (cpus_empty(callmap))
  260. return;
  261. msg = kmalloc(sizeof(*msg), GFP_ATOMIC);
  262. memset(msg, 0, sizeof(msg));
  263. INIT_LIST_HEAD(&msg->list);
  264. msg->type = BFIN_IPI_CPU_STOP;
  265. for_each_cpu_mask(cpu, callmap) {
  266. msg_queue = &per_cpu(ipi_msg_queue, cpu);
  267. spin_lock_irqsave(&msg_queue->lock, flags);
  268. list_add(&msg->list, &msg_queue->head);
  269. spin_unlock_irqrestore(&msg_queue->lock, flags);
  270. platform_send_ipi_cpu(cpu);
  271. }
  272. return;
  273. }
  274. int __cpuinit __cpu_up(unsigned int cpu)
  275. {
  276. struct task_struct *idle;
  277. int ret;
  278. idle = fork_idle(cpu);
  279. if (IS_ERR(idle)) {
  280. printk(KERN_ERR "CPU%u: fork() failed\n", cpu);
  281. return PTR_ERR(idle);
  282. }
  283. secondary_stack = task_stack_page(idle) + THREAD_SIZE;
  284. smp_wmb();
  285. ret = platform_boot_secondary(cpu, idle);
  286. if (ret) {
  287. cpu_clear(cpu, cpu_present_map);
  288. printk(KERN_CRIT "CPU%u: processor failed to boot (%d)\n", cpu, ret);
  289. free_task(idle);
  290. } else
  291. cpu_set(cpu, cpu_online_map);
  292. secondary_stack = NULL;
  293. return ret;
  294. }
  295. static void __cpuinit setup_secondary(unsigned int cpu)
  296. {
  297. #ifndef CONFIG_TICK_SOURCE_SYSTMR0
  298. struct irq_desc *timer_desc;
  299. #endif
  300. unsigned long ilat;
  301. bfin_write_IMASK(0);
  302. CSYNC();
  303. ilat = bfin_read_ILAT();
  304. CSYNC();
  305. bfin_write_ILAT(ilat);
  306. CSYNC();
  307. /* Reserve the PDA space for the secondary CPU. */
  308. reserve_pda();
  309. /* Enable interrupt levels IVG7-15. IARs have been already
  310. * programmed by the boot CPU. */
  311. bfin_irq_flags |= IMASK_IVG15 |
  312. IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 |
  313. IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW;
  314. #ifdef CONFIG_TICK_SOURCE_SYSTMR0
  315. /* Power down the core timer, just to play safe. */
  316. bfin_write_TCNTL(0);
  317. /* system timer0 has been setup by CoreA. */
  318. #else
  319. timer_desc = irq_desc + IRQ_CORETMR;
  320. setup_core_timer();
  321. timer_desc->chip->enable(IRQ_CORETMR);
  322. #endif
  323. }
  324. void __cpuinit secondary_start_kernel(void)
  325. {
  326. unsigned int cpu = smp_processor_id();
  327. struct mm_struct *mm = &init_mm;
  328. if (_bfin_swrst & SWRST_DBL_FAULT_B) {
  329. printk(KERN_EMERG "CoreB Recovering from DOUBLE FAULT event\n");
  330. #ifdef CONFIG_DEBUG_DOUBLEFAULT
  331. printk(KERN_EMERG " While handling exception (EXCAUSE = 0x%x) at %pF\n",
  332. (int)init_saved_seqstat_coreb & SEQSTAT_EXCAUSE, init_saved_retx_coreb);
  333. printk(KERN_NOTICE " DCPLB_FAULT_ADDR: %pF\n", init_saved_dcplb_fault_addr_coreb);
  334. printk(KERN_NOTICE " ICPLB_FAULT_ADDR: %pF\n", init_saved_icplb_fault_addr_coreb);
  335. #endif
  336. printk(KERN_NOTICE " The instruction at %pF caused a double exception\n",
  337. init_retx_coreb);
  338. }
  339. /*
  340. * We want the D-cache to be enabled early, in case the atomic
  341. * support code emulates cache coherence (see
  342. * __ARCH_SYNC_CORE_DCACHE).
  343. */
  344. init_exception_vectors();
  345. bfin_setup_caches(cpu);
  346. local_irq_disable();
  347. /* Attach the new idle task to the global mm. */
  348. atomic_inc(&mm->mm_users);
  349. atomic_inc(&mm->mm_count);
  350. current->active_mm = mm;
  351. BUG_ON(current->mm); /* Can't be, but better be safe than sorry. */
  352. preempt_disable();
  353. setup_secondary(cpu);
  354. local_irq_enable();
  355. platform_secondary_init(cpu);
  356. cpu_idle();
  357. }
  358. void __init smp_prepare_boot_cpu(void)
  359. {
  360. }
  361. void __init smp_prepare_cpus(unsigned int max_cpus)
  362. {
  363. platform_prepare_cpus(max_cpus);
  364. ipi_queue_init();
  365. platform_request_ipi(&ipi_handler);
  366. }
  367. void __init smp_cpus_done(unsigned int max_cpus)
  368. {
  369. unsigned long bogosum = 0;
  370. unsigned int cpu;
  371. for_each_online_cpu(cpu)
  372. bogosum += per_cpu(cpu_data, cpu).loops_per_jiffy;
  373. printk(KERN_INFO "SMP: Total of %d processors activated "
  374. "(%lu.%02lu BogoMIPS).\n",
  375. num_online_cpus(),
  376. bogosum / (500000/HZ),
  377. (bogosum / (5000/HZ)) % 100);
  378. }
  379. void smp_icache_flush_range_others(unsigned long start, unsigned long end)
  380. {
  381. smp_flush_data.start = start;
  382. smp_flush_data.end = end;
  383. if (smp_call_function(&ipi_flush_icache, &smp_flush_data, 1))
  384. printk(KERN_WARNING "SMP: failed to run I-cache flush request on other CPUs\n");
  385. }
  386. EXPORT_SYMBOL_GPL(smp_icache_flush_range_others);
  387. #ifdef __ARCH_SYNC_CORE_DCACHE
  388. unsigned long barrier_mask __attribute__ ((__section__(".l2.bss")));
  389. void resync_core_dcache(void)
  390. {
  391. unsigned int cpu = get_cpu();
  392. blackfin_invalidate_entire_dcache();
  393. ++per_cpu(cpu_data, cpu).dcache_invld_count;
  394. put_cpu();
  395. }
  396. EXPORT_SYMBOL(resync_core_dcache);
  397. #endif