head.S 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137
  1. /*
  2. * File: arch/blackfin/mach-bf538/head.S
  3. * Based on:
  4. * Author: Jeff Dionne <jeff@uclinux.org> COPYRIGHT 1998 D. Jeff Dionne
  5. *
  6. * Created: 1998
  7. * Description: bf533 startup file
  8. *
  9. * Modified:
  10. * Copyright 2004-2006 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #include <linux/linkage.h>
  30. #include <linux/init.h>
  31. #include <asm/blackfin.h>
  32. #ifdef CONFIG_BFIN_KERNEL_CLOCK
  33. #include <asm/mach-common/clocks.h>
  34. #include <asm/mach/mem_init.h>
  35. #endif
  36. .section .l1.text
  37. #ifdef CONFIG_BFIN_KERNEL_CLOCK
  38. ENTRY(_start_dma_code)
  39. p0.h = hi(SIC_IWR0);
  40. p0.l = lo(SIC_IWR0);
  41. r0.l = 0x1;
  42. r0.h = 0x0;
  43. [p0] = r0;
  44. SSYNC;
  45. /*
  46. * Set PLL_CTL
  47. * - [14:09] = MSEL[5:0] : CLKIN / VCO multiplication factors
  48. * - [8] = BYPASS : BYPASS the PLL, run CLKIN into CCLK/SCLK
  49. * - [7] = output delay (add 200ps of delay to mem signals)
  50. * - [6] = input delay (add 200ps of input delay to mem signals)
  51. * - [5] = PDWN : 1=All Clocks off
  52. * - [3] = STOPCK : 1=Core Clock off
  53. * - [1] = PLL_OFF : 1=Disable Power to PLL
  54. * - [0] = DF : 1=Pass CLKIN/2 to PLL / 0=Pass CLKIN to PLL
  55. * all other bits set to zero
  56. */
  57. p0.h = hi(PLL_LOCKCNT);
  58. p0.l = lo(PLL_LOCKCNT);
  59. r0 = 0x300(Z);
  60. w[p0] = r0.l;
  61. ssync;
  62. P2.H = hi(EBIU_SDGCTL);
  63. P2.L = lo(EBIU_SDGCTL);
  64. R0 = [P2];
  65. BITSET (R0, 24);
  66. [P2] = R0;
  67. SSYNC;
  68. r0 = CONFIG_VCO_MULT & 63; /* Load the VCO multiplier */
  69. r0 = r0 << 9; /* Shift it over, */
  70. r1 = CLKIN_HALF; /* Do we need to divide CLKIN by 2?*/
  71. r0 = r1 | r0;
  72. r1 = PLL_BYPASS; /* Bypass the PLL? */
  73. r1 = r1 << 8; /* Shift it over */
  74. r0 = r1 | r0; /* add them all together */
  75. #ifdef ANOMALY_05000265
  76. BITSET(r0, 15); /* Add 250 mV of hysteresis to SPORT input pins */
  77. #endif
  78. p0.h = hi(PLL_CTL);
  79. p0.l = lo(PLL_CTL); /* Load the address */
  80. cli r2; /* Disable interrupts */
  81. ssync;
  82. w[p0] = r0.l; /* Set the value */
  83. idle; /* Wait for the PLL to stablize */
  84. sti r2; /* Enable interrupts */
  85. .Lcheck_again:
  86. p0.h = hi(PLL_STAT);
  87. p0.l = lo(PLL_STAT);
  88. R0 = W[P0](Z);
  89. CC = BITTST(R0,5);
  90. if ! CC jump .Lcheck_again;
  91. /* Configure SCLK & CCLK Dividers */
  92. r0 = (CONFIG_CCLK_ACT_DIV | CONFIG_SCLK_DIV);
  93. p0.h = hi(PLL_DIV);
  94. p0.l = lo(PLL_DIV);
  95. w[p0] = r0.l;
  96. ssync;
  97. p0.l = lo(EBIU_SDRRC);
  98. p0.h = hi(EBIU_SDRRC);
  99. r0 = mem_SDRRC;
  100. w[p0] = r0.l;
  101. ssync;
  102. P2.H = hi(EBIU_SDGCTL);
  103. P2.L = lo(EBIU_SDGCTL);
  104. R0 = [P2];
  105. BITCLR (R0, 24);
  106. p0.h = hi(EBIU_SDSTAT);
  107. p0.l = lo(EBIU_SDSTAT);
  108. r2.l = w[p0];
  109. cc = bittst(r2,3);
  110. if !cc jump .Lskip;
  111. NOP;
  112. BITSET (R0, 23);
  113. .Lskip:
  114. [P2] = R0;
  115. SSYNC;
  116. R0.L = lo(mem_SDGCTL);
  117. R0.H = hi(mem_SDGCTL);
  118. R1 = [p2];
  119. R1 = R1 | R0;
  120. [P2] = R1;
  121. SSYNC;
  122. RTS;
  123. ENDPROC(_start_dma_code)
  124. #endif /* CONFIG_BFIN_KERNEL_CLOCK */