cplbinit.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108
  1. /*
  2. * Blackfin CPLB initialization
  3. *
  4. * Copyright 2004-2007 Analog Devices Inc.
  5. *
  6. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, see the file COPYING, or write
  20. * to the Free Software Foundation, Inc.,
  21. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. */
  23. #include <linux/module.h>
  24. #include <asm/blackfin.h>
  25. #include <asm/cplb.h>
  26. #include <asm/cplbinit.h>
  27. #if ANOMALY_05000263
  28. # error the MPU will not function safely while Anomaly 05000263 applies
  29. #endif
  30. struct cplb_entry icplb_tbl[NR_CPUS][MAX_CPLBS];
  31. struct cplb_entry dcplb_tbl[NR_CPUS][MAX_CPLBS];
  32. int first_switched_icplb, first_switched_dcplb;
  33. int first_mask_dcplb;
  34. void __init generate_cplb_tables_cpu(unsigned int cpu)
  35. {
  36. int i_d, i_i;
  37. unsigned long addr;
  38. unsigned long d_data, i_data;
  39. unsigned long d_cache = 0, i_cache = 0;
  40. printk(KERN_INFO "MPU: setting up cplb tables with memory protection\n");
  41. #ifdef CONFIG_BFIN_ICACHE
  42. i_cache = CPLB_L1_CHBL | ANOMALY_05000158_WORKAROUND;
  43. #endif
  44. #ifdef CONFIG_BFIN_DCACHE
  45. d_cache = CPLB_L1_CHBL;
  46. #ifdef CONFIG_BFIN_WT
  47. d_cache |= CPLB_L1_AOW | CPLB_WT;
  48. #endif
  49. #endif
  50. i_d = i_i = 0;
  51. /* Set up the zero page. */
  52. dcplb_tbl[cpu][i_d].addr = 0;
  53. dcplb_tbl[cpu][i_d++].data = SDRAM_OOPS | PAGE_SIZE_1KB;
  54. #if 0
  55. icplb_tbl[cpu][i_i].addr = 0;
  56. icplb_tbl[cpu][i_i++].data = i_cache | CPLB_USER_RD | PAGE_SIZE_4KB;
  57. #endif
  58. /* Cover kernel memory with 4M pages. */
  59. addr = 0;
  60. d_data = d_cache | CPLB_SUPV_WR | CPLB_VALID | PAGE_SIZE_4MB | CPLB_DIRTY;
  61. i_data = i_cache | CPLB_VALID | CPLB_PORTPRIO | PAGE_SIZE_4MB;
  62. for (; addr < memory_start; addr += 4 * 1024 * 1024) {
  63. dcplb_tbl[cpu][i_d].addr = addr;
  64. dcplb_tbl[cpu][i_d++].data = d_data;
  65. icplb_tbl[cpu][i_i].addr = addr;
  66. icplb_tbl[cpu][i_i++].data = i_data | (addr == 0 ? CPLB_USER_RD : 0);
  67. }
  68. /* Cover L1 memory. One 4M area for code and data each is enough. */
  69. #if L1_DATA_A_LENGTH > 0 || L1_DATA_B_LENGTH > 0
  70. dcplb_tbl[cpu][i_d].addr = get_l1_data_a_start_cpu(cpu);
  71. dcplb_tbl[cpu][i_d++].data = L1_DMEMORY | PAGE_SIZE_4MB;
  72. #endif
  73. #if L1_CODE_LENGTH > 0
  74. icplb_tbl[cpu][i_i].addr = get_l1_code_start_cpu(cpu);
  75. icplb_tbl[cpu][i_i++].data = L1_IMEMORY | PAGE_SIZE_4MB;
  76. #endif
  77. /* Cover L2 memory */
  78. #if L2_LENGTH > 0
  79. dcplb_tbl[cpu][i_d].addr = L2_START;
  80. dcplb_tbl[cpu][i_d++].data = L2_DMEMORY | PAGE_SIZE_1MB;
  81. icplb_tbl[cpu][i_i].addr = L2_START;
  82. icplb_tbl[cpu][i_i++].data = L2_IMEMORY | PAGE_SIZE_1MB;
  83. #endif
  84. first_mask_dcplb = i_d;
  85. first_switched_dcplb = i_d + (1 << page_mask_order);
  86. first_switched_icplb = i_i;
  87. while (i_d < MAX_CPLBS)
  88. dcplb_tbl[cpu][i_d++].data = 0;
  89. while (i_i < MAX_CPLBS)
  90. icplb_tbl[cpu][i_i++].data = 0;
  91. }