mx27.h 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  17. * MA 02110-1301, USA.
  18. */
  19. #ifndef __ASM_ARCH_MXC_MX27_H__
  20. #define __ASM_ARCH_MXC_MX27_H__
  21. #ifndef __ASM_ARCH_MXC_HARDWARE_H__
  22. #error "Do not include directly."
  23. #endif
  24. /* IRAM */
  25. #define IRAM_BASE_ADDR 0xFFFF4C00 /* internal ram */
  26. /* Register offests */
  27. #define AIPI_BASE_ADDR 0x10000000
  28. #define AIPI_BASE_ADDR_VIRT 0xF4000000
  29. #define AIPI_SIZE SZ_1M
  30. #define DMA_BASE_ADDR (AIPI_BASE_ADDR + 0x01000)
  31. #define WDOG_BASE_ADDR (AIPI_BASE_ADDR + 0x02000)
  32. #define GPT1_BASE_ADDR (AIPI_BASE_ADDR + 0x03000)
  33. #define GPT2_BASE_ADDR (AIPI_BASE_ADDR + 0x04000)
  34. #define GPT3_BASE_ADDR (AIPI_BASE_ADDR + 0x05000)
  35. #define PWM_BASE_ADDR (AIPI_BASE_ADDR + 0x06000)
  36. #define RTC_BASE_ADDR (AIPI_BASE_ADDR + 0x07000)
  37. #define KPP_BASE_ADDR (AIPI_BASE_ADDR + 0x08000)
  38. #define OWIRE_BASE_ADDR (AIPI_BASE_ADDR + 0x09000)
  39. #define UART1_BASE_ADDR (AIPI_BASE_ADDR + 0x0A000)
  40. #define UART2_BASE_ADDR (AIPI_BASE_ADDR + 0x0B000)
  41. #define UART3_BASE_ADDR (AIPI_BASE_ADDR + 0x0C000)
  42. #define UART4_BASE_ADDR (AIPI_BASE_ADDR + 0x0D000)
  43. #define CSPI1_BASE_ADDR (AIPI_BASE_ADDR + 0x0E000)
  44. #define CSPI2_BASE_ADDR (AIPI_BASE_ADDR + 0x0F000)
  45. #define SSI1_BASE_ADDR (AIPI_BASE_ADDR + 0x10000)
  46. #define SSI2_BASE_ADDR (AIPI_BASE_ADDR + 0x11000)
  47. #define I2C_BASE_ADDR (AIPI_BASE_ADDR + 0x12000)
  48. #define SDHC1_BASE_ADDR (AIPI_BASE_ADDR + 0x13000)
  49. #define SDHC2_BASE_ADDR (AIPI_BASE_ADDR + 0x14000)
  50. #define GPIO_BASE_ADDR (AIPI_BASE_ADDR + 0x15000)
  51. #define AUDMUX_BASE_ADDR (AIPI_BASE_ADDR + 0x16000)
  52. #define CSPI3_BASE_ADDR (AIPI_BASE_ADDR + 0x17000)
  53. #define MSHC_BASE_ADDR (AIPI_BASE_ADDR + 0x18000)
  54. #define GPT5_BASE_ADDR (AIPI_BASE_ADDR + 0x19000)
  55. #define GPT4_BASE_ADDR (AIPI_BASE_ADDR + 0x1A000)
  56. #define UART5_BASE_ADDR (AIPI_BASE_ADDR + 0x1B000)
  57. #define UART6_BASE_ADDR (AIPI_BASE_ADDR + 0x1C000)
  58. #define I2C2_BASE_ADDR (AIPI_BASE_ADDR + 0x1D000)
  59. #define SDHC3_BASE_ADDR (AIPI_BASE_ADDR + 0x1E000)
  60. #define GPT6_BASE_ADDR (AIPI_BASE_ADDR + 0x1F000)
  61. #define LCDC_BASE_ADDR (AIPI_BASE_ADDR + 0x21000)
  62. #define SLCDC_BASE_ADDR (AIPI_BASE_ADDR + 0x22000)
  63. #define VPU_BASE_ADDR (AIPI_BASE_ADDR + 0x23000)
  64. #define USBOTG_BASE_ADDR (AIPI_BASE_ADDR + 0x24000)
  65. /* for mx27*/
  66. #define OTG_BASE_ADDR USBOTG_BASE_ADDR
  67. #define SAHARA_BASE_ADDR (AIPI_BASE_ADDR + 0x25000)
  68. #define EMMA_PP_BASE_ADDR (AIPI_BASE_ADDR + 0x26000)
  69. #define EMMA_PRP_BASE_ADDR (AIPI_BASE_ADDR + 0x26400)
  70. #define CCM_BASE_ADDR (AIPI_BASE_ADDR + 0x27000)
  71. #define SYSCTRL_BASE_ADDR (AIPI_BASE_ADDR + 0x27800)
  72. #define IIM_BASE_ADDR (AIPI_BASE_ADDR + 0x28000)
  73. #define RTIC_BASE_ADDR (AIPI_BASE_ADDR + 0x2A000)
  74. #define FEC_BASE_ADDR (AIPI_BASE_ADDR + 0x2B000)
  75. #define SCC_BASE_ADDR (AIPI_BASE_ADDR + 0x2C000)
  76. #define ETB_BASE_ADDR (AIPI_BASE_ADDR + 0x3B000)
  77. #define ETB_RAM_BASE_ADDR (AIPI_BASE_ADDR + 0x3C000)
  78. #define JAM_BASE_ADDR (AIPI_BASE_ADDR + 0x3E000)
  79. #define MAX_BASE_ADDR (AIPI_BASE_ADDR + 0x3F000)
  80. /* ROMP and AVIC */
  81. #define ROMP_BASE_ADDR 0x10041000
  82. #define AVIC_BASE_ADDR 0x10040000
  83. #define SAHB1_BASE_ADDR 0x80000000
  84. #define SAHB1_BASE_ADDR_VIRT 0xF4100000
  85. #define SAHB1_SIZE SZ_1M
  86. #define CSI_BASE_ADDR (SAHB1_BASE_ADDR + 0x0000)
  87. #define ATA_BASE_ADDR (SAHB1_BASE_ADDR + 0x1000)
  88. /* NAND, SDRAM, WEIM, M3IF, EMI controllers */
  89. #define X_MEMC_BASE_ADDR 0xD8000000
  90. #define X_MEMC_BASE_ADDR_VIRT 0xF4200000
  91. #define X_MEMC_SIZE SZ_1M
  92. #define NFC_BASE_ADDR (X_MEMC_BASE_ADDR)
  93. #define SDRAMC_BASE_ADDR (X_MEMC_BASE_ADDR + 0x1000)
  94. #define WEIM_BASE_ADDR (X_MEMC_BASE_ADDR + 0x2000)
  95. #define M3IF_BASE_ADDR (X_MEMC_BASE_ADDR + 0x3000)
  96. #define PCMCIA_CTL_BASE_ADDR (X_MEMC_BASE_ADDR + 0x4000)
  97. /* Memory regions and CS */
  98. #define SDRAM_BASE_ADDR 0xA0000000
  99. #define CSD1_BASE_ADDR 0xB0000000
  100. #define CS0_BASE_ADDR 0xC0000000
  101. #define CS1_BASE_ADDR 0xC8000000
  102. #define CS2_BASE_ADDR 0xD0000000
  103. #define CS3_BASE_ADDR 0xD2000000
  104. #define CS4_BASE_ADDR 0xD4000000
  105. #define CS5_BASE_ADDR 0xD6000000
  106. #define PCMCIA_MEM_BASE_ADDR 0xDC000000
  107. /*
  108. * This macro defines the physical to virtual address mapping for all the
  109. * peripheral modules. It is used by passing in the physical address as x
  110. * and returning the virtual address. If the physical address is not mapped,
  111. * it returns 0xDEADBEEF
  112. */
  113. #define IO_ADDRESS(x) \
  114. (void __iomem *) \
  115. (((x >= AIPI_BASE_ADDR) && (x < (AIPI_BASE_ADDR + AIPI_SIZE))) ? \
  116. AIPI_IO_ADDRESS(x) : \
  117. ((x >= SAHB1_BASE_ADDR) && (x < (SAHB1_BASE_ADDR + SAHB1_SIZE))) ? \
  118. SAHB1_IO_ADDRESS(x) : \
  119. ((x >= X_MEMC_BASE_ADDR) && (x < (X_MEMC_BASE_ADDR + X_MEMC_SIZE))) ? \
  120. X_MEMC_IO_ADDRESS(x) : 0xDEADBEEF)
  121. /* define the address mapping macros: in physical address order */
  122. #define AIPI_IO_ADDRESS(x) \
  123. (((x) - AIPI_BASE_ADDR) + AIPI_BASE_ADDR_VIRT)
  124. #define AVIC_IO_ADDRESS(x) AIPI_IO_ADDRESS(x)
  125. #define SAHB1_IO_ADDRESS(x) \
  126. (((x) - SAHB1_BASE_ADDR) + SAHB1_BASE_ADDR_VIRT)
  127. #define CS4_IO_ADDRESS(x) \
  128. (((x) - CS4_BASE_ADDR) + CS4_BASE_ADDR_VIRT)
  129. #define X_MEMC_IO_ADDRESS(x) \
  130. (((x) - X_MEMC_BASE_ADDR) + X_MEMC_BASE_ADDR_VIRT)
  131. #define PCMCIA_IO_ADDRESS(x) \
  132. (((x) - X_MEMC_BASE_ADDR) + X_MEMC_BASE_ADDR_VIRT)
  133. /* fixed interrput numbers */
  134. #define MXC_INT_CCM 63
  135. #define MXC_INT_IIM 62
  136. #define MXC_INT_LCDC 61
  137. #define MXC_INT_SLCDC 60
  138. #define MXC_INT_SAHARA 59
  139. #define MXC_INT_SCC_SCM 58
  140. #define MXC_INT_SCC_SMN 57
  141. #define MXC_INT_USB3 56
  142. #define MXC_INT_USB2 55
  143. #define MXC_INT_USB1 54
  144. #define MXC_INT_VPU 53
  145. #define MXC_INT_EMMAPP 52
  146. #define MXC_INT_EMMAPRP 51
  147. #define MXC_INT_FEC 50
  148. #define MXC_INT_UART5 49
  149. #define MXC_INT_UART6 48
  150. #define MXC_INT_DMACH15 47
  151. #define MXC_INT_DMACH14 46
  152. #define MXC_INT_DMACH13 45
  153. #define MXC_INT_DMACH12 44
  154. #define MXC_INT_DMACH11 43
  155. #define MXC_INT_DMACH10 42
  156. #define MXC_INT_DMACH9 41
  157. #define MXC_INT_DMACH8 40
  158. #define MXC_INT_DMACH7 39
  159. #define MXC_INT_DMACH6 38
  160. #define MXC_INT_DMACH5 37
  161. #define MXC_INT_DMACH4 36
  162. #define MXC_INT_DMACH3 35
  163. #define MXC_INT_DMACH2 34
  164. #define MXC_INT_DMACH1 33
  165. #define MXC_INT_DMACH0 32
  166. #define MXC_INT_CSI 31
  167. #define MXC_INT_ATA 30
  168. #define MXC_INT_NANDFC 29
  169. #define MXC_INT_PCMCIA 28
  170. #define MXC_INT_WDOG 27
  171. #define MXC_INT_GPT1 26
  172. #define MXC_INT_GPT2 25
  173. #define MXC_INT_GPT3 24
  174. #define MXC_INT_GPT INT_GPT1
  175. #define MXC_INT_PWM 23
  176. #define MXC_INT_RTC 22
  177. #define MXC_INT_KPP 21
  178. #define MXC_INT_UART1 20
  179. #define MXC_INT_UART2 19
  180. #define MXC_INT_UART3 18
  181. #define MXC_INT_UART4 17
  182. #define MXC_INT_CSPI1 16
  183. #define MXC_INT_CSPI2 15
  184. #define MXC_INT_SSI1 14
  185. #define MXC_INT_SSI2 13
  186. #define MXC_INT_I2C 12
  187. #define MXC_INT_SDHC1 11
  188. #define MXC_INT_SDHC2 10
  189. #define MXC_INT_SDHC3 9
  190. #define MXC_INT_GPIO 8
  191. #define MXC_INT_SDHC 7
  192. #define MXC_INT_CSPI3 6
  193. #define MXC_INT_RTIC 5
  194. #define MXC_INT_GPT4 4
  195. #define MXC_INT_GPT5 3
  196. #define MXC_INT_GPT6 2
  197. #define MXC_INT_I2C2 1
  198. /* fixed DMA request numbers */
  199. #define DMA_REQ_NFC 37
  200. #define DMA_REQ_SDHC3 36
  201. #define DMA_REQ_UART6_RX 35
  202. #define DMA_REQ_UART6_TX 34
  203. #define DMA_REQ_UART5_RX 33
  204. #define DMA_REQ_UART5_TX 32
  205. #define DMA_REQ_CSI_RX 31
  206. #define DMA_REQ_CSI_STAT 30
  207. #define DMA_REQ_ATA_RCV 29
  208. #define DMA_REQ_ATA_TX 28
  209. #define DMA_REQ_UART1_TX 27
  210. #define DMA_REQ_UART1_RX 26
  211. #define DMA_REQ_UART2_TX 25
  212. #define DMA_REQ_UART2_RX 24
  213. #define DMA_REQ_UART3_TX 23
  214. #define DMA_REQ_UART3_RX 22
  215. #define DMA_REQ_UART4_TX 21
  216. #define DMA_REQ_UART4_RX 20
  217. #define DMA_REQ_CSPI1_TX 19
  218. #define DMA_REQ_CSPI1_RX 18
  219. #define DMA_REQ_CSPI2_TX 17
  220. #define DMA_REQ_CSPI2_RX 16
  221. #define DMA_REQ_SSI1_TX1 15
  222. #define DMA_REQ_SSI1_RX1 14
  223. #define DMA_REQ_SSI1_TX0 13
  224. #define DMA_REQ_SSI1_RX0 12
  225. #define DMA_REQ_SSI2_TX1 11
  226. #define DMA_REQ_SSI2_RX1 10
  227. #define DMA_REQ_SSI2_TX0 9
  228. #define DMA_REQ_SSI2_RX0 8
  229. #define DMA_REQ_SDHC1 7
  230. #define DMA_REQ_SDHC2 6
  231. #define DMA_REQ_MSHC 4
  232. #define DMA_REQ_EXT 3
  233. #define DMA_REQ_CSPI3_TX 2
  234. #define DMA_REQ_CSPI3_RX 1
  235. /* silicon revisions specific to i.MX27 */
  236. #define CHIP_REV_1_0 0x00
  237. #define CHIP_REV_2_0 0x01
  238. #ifndef __ASSEMBLY__
  239. extern int mx27_revision(void);
  240. #endif
  241. /* gpio and gpio based interrupt handling */
  242. #define GPIO_DR 0x1C
  243. #define GPIO_GDIR 0x00
  244. #define GPIO_PSR 0x24
  245. #define GPIO_ICR1 0x28
  246. #define GPIO_ICR2 0x2C
  247. #define GPIO_IMR 0x30
  248. #define GPIO_ISR 0x34
  249. #define GPIO_INT_LOW_LEV 0x3
  250. #define GPIO_INT_HIGH_LEV 0x2
  251. #define GPIO_INT_RISE_EDGE 0x0
  252. #define GPIO_INT_FALL_EDGE 0x1
  253. #define GPIO_INT_NONE 0x4
  254. /* Mandatory defines used globally */
  255. /* this is an i.MX27 CPU */
  256. #define cpu_is_mx27() (1)
  257. /* this CPU supports up to 192 GPIOs (don't forget the baseboard!) */
  258. #define ARCH_NR_GPIOS (192 + 16)
  259. #endif /* __ASM_ARCH_MXC_MX27_H__ */