Kconfig 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719
  1. comment "Processor Type"
  2. config CPU_32
  3. bool
  4. default y
  5. # Select CPU types depending on the architecture selected. This selects
  6. # which CPUs we support in the kernel image, and the compiler instruction
  7. # optimiser behaviour.
  8. # ARM610
  9. config CPU_ARM610
  10. bool "Support ARM610 processor" if ARCH_RPC
  11. select CPU_32v3
  12. select CPU_CACHE_V3
  13. select CPU_CACHE_VIVT
  14. select CPU_CP15_MMU
  15. select CPU_COPY_V3 if MMU
  16. select CPU_TLB_V3 if MMU
  17. select CPU_PABRT_NOIFAR
  18. help
  19. The ARM610 is the successor to the ARM3 processor
  20. and was produced by VLSI Technology Inc.
  21. Say Y if you want support for the ARM610 processor.
  22. Otherwise, say N.
  23. # ARM7TDMI
  24. config CPU_ARM7TDMI
  25. bool "Support ARM7TDMI processor"
  26. depends on !MMU
  27. select CPU_32v4T
  28. select CPU_ABRT_LV4T
  29. select CPU_PABRT_NOIFAR
  30. select CPU_CACHE_V4
  31. help
  32. A 32-bit RISC microprocessor based on the ARM7 processor core
  33. which has no memory control unit and cache.
  34. Say Y if you want support for the ARM7TDMI processor.
  35. Otherwise, say N.
  36. # ARM710
  37. config CPU_ARM710
  38. bool "Support ARM710 processor" if ARCH_RPC
  39. select CPU_32v3
  40. select CPU_CACHE_V3
  41. select CPU_CACHE_VIVT
  42. select CPU_CP15_MMU
  43. select CPU_COPY_V3 if MMU
  44. select CPU_TLB_V3 if MMU
  45. select CPU_PABRT_NOIFAR
  46. help
  47. A 32-bit RISC microprocessor based on the ARM7 processor core
  48. designed by Advanced RISC Machines Ltd. The ARM710 is the
  49. successor to the ARM610 processor. It was released in
  50. July 1994 by VLSI Technology Inc.
  51. Say Y if you want support for the ARM710 processor.
  52. Otherwise, say N.
  53. # ARM720T
  54. config CPU_ARM720T
  55. bool "Support ARM720T processor" if ARCH_INTEGRATOR
  56. select CPU_32v4T
  57. select CPU_ABRT_LV4T
  58. select CPU_PABRT_NOIFAR
  59. select CPU_CACHE_V4
  60. select CPU_CACHE_VIVT
  61. select CPU_CP15_MMU
  62. select CPU_COPY_V4WT if MMU
  63. select CPU_TLB_V4WT if MMU
  64. help
  65. A 32-bit RISC processor with 8kByte Cache, Write Buffer and
  66. MMU built around an ARM7TDMI core.
  67. Say Y if you want support for the ARM720T processor.
  68. Otherwise, say N.
  69. # ARM740T
  70. config CPU_ARM740T
  71. bool "Support ARM740T processor" if ARCH_INTEGRATOR
  72. depends on !MMU
  73. select CPU_32v4T
  74. select CPU_ABRT_LV4T
  75. select CPU_PABRT_NOIFAR
  76. select CPU_CACHE_V3 # although the core is v4t
  77. select CPU_CP15_MPU
  78. help
  79. A 32-bit RISC processor with 8KB cache or 4KB variants,
  80. write buffer and MPU(Protection Unit) built around
  81. an ARM7TDMI core.
  82. Say Y if you want support for the ARM740T processor.
  83. Otherwise, say N.
  84. # ARM9TDMI
  85. config CPU_ARM9TDMI
  86. bool "Support ARM9TDMI processor"
  87. depends on !MMU
  88. select CPU_32v4T
  89. select CPU_ABRT_NOMMU
  90. select CPU_PABRT_NOIFAR
  91. select CPU_CACHE_V4
  92. help
  93. A 32-bit RISC microprocessor based on the ARM9 processor core
  94. which has no memory control unit and cache.
  95. Say Y if you want support for the ARM9TDMI processor.
  96. Otherwise, say N.
  97. # ARM920T
  98. config CPU_ARM920T
  99. bool "Support ARM920T processor" if ARCH_INTEGRATOR
  100. select CPU_32v4T
  101. select CPU_ABRT_EV4T
  102. select CPU_PABRT_NOIFAR
  103. select CPU_CACHE_V4WT
  104. select CPU_CACHE_VIVT
  105. select CPU_CP15_MMU
  106. select CPU_COPY_V4WB if MMU
  107. select CPU_TLB_V4WBI if MMU
  108. help
  109. The ARM920T is licensed to be produced by numerous vendors,
  110. and is used in the Maverick EP9312 and the Samsung S3C2410.
  111. More information on the Maverick EP9312 at
  112. <http://linuxdevices.com/products/PD2382866068.html>.
  113. Say Y if you want support for the ARM920T processor.
  114. Otherwise, say N.
  115. # ARM922T
  116. config CPU_ARM922T
  117. bool "Support ARM922T processor" if ARCH_INTEGRATOR
  118. select CPU_32v4T
  119. select CPU_ABRT_EV4T
  120. select CPU_PABRT_NOIFAR
  121. select CPU_CACHE_V4WT
  122. select CPU_CACHE_VIVT
  123. select CPU_CP15_MMU
  124. select CPU_COPY_V4WB if MMU
  125. select CPU_TLB_V4WBI if MMU
  126. help
  127. The ARM922T is a version of the ARM920T, but with smaller
  128. instruction and data caches. It is used in Altera's
  129. Excalibur XA device family and Micrel's KS8695 Centaur.
  130. Say Y if you want support for the ARM922T processor.
  131. Otherwise, say N.
  132. # ARM925T
  133. config CPU_ARM925T
  134. bool "Support ARM925T processor" if ARCH_OMAP1
  135. select CPU_32v4T
  136. select CPU_ABRT_EV4T
  137. select CPU_PABRT_NOIFAR
  138. select CPU_CACHE_V4WT
  139. select CPU_CACHE_VIVT
  140. select CPU_CP15_MMU
  141. select CPU_COPY_V4WB if MMU
  142. select CPU_TLB_V4WBI if MMU
  143. help
  144. The ARM925T is a mix between the ARM920T and ARM926T, but with
  145. different instruction and data caches. It is used in TI's OMAP
  146. device family.
  147. Say Y if you want support for the ARM925T processor.
  148. Otherwise, say N.
  149. # ARM926T
  150. config CPU_ARM926T
  151. bool "Support ARM926T processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB
  152. select CPU_32v5
  153. select CPU_ABRT_EV5TJ
  154. select CPU_PABRT_NOIFAR
  155. select CPU_CACHE_VIVT
  156. select CPU_CP15_MMU
  157. select CPU_COPY_V4WB if MMU
  158. select CPU_TLB_V4WBI if MMU
  159. help
  160. This is a variant of the ARM920. It has slightly different
  161. instruction sequences for cache and TLB operations. Curiously,
  162. there is no documentation on it at the ARM corporate website.
  163. Say Y if you want support for the ARM926T processor.
  164. Otherwise, say N.
  165. # ARM940T
  166. config CPU_ARM940T
  167. bool "Support ARM940T processor" if ARCH_INTEGRATOR
  168. depends on !MMU
  169. select CPU_32v4T
  170. select CPU_ABRT_NOMMU
  171. select CPU_PABRT_NOIFAR
  172. select CPU_CACHE_VIVT
  173. select CPU_CP15_MPU
  174. help
  175. ARM940T is a member of the ARM9TDMI family of general-
  176. purpose microprocessors with MPU and separate 4KB
  177. instruction and 4KB data cases, each with a 4-word line
  178. length.
  179. Say Y if you want support for the ARM940T processor.
  180. Otherwise, say N.
  181. # ARM946E-S
  182. config CPU_ARM946E
  183. bool "Support ARM946E-S processor" if ARCH_INTEGRATOR
  184. depends on !MMU
  185. select CPU_32v5
  186. select CPU_ABRT_NOMMU
  187. select CPU_PABRT_NOIFAR
  188. select CPU_CACHE_VIVT
  189. select CPU_CP15_MPU
  190. help
  191. ARM946E-S is a member of the ARM9E-S family of high-
  192. performance, 32-bit system-on-chip processor solutions.
  193. The TCM and ARMv5TE 32-bit instruction set is supported.
  194. Say Y if you want support for the ARM946E-S processor.
  195. Otherwise, say N.
  196. # ARM1020 - needs validating
  197. config CPU_ARM1020
  198. bool "Support ARM1020T (rev 0) processor" if ARCH_INTEGRATOR
  199. select CPU_32v5
  200. select CPU_ABRT_EV4T
  201. select CPU_PABRT_NOIFAR
  202. select CPU_CACHE_V4WT
  203. select CPU_CACHE_VIVT
  204. select CPU_CP15_MMU
  205. select CPU_COPY_V4WB if MMU
  206. select CPU_TLB_V4WBI if MMU
  207. help
  208. The ARM1020 is the 32K cached version of the ARM10 processor,
  209. with an addition of a floating-point unit.
  210. Say Y if you want support for the ARM1020 processor.
  211. Otherwise, say N.
  212. # ARM1020E - needs validating
  213. config CPU_ARM1020E
  214. bool "Support ARM1020E processor" if ARCH_INTEGRATOR
  215. select CPU_32v5
  216. select CPU_ABRT_EV4T
  217. select CPU_PABRT_NOIFAR
  218. select CPU_CACHE_V4WT
  219. select CPU_CACHE_VIVT
  220. select CPU_CP15_MMU
  221. select CPU_COPY_V4WB if MMU
  222. select CPU_TLB_V4WBI if MMU
  223. depends on n
  224. # ARM1022E
  225. config CPU_ARM1022
  226. bool "Support ARM1022E processor" if ARCH_INTEGRATOR
  227. select CPU_32v5
  228. select CPU_ABRT_EV4T
  229. select CPU_PABRT_NOIFAR
  230. select CPU_CACHE_VIVT
  231. select CPU_CP15_MMU
  232. select CPU_COPY_V4WB if MMU # can probably do better
  233. select CPU_TLB_V4WBI if MMU
  234. help
  235. The ARM1022E is an implementation of the ARMv5TE architecture
  236. based upon the ARM10 integer core with a 16KiB L1 Harvard cache,
  237. embedded trace macrocell, and a floating-point unit.
  238. Say Y if you want support for the ARM1022E processor.
  239. Otherwise, say N.
  240. # ARM1026EJ-S
  241. config CPU_ARM1026
  242. bool "Support ARM1026EJ-S processor" if ARCH_INTEGRATOR
  243. select CPU_32v5
  244. select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10
  245. select CPU_PABRT_NOIFAR
  246. select CPU_CACHE_VIVT
  247. select CPU_CP15_MMU
  248. select CPU_COPY_V4WB if MMU # can probably do better
  249. select CPU_TLB_V4WBI if MMU
  250. help
  251. The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture
  252. based upon the ARM10 integer core.
  253. Say Y if you want support for the ARM1026EJ-S processor.
  254. Otherwise, say N.
  255. # SA110
  256. config CPU_SA110
  257. bool "Support StrongARM(R) SA-110 processor" if ARCH_RPC
  258. select CPU_32v3 if ARCH_RPC
  259. select CPU_32v4 if !ARCH_RPC
  260. select CPU_ABRT_EV4
  261. select CPU_PABRT_NOIFAR
  262. select CPU_CACHE_V4WB
  263. select CPU_CACHE_VIVT
  264. select CPU_CP15_MMU
  265. select CPU_COPY_V4WB if MMU
  266. select CPU_TLB_V4WB if MMU
  267. help
  268. The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and
  269. is available at five speeds ranging from 100 MHz to 233 MHz.
  270. More information is available at
  271. <http://developer.intel.com/design/strong/sa110.htm>.
  272. Say Y if you want support for the SA-110 processor.
  273. Otherwise, say N.
  274. # SA1100
  275. config CPU_SA1100
  276. bool
  277. select CPU_32v4
  278. select CPU_ABRT_EV4
  279. select CPU_PABRT_NOIFAR
  280. select CPU_CACHE_V4WB
  281. select CPU_CACHE_VIVT
  282. select CPU_CP15_MMU
  283. select CPU_TLB_V4WB if MMU
  284. # XScale
  285. config CPU_XSCALE
  286. bool
  287. select CPU_32v5
  288. select CPU_ABRT_EV5T
  289. select CPU_PABRT_NOIFAR
  290. select CPU_CACHE_VIVT
  291. select CPU_CP15_MMU
  292. select CPU_TLB_V4WBI if MMU
  293. # XScale Core Version 3
  294. config CPU_XSC3
  295. bool
  296. select CPU_32v5
  297. select CPU_ABRT_EV5T
  298. select CPU_PABRT_NOIFAR
  299. select CPU_CACHE_VIVT
  300. select CPU_CP15_MMU
  301. select CPU_TLB_V4WBI if MMU
  302. select IO_36
  303. # Feroceon
  304. config CPU_FEROCEON
  305. bool
  306. select CPU_32v5
  307. select CPU_ABRT_EV5T
  308. select CPU_PABRT_NOIFAR
  309. select CPU_CACHE_VIVT
  310. select CPU_CP15_MMU
  311. select CPU_COPY_FEROCEON if MMU
  312. select CPU_TLB_FEROCEON if MMU
  313. config CPU_FEROCEON_OLD_ID
  314. bool "Accept early Feroceon cores with an ARM926 ID"
  315. depends on CPU_FEROCEON && !CPU_ARM926T
  316. default y
  317. help
  318. This enables the usage of some old Feroceon cores
  319. for which the CPU ID is equal to the ARM926 ID.
  320. Relevant for Feroceon-1850 and early Feroceon-2850.
  321. # ARMv6
  322. config CPU_V6
  323. bool "Support ARM V6 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB
  324. select CPU_32v6
  325. select CPU_ABRT_EV6
  326. select CPU_PABRT_NOIFAR
  327. select CPU_CACHE_V6
  328. select CPU_CACHE_VIPT
  329. select CPU_CP15_MMU
  330. select CPU_HAS_ASID if MMU
  331. select CPU_COPY_V6 if MMU
  332. select CPU_TLB_V6 if MMU
  333. # ARMv6k
  334. config CPU_32v6K
  335. bool "Support ARM V6K processor extensions" if !SMP
  336. depends on CPU_V6
  337. default y if SMP && !ARCH_MX3
  338. help
  339. Say Y here if your ARMv6 processor supports the 'K' extension.
  340. This enables the kernel to use some instructions not present
  341. on previous processors, and as such a kernel build with this
  342. enabled will not boot on processors with do not support these
  343. instructions.
  344. # ARMv7
  345. config CPU_V7
  346. bool "Support ARM V7 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB
  347. select CPU_32v6K
  348. select CPU_32v7
  349. select CPU_ABRT_EV7
  350. select CPU_PABRT_IFAR
  351. select CPU_CACHE_V7
  352. select CPU_CACHE_VIPT
  353. select CPU_CP15_MMU
  354. select CPU_HAS_ASID if MMU
  355. select CPU_COPY_V6 if MMU
  356. select CPU_TLB_V7 if MMU
  357. # Figure out what processor architecture version we should be using.
  358. # This defines the compiler instruction set which depends on the machine type.
  359. config CPU_32v3
  360. bool
  361. select TLS_REG_EMUL if SMP || !MMU
  362. select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
  363. config CPU_32v4
  364. bool
  365. select TLS_REG_EMUL if SMP || !MMU
  366. select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
  367. config CPU_32v4T
  368. bool
  369. select TLS_REG_EMUL if SMP || !MMU
  370. select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
  371. config CPU_32v5
  372. bool
  373. select TLS_REG_EMUL if SMP || !MMU
  374. select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
  375. config CPU_32v6
  376. bool
  377. select TLS_REG_EMUL if !CPU_32v6K && !MMU
  378. config CPU_32v7
  379. bool
  380. # The abort model
  381. config CPU_ABRT_NOMMU
  382. bool
  383. config CPU_ABRT_EV4
  384. bool
  385. config CPU_ABRT_EV4T
  386. bool
  387. config CPU_ABRT_LV4T
  388. bool
  389. config CPU_ABRT_EV5T
  390. bool
  391. config CPU_ABRT_EV5TJ
  392. bool
  393. config CPU_ABRT_EV6
  394. bool
  395. config CPU_ABRT_EV7
  396. bool
  397. config CPU_PABRT_IFAR
  398. bool
  399. config CPU_PABRT_NOIFAR
  400. bool
  401. # The cache model
  402. config CPU_CACHE_V3
  403. bool
  404. config CPU_CACHE_V4
  405. bool
  406. config CPU_CACHE_V4WT
  407. bool
  408. config CPU_CACHE_V4WB
  409. bool
  410. config CPU_CACHE_V6
  411. bool
  412. config CPU_CACHE_V7
  413. bool
  414. config CPU_CACHE_VIVT
  415. bool
  416. config CPU_CACHE_VIPT
  417. bool
  418. if MMU
  419. # The copy-page model
  420. config CPU_COPY_V3
  421. bool
  422. config CPU_COPY_V4WT
  423. bool
  424. config CPU_COPY_V4WB
  425. bool
  426. config CPU_COPY_FEROCEON
  427. bool
  428. config CPU_COPY_V6
  429. bool
  430. # This selects the TLB model
  431. config CPU_TLB_V3
  432. bool
  433. help
  434. ARM Architecture Version 3 TLB.
  435. config CPU_TLB_V4WT
  436. bool
  437. help
  438. ARM Architecture Version 4 TLB with writethrough cache.
  439. config CPU_TLB_V4WB
  440. bool
  441. help
  442. ARM Architecture Version 4 TLB with writeback cache.
  443. config CPU_TLB_V4WBI
  444. bool
  445. help
  446. ARM Architecture Version 4 TLB with writeback cache and invalidate
  447. instruction cache entry.
  448. config CPU_TLB_FEROCEON
  449. bool
  450. help
  451. Feroceon TLB (v4wbi with non-outer-cachable page table walks).
  452. config CPU_TLB_V6
  453. bool
  454. config CPU_TLB_V7
  455. bool
  456. endif
  457. config CPU_HAS_ASID
  458. bool
  459. help
  460. This indicates whether the CPU has the ASID register; used to
  461. tag TLB and possibly cache entries.
  462. config CPU_CP15
  463. bool
  464. help
  465. Processor has the CP15 register.
  466. config CPU_CP15_MMU
  467. bool
  468. select CPU_CP15
  469. help
  470. Processor has the CP15 register, which has MMU related registers.
  471. config CPU_CP15_MPU
  472. bool
  473. select CPU_CP15
  474. help
  475. Processor has the CP15 register, which has MPU related registers.
  476. #
  477. # CPU supports 36-bit I/O
  478. #
  479. config IO_36
  480. bool
  481. comment "Processor Features"
  482. config ARM_THUMB
  483. bool "Support Thumb user binaries"
  484. depends on CPU_ARM720T || CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || CPU_XSCALE || CPU_XSC3 || CPU_V6 || CPU_V7 || CPU_FEROCEON
  485. default y
  486. help
  487. Say Y if you want to include kernel support for running user space
  488. Thumb binaries.
  489. The Thumb instruction set is a compressed form of the standard ARM
  490. instruction set resulting in smaller binaries at the expense of
  491. slightly less efficient code.
  492. If you don't know what this all is, saying Y is a safe choice.
  493. config ARM_THUMBEE
  494. bool "Enable ThumbEE CPU extension"
  495. depends on CPU_V7
  496. help
  497. Say Y here if you have a CPU with the ThumbEE extension and code to
  498. make use of it. Say N for code that can run on CPUs without ThumbEE.
  499. config CPU_BIG_ENDIAN
  500. bool "Build big-endian kernel"
  501. depends on ARCH_SUPPORTS_BIG_ENDIAN
  502. help
  503. Say Y if you plan on running a kernel in big-endian mode.
  504. Note that your board must be properly built and your board
  505. port must properly enable any big-endian related features
  506. of your chipset/board/processor.
  507. config CPU_HIGH_VECTOR
  508. depends on !MMU && CPU_CP15 && !CPU_ARM740T
  509. bool "Select the High exception vector"
  510. default n
  511. help
  512. Say Y here to select high exception vector(0xFFFF0000~).
  513. The exception vector can be vary depending on the platform
  514. design in nommu mode. If your platform needs to select
  515. high exception vector, say Y.
  516. Otherwise or if you are unsure, say N, and the low exception
  517. vector (0x00000000~) will be used.
  518. config CPU_ICACHE_DISABLE
  519. bool "Disable I-Cache (I-bit)"
  520. depends on CPU_CP15 && !(CPU_ARM610 || CPU_ARM710 || CPU_ARM720T || CPU_ARM740T || CPU_XSCALE || CPU_XSC3)
  521. help
  522. Say Y here to disable the processor instruction cache. Unless
  523. you have a reason not to or are unsure, say N.
  524. config CPU_DCACHE_DISABLE
  525. bool "Disable D-Cache (C-bit)"
  526. depends on CPU_CP15
  527. help
  528. Say Y here to disable the processor data cache. Unless
  529. you have a reason not to or are unsure, say N.
  530. config CPU_DCACHE_SIZE
  531. hex
  532. depends on CPU_ARM740T || CPU_ARM946E
  533. default 0x00001000 if CPU_ARM740T
  534. default 0x00002000 # default size for ARM946E-S
  535. help
  536. Some cores are synthesizable to have various sized cache. For
  537. ARM946E-S case, it can vary from 0KB to 1MB.
  538. To support such cache operations, it is efficient to know the size
  539. before compile time.
  540. If your SoC is configured to have a different size, define the value
  541. here with proper conditions.
  542. config CPU_DCACHE_WRITETHROUGH
  543. bool "Force write through D-cache"
  544. depends on (CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020) && !CPU_DCACHE_DISABLE
  545. default y if CPU_ARM925T
  546. help
  547. Say Y here to use the data cache in writethrough mode. Unless you
  548. specifically require this or are unsure, say N.
  549. config CPU_CACHE_ROUND_ROBIN
  550. bool "Round robin I and D cache replacement algorithm"
  551. depends on (CPU_ARM926T || CPU_ARM946E || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE)
  552. help
  553. Say Y here to use the predictable round-robin cache replacement
  554. policy. Unless you specifically require this or are unsure, say N.
  555. config CPU_BPREDICT_DISABLE
  556. bool "Disable branch prediction"
  557. depends on CPU_ARM1020 || CPU_V6 || CPU_XSC3 || CPU_V7
  558. help
  559. Say Y here to disable branch prediction. If unsure, say N.
  560. config TLS_REG_EMUL
  561. bool
  562. help
  563. An SMP system using a pre-ARMv6 processor (there are apparently
  564. a few prototypes like that in existence) and therefore access to
  565. that required register must be emulated.
  566. config HAS_TLS_REG
  567. bool
  568. depends on !TLS_REG_EMUL
  569. default y if SMP || CPU_32v7
  570. help
  571. This selects support for the CP15 thread register.
  572. It is defined to be available on some ARMv6 processors (including
  573. all SMP capable ARMv6's) or later processors. User space may
  574. assume directly accessing that register and always obtain the
  575. expected value only on ARMv7 and above.
  576. config NEEDS_SYSCALL_FOR_CMPXCHG
  577. bool
  578. help
  579. SMP on a pre-ARMv6 processor? Well OK then.
  580. Forget about fast user space cmpxchg support.
  581. It is just not possible.
  582. config OUTER_CACHE
  583. bool
  584. default n
  585. config CACHE_FEROCEON_L2
  586. bool "Enable the Feroceon L2 cache controller"
  587. depends on ARCH_KIRKWOOD || ARCH_MV78XX0
  588. default y
  589. select OUTER_CACHE
  590. help
  591. This option enables the Feroceon L2 cache controller.
  592. config CACHE_FEROCEON_L2_WRITETHROUGH
  593. bool "Force Feroceon L2 cache write through"
  594. depends on CACHE_FEROCEON_L2
  595. default n
  596. help
  597. Say Y here to use the Feroceon L2 cache in writethrough mode.
  598. Unless you specifically require this, say N for writeback mode.
  599. config CACHE_L2X0
  600. bool "Enable the L2x0 outer cache controller"
  601. depends on REALVIEW_EB_ARM11MP || MACH_REALVIEW_PB11MP || MACH_REALVIEW_PB1176 || REALVIEW_EB_A9MP
  602. default y
  603. select OUTER_CACHE
  604. help
  605. This option enables the L2x0 PrimeCell.
  606. config CACHE_XSC3L2
  607. bool "Enable the L2 cache on XScale3"
  608. depends on CPU_XSC3
  609. default y
  610. select OUTER_CACHE
  611. help
  612. This option enables the L2 cache on XScale3.