pm34xx.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963
  1. /*
  2. * OMAP3 Power Management Routines
  3. *
  4. * Copyright (C) 2006-2008 Nokia Corporation
  5. * Tony Lindgren <tony@atomide.com>
  6. * Jouni Hogander
  7. *
  8. * Copyright (C) 2007 Texas Instruments, Inc.
  9. * Rajendra Nayak <rnayak@ti.com>
  10. *
  11. * Copyright (C) 2005 Texas Instruments, Inc.
  12. * Richard Woodruff <r-woodruff2@ti.com>
  13. *
  14. * Based on pm.c for omap1
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/pm.h>
  21. #include <linux/suspend.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/module.h>
  24. #include <linux/list.h>
  25. #include <linux/err.h>
  26. #include <linux/gpio.h>
  27. #include <linux/clk.h>
  28. #include <linux/delay.h>
  29. #include <linux/slab.h>
  30. #include <linux/console.h>
  31. #include <trace/events/power.h>
  32. #include <asm/suspend.h>
  33. #include <plat/sram.h>
  34. #include "clockdomain.h"
  35. #include "powerdomain.h"
  36. #include <plat/serial.h>
  37. #include <plat/sdrc.h>
  38. #include <plat/prcm.h>
  39. #include <plat/gpmc.h>
  40. #include <plat/dma.h>
  41. #include "common.h"
  42. #include "cm2xxx_3xxx.h"
  43. #include "cm-regbits-34xx.h"
  44. #include "prm-regbits-34xx.h"
  45. #include "prm2xxx_3xxx.h"
  46. #include "pm.h"
  47. #include "sdrc.h"
  48. #include "control.h"
  49. #ifdef CONFIG_SUSPEND
  50. static suspend_state_t suspend_state = PM_SUSPEND_ON;
  51. static inline bool is_suspending(void)
  52. {
  53. return (suspend_state != PM_SUSPEND_ON) && console_suspend_enabled;
  54. }
  55. #else
  56. static inline bool is_suspending(void)
  57. {
  58. return false;
  59. }
  60. #endif
  61. /* pm34xx errata defined in pm.h */
  62. u16 pm34xx_errata;
  63. struct power_state {
  64. struct powerdomain *pwrdm;
  65. u32 next_state;
  66. #ifdef CONFIG_SUSPEND
  67. u32 saved_state;
  68. #endif
  69. struct list_head node;
  70. };
  71. static LIST_HEAD(pwrst_list);
  72. static int (*_omap_save_secure_sram)(u32 *addr);
  73. void (*omap3_do_wfi_sram)(void);
  74. static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
  75. static struct powerdomain *core_pwrdm, *per_pwrdm;
  76. static struct powerdomain *cam_pwrdm;
  77. static inline void omap3_per_save_context(void)
  78. {
  79. omap_gpio_save_context();
  80. }
  81. static inline void omap3_per_restore_context(void)
  82. {
  83. omap_gpio_restore_context();
  84. }
  85. static void omap3_enable_io_chain(void)
  86. {
  87. int timeout = 0;
  88. omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  89. PM_WKEN);
  90. /* Do a readback to assure write has been done */
  91. omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  92. while (!(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
  93. OMAP3430_ST_IO_CHAIN_MASK)) {
  94. timeout++;
  95. if (timeout > 1000) {
  96. pr_err("Wake up daisy chain activation failed.\n");
  97. return;
  98. }
  99. omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
  100. WKUP_MOD, PM_WKEN);
  101. }
  102. }
  103. static void omap3_disable_io_chain(void)
  104. {
  105. omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  106. PM_WKEN);
  107. }
  108. static void omap3_core_save_context(void)
  109. {
  110. omap3_ctrl_save_padconf();
  111. /*
  112. * Force write last pad into memory, as this can fail in some
  113. * cases according to errata 1.157, 1.185
  114. */
  115. omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
  116. OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
  117. /* Save the Interrupt controller context */
  118. omap_intc_save_context();
  119. /* Save the GPMC context */
  120. omap3_gpmc_save_context();
  121. /* Save the system control module context, padconf already save above*/
  122. omap3_control_save_context();
  123. omap_dma_global_context_save();
  124. }
  125. static void omap3_core_restore_context(void)
  126. {
  127. /* Restore the control module context, padconf restored by h/w */
  128. omap3_control_restore_context();
  129. /* Restore the GPMC context */
  130. omap3_gpmc_restore_context();
  131. /* Restore the interrupt controller context */
  132. omap_intc_restore_context();
  133. omap_dma_global_context_restore();
  134. }
  135. /*
  136. * FIXME: This function should be called before entering off-mode after
  137. * OMAP3 secure services have been accessed. Currently it is only called
  138. * once during boot sequence, but this works as we are not using secure
  139. * services.
  140. */
  141. static void omap3_save_secure_ram_context(void)
  142. {
  143. u32 ret;
  144. int mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  145. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  146. /*
  147. * MPU next state must be set to POWER_ON temporarily,
  148. * otherwise the WFI executed inside the ROM code
  149. * will hang the system.
  150. */
  151. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
  152. ret = _omap_save_secure_sram((u32 *)
  153. __pa(omap3_secure_ram_storage));
  154. pwrdm_set_next_pwrst(mpu_pwrdm, mpu_next_state);
  155. /* Following is for error tracking, it should not happen */
  156. if (ret) {
  157. printk(KERN_ERR "save_secure_sram() returns %08x\n",
  158. ret);
  159. while (1)
  160. ;
  161. }
  162. }
  163. }
  164. /*
  165. * PRCM Interrupt Handler Helper Function
  166. *
  167. * The purpose of this function is to clear any wake-up events latched
  168. * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
  169. * may occur whilst attempting to clear a PM_WKST_x register and thus
  170. * set another bit in this register. A while loop is used to ensure
  171. * that any peripheral wake-up events occurring while attempting to
  172. * clear the PM_WKST_x are detected and cleared.
  173. */
  174. static int prcm_clear_mod_irqs(s16 module, u8 regs)
  175. {
  176. u32 wkst, fclk, iclk, clken;
  177. u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
  178. u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
  179. u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
  180. u16 grpsel_off = (regs == 3) ?
  181. OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
  182. int c = 0;
  183. wkst = omap2_prm_read_mod_reg(module, wkst_off);
  184. wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
  185. if (wkst) {
  186. iclk = omap2_cm_read_mod_reg(module, iclk_off);
  187. fclk = omap2_cm_read_mod_reg(module, fclk_off);
  188. while (wkst) {
  189. clken = wkst;
  190. omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
  191. /*
  192. * For USBHOST, we don't know whether HOST1 or
  193. * HOST2 woke us up, so enable both f-clocks
  194. */
  195. if (module == OMAP3430ES2_USBHOST_MOD)
  196. clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
  197. omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
  198. omap2_prm_write_mod_reg(wkst, module, wkst_off);
  199. wkst = omap2_prm_read_mod_reg(module, wkst_off);
  200. c++;
  201. }
  202. omap2_cm_write_mod_reg(iclk, module, iclk_off);
  203. omap2_cm_write_mod_reg(fclk, module, fclk_off);
  204. }
  205. return c;
  206. }
  207. static int _prcm_int_handle_wakeup(void)
  208. {
  209. int c;
  210. c = prcm_clear_mod_irqs(WKUP_MOD, 1);
  211. c += prcm_clear_mod_irqs(CORE_MOD, 1);
  212. c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
  213. if (omap_rev() > OMAP3430_REV_ES1_0) {
  214. c += prcm_clear_mod_irqs(CORE_MOD, 3);
  215. c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
  216. }
  217. return c;
  218. }
  219. /*
  220. * PRCM Interrupt Handler
  221. *
  222. * The PRM_IRQSTATUS_MPU register indicates if there are any pending
  223. * interrupts from the PRCM for the MPU. These bits must be cleared in
  224. * order to clear the PRCM interrupt. The PRCM interrupt handler is
  225. * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
  226. * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
  227. * register indicates that a wake-up event is pending for the MPU and
  228. * this bit can only be cleared if the all the wake-up events latched
  229. * in the various PM_WKST_x registers have been cleared. The interrupt
  230. * handler is implemented using a do-while loop so that if a wake-up
  231. * event occurred during the processing of the prcm interrupt handler
  232. * (setting a bit in the corresponding PM_WKST_x register and thus
  233. * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
  234. * this would be handled.
  235. */
  236. static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
  237. {
  238. u32 irqenable_mpu, irqstatus_mpu;
  239. int c = 0;
  240. irqenable_mpu = omap2_prm_read_mod_reg(OCP_MOD,
  241. OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  242. irqstatus_mpu = omap2_prm_read_mod_reg(OCP_MOD,
  243. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  244. irqstatus_mpu &= irqenable_mpu;
  245. do {
  246. if (irqstatus_mpu & (OMAP3430_WKUP_ST_MASK |
  247. OMAP3430_IO_ST_MASK)) {
  248. c = _prcm_int_handle_wakeup();
  249. /*
  250. * Is the MPU PRCM interrupt handler racing with the
  251. * IVA2 PRCM interrupt handler ?
  252. */
  253. WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
  254. "but no wakeup sources are marked\n");
  255. } else {
  256. /* XXX we need to expand our PRCM interrupt handler */
  257. WARN(1, "prcm: WARNING: PRCM interrupt received, but "
  258. "no code to handle it (%08x)\n", irqstatus_mpu);
  259. }
  260. omap2_prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
  261. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  262. irqstatus_mpu = omap2_prm_read_mod_reg(OCP_MOD,
  263. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  264. irqstatus_mpu &= irqenable_mpu;
  265. } while (irqstatus_mpu);
  266. return IRQ_HANDLED;
  267. }
  268. static void omap34xx_save_context(u32 *save)
  269. {
  270. u32 val;
  271. /* Read Auxiliary Control Register */
  272. asm("mrc p15, 0, %0, c1, c0, 1" : "=r" (val));
  273. *save++ = 1;
  274. *save++ = val;
  275. /* Read L2 AUX ctrl register */
  276. asm("mrc p15, 1, %0, c9, c0, 2" : "=r" (val));
  277. *save++ = 1;
  278. *save++ = val;
  279. }
  280. static int omap34xx_do_sram_idle(unsigned long save_state)
  281. {
  282. omap34xx_cpu_suspend(save_state);
  283. return 0;
  284. }
  285. void omap_sram_idle(void)
  286. {
  287. /* Variable to tell what needs to be saved and restored
  288. * in omap_sram_idle*/
  289. /* save_state = 0 => Nothing to save and restored */
  290. /* save_state = 1 => Only L1 and logic lost */
  291. /* save_state = 2 => Only L2 lost */
  292. /* save_state = 3 => L1, L2 and logic lost */
  293. int save_state = 0;
  294. int mpu_next_state = PWRDM_POWER_ON;
  295. int per_next_state = PWRDM_POWER_ON;
  296. int core_next_state = PWRDM_POWER_ON;
  297. int per_going_off;
  298. int core_prev_state, per_prev_state;
  299. u32 sdrc_pwr = 0;
  300. pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
  301. pwrdm_clear_all_prev_pwrst(neon_pwrdm);
  302. pwrdm_clear_all_prev_pwrst(core_pwrdm);
  303. pwrdm_clear_all_prev_pwrst(per_pwrdm);
  304. mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  305. switch (mpu_next_state) {
  306. case PWRDM_POWER_ON:
  307. case PWRDM_POWER_RET:
  308. /* No need to save context */
  309. save_state = 0;
  310. break;
  311. case PWRDM_POWER_OFF:
  312. save_state = 3;
  313. break;
  314. default:
  315. /* Invalid state */
  316. printk(KERN_ERR "Invalid mpu state in sram_idle\n");
  317. return;
  318. }
  319. /* NEON control */
  320. if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
  321. pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
  322. /* Enable IO-PAD and IO-CHAIN wakeups */
  323. per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
  324. core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
  325. if (omap3_has_io_wakeup() &&
  326. (per_next_state < PWRDM_POWER_ON ||
  327. core_next_state < PWRDM_POWER_ON)) {
  328. omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
  329. if (omap3_has_io_chain_ctrl())
  330. omap3_enable_io_chain();
  331. }
  332. /* Block console output in case it is on one of the OMAP UARTs */
  333. if (!is_suspending())
  334. if (per_next_state < PWRDM_POWER_ON ||
  335. core_next_state < PWRDM_POWER_ON)
  336. if (!console_trylock())
  337. goto console_still_active;
  338. pwrdm_pre_transition();
  339. /* PER */
  340. if (per_next_state < PWRDM_POWER_ON) {
  341. per_going_off = (per_next_state == PWRDM_POWER_OFF) ? 1 : 0;
  342. omap_uart_prepare_idle(2);
  343. omap_uart_prepare_idle(3);
  344. omap2_gpio_prepare_for_idle(per_going_off);
  345. if (per_next_state == PWRDM_POWER_OFF)
  346. omap3_per_save_context();
  347. }
  348. /* CORE */
  349. if (core_next_state < PWRDM_POWER_ON) {
  350. omap_uart_prepare_idle(0);
  351. omap_uart_prepare_idle(1);
  352. if (core_next_state == PWRDM_POWER_OFF) {
  353. omap3_core_save_context();
  354. omap3_cm_save_context();
  355. }
  356. }
  357. omap3_intc_prepare_idle();
  358. /*
  359. * On EMU/HS devices ROM code restores a SRDC value
  360. * from scratchpad which has automatic self refresh on timeout
  361. * of AUTO_CNT = 1 enabled. This takes care of erratum ID i443.
  362. * Hence store/restore the SDRC_POWER register here.
  363. */
  364. if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
  365. (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
  366. omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
  367. core_next_state == PWRDM_POWER_OFF)
  368. sdrc_pwr = sdrc_read_reg(SDRC_POWER);
  369. /*
  370. * omap3_arm_context is the location where some ARM context
  371. * get saved. The rest is placed on the stack, and restored
  372. * from there before resuming.
  373. */
  374. if (save_state)
  375. omap34xx_save_context(omap3_arm_context);
  376. if (save_state == 1 || save_state == 3)
  377. cpu_suspend(save_state, omap34xx_do_sram_idle);
  378. else
  379. omap34xx_do_sram_idle(save_state);
  380. /* Restore normal SDRC POWER settings */
  381. if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
  382. (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
  383. omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
  384. core_next_state == PWRDM_POWER_OFF)
  385. sdrc_write_reg(sdrc_pwr, SDRC_POWER);
  386. /* CORE */
  387. if (core_next_state < PWRDM_POWER_ON) {
  388. core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
  389. if (core_prev_state == PWRDM_POWER_OFF) {
  390. omap3_core_restore_context();
  391. omap3_cm_restore_context();
  392. omap3_sram_restore_context();
  393. omap2_sms_restore_context();
  394. }
  395. omap_uart_resume_idle(0);
  396. omap_uart_resume_idle(1);
  397. if (core_next_state == PWRDM_POWER_OFF)
  398. omap2_prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
  399. OMAP3430_GR_MOD,
  400. OMAP3_PRM_VOLTCTRL_OFFSET);
  401. }
  402. omap3_intc_resume_idle();
  403. pwrdm_post_transition();
  404. /* PER */
  405. if (per_next_state < PWRDM_POWER_ON) {
  406. per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
  407. omap2_gpio_resume_after_idle();
  408. if (per_prev_state == PWRDM_POWER_OFF)
  409. omap3_per_restore_context();
  410. omap_uart_resume_idle(2);
  411. omap_uart_resume_idle(3);
  412. }
  413. if (!is_suspending())
  414. console_unlock();
  415. console_still_active:
  416. /* Disable IO-PAD and IO-CHAIN wakeup */
  417. if (omap3_has_io_wakeup() &&
  418. (per_next_state < PWRDM_POWER_ON ||
  419. core_next_state < PWRDM_POWER_ON)) {
  420. omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
  421. PM_WKEN);
  422. if (omap3_has_io_chain_ctrl())
  423. omap3_disable_io_chain();
  424. }
  425. clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  426. }
  427. int omap3_can_sleep(void)
  428. {
  429. if (!omap_uart_can_sleep())
  430. return 0;
  431. return 1;
  432. }
  433. static void omap3_pm_idle(void)
  434. {
  435. local_irq_disable();
  436. local_fiq_disable();
  437. if (!omap3_can_sleep())
  438. goto out;
  439. if (omap_irq_pending() || need_resched())
  440. goto out;
  441. trace_power_start(POWER_CSTATE, 1, smp_processor_id());
  442. trace_cpu_idle(1, smp_processor_id());
  443. omap_sram_idle();
  444. trace_power_end(smp_processor_id());
  445. trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());
  446. out:
  447. local_fiq_enable();
  448. local_irq_enable();
  449. }
  450. #ifdef CONFIG_SUSPEND
  451. static int omap3_pm_suspend(void)
  452. {
  453. struct power_state *pwrst;
  454. int state, ret = 0;
  455. /* Read current next_pwrsts */
  456. list_for_each_entry(pwrst, &pwrst_list, node)
  457. pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
  458. /* Set ones wanted by suspend */
  459. list_for_each_entry(pwrst, &pwrst_list, node) {
  460. if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
  461. goto restore;
  462. if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
  463. goto restore;
  464. }
  465. omap_uart_prepare_suspend();
  466. omap3_intc_suspend();
  467. omap_sram_idle();
  468. restore:
  469. /* Restore next_pwrsts */
  470. list_for_each_entry(pwrst, &pwrst_list, node) {
  471. state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
  472. if (state > pwrst->next_state) {
  473. printk(KERN_INFO "Powerdomain (%s) didn't enter "
  474. "target state %d\n",
  475. pwrst->pwrdm->name, pwrst->next_state);
  476. ret = -1;
  477. }
  478. omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
  479. }
  480. if (ret)
  481. printk(KERN_ERR "Could not enter target state in pm_suspend\n");
  482. else
  483. printk(KERN_INFO "Successfully put all powerdomains "
  484. "to target state\n");
  485. return ret;
  486. }
  487. static int omap3_pm_enter(suspend_state_t unused)
  488. {
  489. int ret = 0;
  490. switch (suspend_state) {
  491. case PM_SUSPEND_STANDBY:
  492. case PM_SUSPEND_MEM:
  493. ret = omap3_pm_suspend();
  494. break;
  495. default:
  496. ret = -EINVAL;
  497. }
  498. return ret;
  499. }
  500. /* Hooks to enable / disable UART interrupts during suspend */
  501. static int omap3_pm_begin(suspend_state_t state)
  502. {
  503. disable_hlt();
  504. suspend_state = state;
  505. omap_uart_enable_irqs(0);
  506. return 0;
  507. }
  508. static void omap3_pm_end(void)
  509. {
  510. suspend_state = PM_SUSPEND_ON;
  511. omap_uart_enable_irqs(1);
  512. enable_hlt();
  513. return;
  514. }
  515. static const struct platform_suspend_ops omap_pm_ops = {
  516. .begin = omap3_pm_begin,
  517. .end = omap3_pm_end,
  518. .enter = omap3_pm_enter,
  519. .valid = suspend_valid_only_mem,
  520. };
  521. #endif /* CONFIG_SUSPEND */
  522. /**
  523. * omap3_iva_idle(): ensure IVA is in idle so it can be put into
  524. * retention
  525. *
  526. * In cases where IVA2 is activated by bootcode, it may prevent
  527. * full-chip retention or off-mode because it is not idle. This
  528. * function forces the IVA2 into idle state so it can go
  529. * into retention/off and thus allow full-chip retention/off.
  530. *
  531. **/
  532. static void __init omap3_iva_idle(void)
  533. {
  534. /* ensure IVA2 clock is disabled */
  535. omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  536. /* if no clock activity, nothing else to do */
  537. if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
  538. OMAP3430_CLKACTIVITY_IVA2_MASK))
  539. return;
  540. /* Reset IVA2 */
  541. omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  542. OMAP3430_RST2_IVA2_MASK |
  543. OMAP3430_RST3_IVA2_MASK,
  544. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  545. /* Enable IVA2 clock */
  546. omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
  547. OMAP3430_IVA2_MOD, CM_FCLKEN);
  548. /* Set IVA2 boot mode to 'idle' */
  549. omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
  550. OMAP343X_CONTROL_IVA2_BOOTMOD);
  551. /* Un-reset IVA2 */
  552. omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  553. /* Disable IVA2 clock */
  554. omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  555. /* Reset IVA2 */
  556. omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  557. OMAP3430_RST2_IVA2_MASK |
  558. OMAP3430_RST3_IVA2_MASK,
  559. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  560. }
  561. static void __init omap3_d2d_idle(void)
  562. {
  563. u16 mask, padconf;
  564. /* In a stand alone OMAP3430 where there is not a stacked
  565. * modem for the D2D Idle Ack and D2D MStandby must be pulled
  566. * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
  567. * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
  568. mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
  569. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
  570. padconf |= mask;
  571. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
  572. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
  573. padconf |= mask;
  574. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
  575. /* reset modem */
  576. omap2_prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
  577. OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
  578. CORE_MOD, OMAP2_RM_RSTCTRL);
  579. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
  580. }
  581. static void __init prcm_setup_regs(void)
  582. {
  583. u32 omap3630_en_uart4_mask = cpu_is_omap3630() ?
  584. OMAP3630_EN_UART4_MASK : 0;
  585. u32 omap3630_grpsel_uart4_mask = cpu_is_omap3630() ?
  586. OMAP3630_GRPSEL_UART4_MASK : 0;
  587. /* XXX This should be handled by hwmod code or SCM init code */
  588. omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
  589. /*
  590. * Enable control of expternal oscillator through
  591. * sys_clkreq. In the long run clock framework should
  592. * take care of this.
  593. */
  594. omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
  595. 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
  596. OMAP3430_GR_MOD,
  597. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  598. /* setup wakup source */
  599. omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
  600. OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
  601. WKUP_MOD, PM_WKEN);
  602. /* No need to write EN_IO, that is always enabled */
  603. omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
  604. OMAP3430_GRPSEL_GPT1_MASK |
  605. OMAP3430_GRPSEL_GPT12_MASK,
  606. WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  607. /* For some reason IO doesn't generate wakeup event even if
  608. * it is selected to mpu wakeup goup */
  609. omap2_prm_write_mod_reg(OMAP3430_IO_EN_MASK | OMAP3430_WKUP_EN_MASK,
  610. OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  611. /* Enable PM_WKEN to support DSS LPR */
  612. omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
  613. OMAP3430_DSS_MOD, PM_WKEN);
  614. /* Enable wakeups in PER */
  615. omap2_prm_write_mod_reg(omap3630_en_uart4_mask |
  616. OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
  617. OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
  618. OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
  619. OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
  620. OMAP3430_EN_MCBSP4_MASK,
  621. OMAP3430_PER_MOD, PM_WKEN);
  622. /* and allow them to wake up MPU */
  623. omap2_prm_write_mod_reg(omap3630_grpsel_uart4_mask |
  624. OMAP3430_GRPSEL_GPIO2_MASK |
  625. OMAP3430_GRPSEL_GPIO3_MASK |
  626. OMAP3430_GRPSEL_GPIO4_MASK |
  627. OMAP3430_GRPSEL_GPIO5_MASK |
  628. OMAP3430_GRPSEL_GPIO6_MASK |
  629. OMAP3430_GRPSEL_UART3_MASK |
  630. OMAP3430_GRPSEL_MCBSP2_MASK |
  631. OMAP3430_GRPSEL_MCBSP3_MASK |
  632. OMAP3430_GRPSEL_MCBSP4_MASK,
  633. OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  634. /* Don't attach IVA interrupts */
  635. omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  636. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  637. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  638. omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  639. /* Clear any pending 'reset' flags */
  640. omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
  641. omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
  642. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
  643. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
  644. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
  645. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
  646. omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
  647. /* Clear any pending PRCM interrupts */
  648. omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  649. omap3_iva_idle();
  650. omap3_d2d_idle();
  651. }
  652. void omap3_pm_off_mode_enable(int enable)
  653. {
  654. struct power_state *pwrst;
  655. u32 state;
  656. if (enable)
  657. state = PWRDM_POWER_OFF;
  658. else
  659. state = PWRDM_POWER_RET;
  660. list_for_each_entry(pwrst, &pwrst_list, node) {
  661. if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583) &&
  662. pwrst->pwrdm == core_pwrdm &&
  663. state == PWRDM_POWER_OFF) {
  664. pwrst->next_state = PWRDM_POWER_RET;
  665. pr_warn("%s: Core OFF disabled due to errata i583\n",
  666. __func__);
  667. } else {
  668. pwrst->next_state = state;
  669. }
  670. omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  671. }
  672. }
  673. int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
  674. {
  675. struct power_state *pwrst;
  676. list_for_each_entry(pwrst, &pwrst_list, node) {
  677. if (pwrst->pwrdm == pwrdm)
  678. return pwrst->next_state;
  679. }
  680. return -EINVAL;
  681. }
  682. int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
  683. {
  684. struct power_state *pwrst;
  685. list_for_each_entry(pwrst, &pwrst_list, node) {
  686. if (pwrst->pwrdm == pwrdm) {
  687. pwrst->next_state = state;
  688. return 0;
  689. }
  690. }
  691. return -EINVAL;
  692. }
  693. static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
  694. {
  695. struct power_state *pwrst;
  696. if (!pwrdm->pwrsts)
  697. return 0;
  698. pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
  699. if (!pwrst)
  700. return -ENOMEM;
  701. pwrst->pwrdm = pwrdm;
  702. pwrst->next_state = PWRDM_POWER_RET;
  703. list_add(&pwrst->node, &pwrst_list);
  704. if (pwrdm_has_hdwr_sar(pwrdm))
  705. pwrdm_enable_hdwr_sar(pwrdm);
  706. return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  707. }
  708. /*
  709. * Enable hw supervised mode for all clockdomains if it's
  710. * supported. Initiate sleep transition for other clockdomains, if
  711. * they are not used
  712. */
  713. static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
  714. {
  715. if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
  716. clkdm_allow_idle(clkdm);
  717. else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
  718. atomic_read(&clkdm->usecount) == 0)
  719. clkdm_sleep(clkdm);
  720. return 0;
  721. }
  722. /*
  723. * Push functions to SRAM
  724. *
  725. * The minimum set of functions is pushed to SRAM for execution:
  726. * - omap3_do_wfi for erratum i581 WA,
  727. * - save_secure_ram_context for security extensions.
  728. */
  729. void omap_push_sram_idle(void)
  730. {
  731. omap3_do_wfi_sram = omap_sram_push(omap3_do_wfi, omap3_do_wfi_sz);
  732. if (omap_type() != OMAP2_DEVICE_TYPE_GP)
  733. _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
  734. save_secure_ram_context_sz);
  735. }
  736. static void __init pm_errata_configure(void)
  737. {
  738. if (cpu_is_omap3630()) {
  739. pm34xx_errata |= PM_RTA_ERRATUM_i608;
  740. /* Enable the l2 cache toggling in sleep logic */
  741. enable_omap3630_toggle_l2_on_restore();
  742. if (omap_rev() < OMAP3630_REV_ES1_2)
  743. pm34xx_errata |= PM_SDRC_WAKEUP_ERRATUM_i583;
  744. }
  745. }
  746. static int __init omap3_pm_init(void)
  747. {
  748. struct power_state *pwrst, *tmp;
  749. struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
  750. int ret;
  751. if (!cpu_is_omap34xx())
  752. return -ENODEV;
  753. if (!omap3_has_io_chain_ctrl())
  754. pr_warning("PM: no software I/O chain control; some wakeups may be lost\n");
  755. pm_errata_configure();
  756. /* XXX prcm_setup_regs needs to be before enabling hw
  757. * supervised mode for powerdomains */
  758. prcm_setup_regs();
  759. ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
  760. (irq_handler_t)prcm_interrupt_handler,
  761. IRQF_DISABLED, "prcm", NULL);
  762. if (ret) {
  763. printk(KERN_ERR "request_irq failed to register for 0x%x\n",
  764. INT_34XX_PRCM_MPU_IRQ);
  765. goto err1;
  766. }
  767. ret = pwrdm_for_each(pwrdms_setup, NULL);
  768. if (ret) {
  769. printk(KERN_ERR "Failed to setup powerdomains\n");
  770. goto err2;
  771. }
  772. (void) clkdm_for_each(clkdms_setup, NULL);
  773. mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
  774. if (mpu_pwrdm == NULL) {
  775. printk(KERN_ERR "Failed to get mpu_pwrdm\n");
  776. goto err2;
  777. }
  778. neon_pwrdm = pwrdm_lookup("neon_pwrdm");
  779. per_pwrdm = pwrdm_lookup("per_pwrdm");
  780. core_pwrdm = pwrdm_lookup("core_pwrdm");
  781. cam_pwrdm = pwrdm_lookup("cam_pwrdm");
  782. neon_clkdm = clkdm_lookup("neon_clkdm");
  783. mpu_clkdm = clkdm_lookup("mpu_clkdm");
  784. per_clkdm = clkdm_lookup("per_clkdm");
  785. core_clkdm = clkdm_lookup("core_clkdm");
  786. #ifdef CONFIG_SUSPEND
  787. suspend_set_ops(&omap_pm_ops);
  788. #endif /* CONFIG_SUSPEND */
  789. pm_idle = omap3_pm_idle;
  790. omap3_idle_init();
  791. /*
  792. * RTA is disabled during initialization as per erratum i608
  793. * it is safer to disable RTA by the bootloader, but we would like
  794. * to be doubly sure here and prevent any mishaps.
  795. */
  796. if (IS_PM34XX_ERRATUM(PM_RTA_ERRATUM_i608))
  797. omap3630_ctrl_disable_rta();
  798. clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
  799. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  800. omap3_secure_ram_storage =
  801. kmalloc(0x803F, GFP_KERNEL);
  802. if (!omap3_secure_ram_storage)
  803. printk(KERN_ERR "Memory allocation failed when"
  804. "allocating for secure sram context\n");
  805. local_irq_disable();
  806. local_fiq_disable();
  807. omap_dma_global_context_save();
  808. omap3_save_secure_ram_context();
  809. omap_dma_global_context_restore();
  810. local_irq_enable();
  811. local_fiq_enable();
  812. }
  813. omap3_save_scratchpad_contents();
  814. err1:
  815. return ret;
  816. err2:
  817. free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
  818. list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
  819. list_del(&pwrst->node);
  820. kfree(pwrst);
  821. }
  822. return ret;
  823. }
  824. late_initcall(omap3_pm_init);