clock_data.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950
  1. /*
  2. * linux/arch/arm/mach-omap1/clock_data.c
  3. *
  4. * Copyright (C) 2004 - 2005, 2009-2010 Nokia Corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. * Based on clocks.h by Tony Lindgren, Gordon McNutt and RidgeRun, Inc
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * To do:
  13. * - Clocks that are only available on some chips should be marked with the
  14. * chips that they are present on.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/clk.h>
  18. #include <linux/cpufreq.h>
  19. #include <linux/delay.h>
  20. #include <linux/io.h>
  21. #include <asm/mach-types.h> /* for machine_is_* */
  22. #include <plat/clock.h>
  23. #include <plat/cpu.h>
  24. #include <plat/clkdev_omap.h>
  25. #include <plat/usb.h> /* for OTG_BASE */
  26. #include "clock.h"
  27. /* Some ARM_IDLECT1 bit shifts - used in struct arm_idlect1_clk */
  28. #define IDL_CLKOUT_ARM_SHIFT 12
  29. #define IDLTIM_ARM_SHIFT 9
  30. #define IDLAPI_ARM_SHIFT 8
  31. #define IDLIF_ARM_SHIFT 6
  32. #define IDLLB_ARM_SHIFT 4 /* undocumented? */
  33. #define OMAP1510_IDLLCD_ARM_SHIFT 3 /* undocumented? */
  34. #define IDLPER_ARM_SHIFT 2
  35. #define IDLXORP_ARM_SHIFT 1
  36. #define IDLWDT_ARM_SHIFT 0
  37. /* Some MOD_CONF_CTRL_0 bit shifts - used in struct clk.enable_bit */
  38. #define CONF_MOD_UART3_CLK_MODE_R 31
  39. #define CONF_MOD_UART2_CLK_MODE_R 30
  40. #define CONF_MOD_UART1_CLK_MODE_R 29
  41. #define CONF_MOD_MMC_SD_CLK_REQ_R 23
  42. #define CONF_MOD_MCBSP3_AUXON 20
  43. /* Some MOD_CONF_CTRL_1 bit shifts - used in struct clk.enable_bit */
  44. #define CONF_MOD_SOSSI_CLK_EN_R 16
  45. /* Some OTG_SYSCON_2-specific bit fields */
  46. #define OTG_SYSCON_2_UHOST_EN_SHIFT 8
  47. /* Some SOFT_REQ_REG bit fields - used in struct clk.enable_bit */
  48. #define SOFT_MMC2_DPLL_REQ_SHIFT 13
  49. #define SOFT_MMC_DPLL_REQ_SHIFT 12
  50. #define SOFT_UART3_DPLL_REQ_SHIFT 11
  51. #define SOFT_UART2_DPLL_REQ_SHIFT 10
  52. #define SOFT_UART1_DPLL_REQ_SHIFT 9
  53. #define SOFT_USB_OTG_DPLL_REQ_SHIFT 8
  54. #define SOFT_CAM_DPLL_REQ_SHIFT 7
  55. #define SOFT_COM_MCKO_REQ_SHIFT 6
  56. #define SOFT_PERIPH_REQ_SHIFT 5 /* sys_ck gate for UART2 ? */
  57. #define USB_REQ_EN_SHIFT 4
  58. #define SOFT_USB_REQ_SHIFT 3 /* sys_ck gate for USB host? */
  59. #define SOFT_SDW_REQ_SHIFT 2 /* sys_ck gate for Bluetooth? */
  60. #define SOFT_COM_REQ_SHIFT 1 /* sys_ck gate for com proc? */
  61. #define SOFT_DPLL_REQ_SHIFT 0
  62. /*
  63. * Omap1 clocks
  64. */
  65. static struct clk ck_ref = {
  66. .name = "ck_ref",
  67. .ops = &clkops_null,
  68. .rate = 12000000,
  69. };
  70. static struct clk ck_dpll1 = {
  71. .name = "ck_dpll1",
  72. .ops = &clkops_null,
  73. .parent = &ck_ref,
  74. };
  75. /*
  76. * FIXME: This clock seems to be necessary but no-one has asked for its
  77. * activation. [ FIX: SoSSI, SSR ]
  78. */
  79. static struct arm_idlect1_clk ck_dpll1out = {
  80. .clk = {
  81. .name = "ck_dpll1out",
  82. .ops = &clkops_generic,
  83. .parent = &ck_dpll1,
  84. .flags = CLOCK_IDLE_CONTROL | ENABLE_REG_32BIT |
  85. ENABLE_ON_INIT,
  86. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  87. .enable_bit = EN_CKOUT_ARM,
  88. .recalc = &followparent_recalc,
  89. },
  90. .idlect_shift = IDL_CLKOUT_ARM_SHIFT,
  91. };
  92. static struct clk sossi_ck = {
  93. .name = "ck_sossi",
  94. .ops = &clkops_generic,
  95. .parent = &ck_dpll1out.clk,
  96. .flags = CLOCK_NO_IDLE_PARENT | ENABLE_REG_32BIT,
  97. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_1),
  98. .enable_bit = CONF_MOD_SOSSI_CLK_EN_R,
  99. .recalc = &omap1_sossi_recalc,
  100. .set_rate = &omap1_set_sossi_rate,
  101. };
  102. static struct clk arm_ck = {
  103. .name = "arm_ck",
  104. .ops = &clkops_null,
  105. .parent = &ck_dpll1,
  106. .rate_offset = CKCTL_ARMDIV_OFFSET,
  107. .recalc = &omap1_ckctl_recalc,
  108. .round_rate = omap1_clk_round_rate_ckctl_arm,
  109. .set_rate = omap1_clk_set_rate_ckctl_arm,
  110. };
  111. static struct arm_idlect1_clk armper_ck = {
  112. .clk = {
  113. .name = "armper_ck",
  114. .ops = &clkops_generic,
  115. .parent = &ck_dpll1,
  116. .flags = CLOCK_IDLE_CONTROL,
  117. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  118. .enable_bit = EN_PERCK,
  119. .rate_offset = CKCTL_PERDIV_OFFSET,
  120. .recalc = &omap1_ckctl_recalc,
  121. .round_rate = omap1_clk_round_rate_ckctl_arm,
  122. .set_rate = omap1_clk_set_rate_ckctl_arm,
  123. },
  124. .idlect_shift = IDLPER_ARM_SHIFT,
  125. };
  126. /*
  127. * FIXME: This clock seems to be necessary but no-one has asked for its
  128. * activation. [ GPIO code for 1510 ]
  129. */
  130. static struct clk arm_gpio_ck = {
  131. .name = "ick",
  132. .ops = &clkops_generic,
  133. .parent = &ck_dpll1,
  134. .flags = ENABLE_ON_INIT,
  135. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  136. .enable_bit = EN_GPIOCK,
  137. .recalc = &followparent_recalc,
  138. };
  139. static struct arm_idlect1_clk armxor_ck = {
  140. .clk = {
  141. .name = "armxor_ck",
  142. .ops = &clkops_generic,
  143. .parent = &ck_ref,
  144. .flags = CLOCK_IDLE_CONTROL,
  145. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  146. .enable_bit = EN_XORPCK,
  147. .recalc = &followparent_recalc,
  148. },
  149. .idlect_shift = IDLXORP_ARM_SHIFT,
  150. };
  151. static struct arm_idlect1_clk armtim_ck = {
  152. .clk = {
  153. .name = "armtim_ck",
  154. .ops = &clkops_generic,
  155. .parent = &ck_ref,
  156. .flags = CLOCK_IDLE_CONTROL,
  157. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  158. .enable_bit = EN_TIMCK,
  159. .recalc = &followparent_recalc,
  160. },
  161. .idlect_shift = IDLTIM_ARM_SHIFT,
  162. };
  163. static struct arm_idlect1_clk armwdt_ck = {
  164. .clk = {
  165. .name = "armwdt_ck",
  166. .ops = &clkops_generic,
  167. .parent = &ck_ref,
  168. .flags = CLOCK_IDLE_CONTROL,
  169. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  170. .enable_bit = EN_WDTCK,
  171. .fixed_div = 14,
  172. .recalc = &omap_fixed_divisor_recalc,
  173. },
  174. .idlect_shift = IDLWDT_ARM_SHIFT,
  175. };
  176. static struct clk arminth_ck16xx = {
  177. .name = "arminth_ck",
  178. .ops = &clkops_null,
  179. .parent = &arm_ck,
  180. .recalc = &followparent_recalc,
  181. /* Note: On 16xx the frequency can be divided by 2 by programming
  182. * ARM_CKCTL:ARM_INTHCK_SEL(14) to 1
  183. *
  184. * 1510 version is in TC clocks.
  185. */
  186. };
  187. static struct clk dsp_ck = {
  188. .name = "dsp_ck",
  189. .ops = &clkops_generic,
  190. .parent = &ck_dpll1,
  191. .enable_reg = OMAP1_IO_ADDRESS(ARM_CKCTL),
  192. .enable_bit = EN_DSPCK,
  193. .rate_offset = CKCTL_DSPDIV_OFFSET,
  194. .recalc = &omap1_ckctl_recalc,
  195. .round_rate = omap1_clk_round_rate_ckctl_arm,
  196. .set_rate = omap1_clk_set_rate_ckctl_arm,
  197. };
  198. static struct clk dspmmu_ck = {
  199. .name = "dspmmu_ck",
  200. .ops = &clkops_null,
  201. .parent = &ck_dpll1,
  202. .rate_offset = CKCTL_DSPMMUDIV_OFFSET,
  203. .recalc = &omap1_ckctl_recalc,
  204. .round_rate = omap1_clk_round_rate_ckctl_arm,
  205. .set_rate = omap1_clk_set_rate_ckctl_arm,
  206. };
  207. static struct clk dspper_ck = {
  208. .name = "dspper_ck",
  209. .ops = &clkops_dspck,
  210. .parent = &ck_dpll1,
  211. .enable_reg = DSP_IDLECT2,
  212. .enable_bit = EN_PERCK,
  213. .rate_offset = CKCTL_PERDIV_OFFSET,
  214. .recalc = &omap1_ckctl_recalc_dsp_domain,
  215. .round_rate = omap1_clk_round_rate_ckctl_arm,
  216. .set_rate = &omap1_clk_set_rate_dsp_domain,
  217. };
  218. static struct clk dspxor_ck = {
  219. .name = "dspxor_ck",
  220. .ops = &clkops_dspck,
  221. .parent = &ck_ref,
  222. .enable_reg = DSP_IDLECT2,
  223. .enable_bit = EN_XORPCK,
  224. .recalc = &followparent_recalc,
  225. };
  226. static struct clk dsptim_ck = {
  227. .name = "dsptim_ck",
  228. .ops = &clkops_dspck,
  229. .parent = &ck_ref,
  230. .enable_reg = DSP_IDLECT2,
  231. .enable_bit = EN_DSPTIMCK,
  232. .recalc = &followparent_recalc,
  233. };
  234. static struct arm_idlect1_clk tc_ck = {
  235. .clk = {
  236. .name = "tc_ck",
  237. .ops = &clkops_null,
  238. .parent = &ck_dpll1,
  239. .flags = CLOCK_IDLE_CONTROL,
  240. .rate_offset = CKCTL_TCDIV_OFFSET,
  241. .recalc = &omap1_ckctl_recalc,
  242. .round_rate = omap1_clk_round_rate_ckctl_arm,
  243. .set_rate = omap1_clk_set_rate_ckctl_arm,
  244. },
  245. .idlect_shift = IDLIF_ARM_SHIFT,
  246. };
  247. static struct clk arminth_ck1510 = {
  248. .name = "arminth_ck",
  249. .ops = &clkops_null,
  250. .parent = &tc_ck.clk,
  251. .recalc = &followparent_recalc,
  252. /* Note: On 1510 the frequency follows TC_CK
  253. *
  254. * 16xx version is in MPU clocks.
  255. */
  256. };
  257. static struct clk tipb_ck = {
  258. /* No-idle controlled by "tc_ck" */
  259. .name = "tipb_ck",
  260. .ops = &clkops_null,
  261. .parent = &tc_ck.clk,
  262. .recalc = &followparent_recalc,
  263. };
  264. static struct clk l3_ocpi_ck = {
  265. /* No-idle controlled by "tc_ck" */
  266. .name = "l3_ocpi_ck",
  267. .ops = &clkops_generic,
  268. .parent = &tc_ck.clk,
  269. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT3),
  270. .enable_bit = EN_OCPI_CK,
  271. .recalc = &followparent_recalc,
  272. };
  273. static struct clk tc1_ck = {
  274. .name = "tc1_ck",
  275. .ops = &clkops_generic,
  276. .parent = &tc_ck.clk,
  277. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT3),
  278. .enable_bit = EN_TC1_CK,
  279. .recalc = &followparent_recalc,
  280. };
  281. /*
  282. * FIXME: This clock seems to be necessary but no-one has asked for its
  283. * activation. [ pm.c (SRAM), CCP, Camera ]
  284. */
  285. static struct clk tc2_ck = {
  286. .name = "tc2_ck",
  287. .ops = &clkops_generic,
  288. .parent = &tc_ck.clk,
  289. .flags = ENABLE_ON_INIT,
  290. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT3),
  291. .enable_bit = EN_TC2_CK,
  292. .recalc = &followparent_recalc,
  293. };
  294. static struct clk dma_ck = {
  295. /* No-idle controlled by "tc_ck" */
  296. .name = "dma_ck",
  297. .ops = &clkops_null,
  298. .parent = &tc_ck.clk,
  299. .recalc = &followparent_recalc,
  300. };
  301. static struct clk dma_lcdfree_ck = {
  302. .name = "dma_lcdfree_ck",
  303. .ops = &clkops_null,
  304. .parent = &tc_ck.clk,
  305. .recalc = &followparent_recalc,
  306. };
  307. static struct arm_idlect1_clk api_ck = {
  308. .clk = {
  309. .name = "api_ck",
  310. .ops = &clkops_generic,
  311. .parent = &tc_ck.clk,
  312. .flags = CLOCK_IDLE_CONTROL,
  313. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  314. .enable_bit = EN_APICK,
  315. .recalc = &followparent_recalc,
  316. },
  317. .idlect_shift = IDLAPI_ARM_SHIFT,
  318. };
  319. static struct arm_idlect1_clk lb_ck = {
  320. .clk = {
  321. .name = "lb_ck",
  322. .ops = &clkops_generic,
  323. .parent = &tc_ck.clk,
  324. .flags = CLOCK_IDLE_CONTROL,
  325. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  326. .enable_bit = EN_LBCK,
  327. .recalc = &followparent_recalc,
  328. },
  329. .idlect_shift = IDLLB_ARM_SHIFT,
  330. };
  331. static struct clk rhea1_ck = {
  332. .name = "rhea1_ck",
  333. .ops = &clkops_null,
  334. .parent = &tc_ck.clk,
  335. .recalc = &followparent_recalc,
  336. };
  337. static struct clk rhea2_ck = {
  338. .name = "rhea2_ck",
  339. .ops = &clkops_null,
  340. .parent = &tc_ck.clk,
  341. .recalc = &followparent_recalc,
  342. };
  343. static struct clk lcd_ck_16xx = {
  344. .name = "lcd_ck",
  345. .ops = &clkops_generic,
  346. .parent = &ck_dpll1,
  347. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  348. .enable_bit = EN_LCDCK,
  349. .rate_offset = CKCTL_LCDDIV_OFFSET,
  350. .recalc = &omap1_ckctl_recalc,
  351. .round_rate = omap1_clk_round_rate_ckctl_arm,
  352. .set_rate = omap1_clk_set_rate_ckctl_arm,
  353. };
  354. static struct arm_idlect1_clk lcd_ck_1510 = {
  355. .clk = {
  356. .name = "lcd_ck",
  357. .ops = &clkops_generic,
  358. .parent = &ck_dpll1,
  359. .flags = CLOCK_IDLE_CONTROL,
  360. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  361. .enable_bit = EN_LCDCK,
  362. .rate_offset = CKCTL_LCDDIV_OFFSET,
  363. .recalc = &omap1_ckctl_recalc,
  364. .round_rate = omap1_clk_round_rate_ckctl_arm,
  365. .set_rate = omap1_clk_set_rate_ckctl_arm,
  366. },
  367. .idlect_shift = OMAP1510_IDLLCD_ARM_SHIFT,
  368. };
  369. /*
  370. * XXX The enable_bit here is misused - it simply switches between 12MHz
  371. * and 48MHz. Reimplement with clksel.
  372. *
  373. * XXX does this need SYSC register handling?
  374. */
  375. static struct clk uart1_1510 = {
  376. .name = "uart1_ck",
  377. .ops = &clkops_null,
  378. /* Direct from ULPD, no real parent */
  379. .parent = &armper_ck.clk,
  380. .rate = 12000000,
  381. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  382. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  383. .enable_bit = CONF_MOD_UART1_CLK_MODE_R,
  384. .set_rate = &omap1_set_uart_rate,
  385. .recalc = &omap1_uart_recalc,
  386. };
  387. /*
  388. * XXX The enable_bit here is misused - it simply switches between 12MHz
  389. * and 48MHz. Reimplement with clksel.
  390. *
  391. * XXX SYSC register handling does not belong in the clock framework
  392. */
  393. static struct uart_clk uart1_16xx = {
  394. .clk = {
  395. .name = "uart1_ck",
  396. .ops = &clkops_uart_16xx,
  397. /* Direct from ULPD, no real parent */
  398. .parent = &armper_ck.clk,
  399. .rate = 48000000,
  400. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  401. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  402. .enable_bit = CONF_MOD_UART1_CLK_MODE_R,
  403. },
  404. .sysc_addr = 0xfffb0054,
  405. };
  406. /*
  407. * XXX The enable_bit here is misused - it simply switches between 12MHz
  408. * and 48MHz. Reimplement with clksel.
  409. *
  410. * XXX does this need SYSC register handling?
  411. */
  412. static struct clk uart2_ck = {
  413. .name = "uart2_ck",
  414. .ops = &clkops_null,
  415. /* Direct from ULPD, no real parent */
  416. .parent = &armper_ck.clk,
  417. .rate = 12000000,
  418. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  419. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  420. .enable_bit = CONF_MOD_UART2_CLK_MODE_R,
  421. .set_rate = &omap1_set_uart_rate,
  422. .recalc = &omap1_uart_recalc,
  423. };
  424. /*
  425. * XXX The enable_bit here is misused - it simply switches between 12MHz
  426. * and 48MHz. Reimplement with clksel.
  427. *
  428. * XXX does this need SYSC register handling?
  429. */
  430. static struct clk uart3_1510 = {
  431. .name = "uart3_ck",
  432. .ops = &clkops_null,
  433. /* Direct from ULPD, no real parent */
  434. .parent = &armper_ck.clk,
  435. .rate = 12000000,
  436. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  437. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  438. .enable_bit = CONF_MOD_UART3_CLK_MODE_R,
  439. .set_rate = &omap1_set_uart_rate,
  440. .recalc = &omap1_uart_recalc,
  441. };
  442. /*
  443. * XXX The enable_bit here is misused - it simply switches between 12MHz
  444. * and 48MHz. Reimplement with clksel.
  445. *
  446. * XXX SYSC register handling does not belong in the clock framework
  447. */
  448. static struct uart_clk uart3_16xx = {
  449. .clk = {
  450. .name = "uart3_ck",
  451. .ops = &clkops_uart_16xx,
  452. /* Direct from ULPD, no real parent */
  453. .parent = &armper_ck.clk,
  454. .rate = 48000000,
  455. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  456. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  457. .enable_bit = CONF_MOD_UART3_CLK_MODE_R,
  458. },
  459. .sysc_addr = 0xfffb9854,
  460. };
  461. static struct clk usb_clko = { /* 6 MHz output on W4_USB_CLKO */
  462. .name = "usb_clko",
  463. .ops = &clkops_generic,
  464. /* Direct from ULPD, no parent */
  465. .rate = 6000000,
  466. .flags = ENABLE_REG_32BIT,
  467. .enable_reg = OMAP1_IO_ADDRESS(ULPD_CLOCK_CTRL),
  468. .enable_bit = USB_MCLK_EN_BIT,
  469. };
  470. static struct clk usb_hhc_ck1510 = {
  471. .name = "usb_hhc_ck",
  472. .ops = &clkops_generic,
  473. /* Direct from ULPD, no parent */
  474. .rate = 48000000, /* Actually 2 clocks, 12MHz and 48MHz */
  475. .flags = ENABLE_REG_32BIT,
  476. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  477. .enable_bit = USB_HOST_HHC_UHOST_EN,
  478. };
  479. static struct clk usb_hhc_ck16xx = {
  480. .name = "usb_hhc_ck",
  481. .ops = &clkops_generic,
  482. /* Direct from ULPD, no parent */
  483. .rate = 48000000,
  484. /* OTG_SYSCON_2.OTG_PADEN == 0 (not 1510-compatible) */
  485. .flags = ENABLE_REG_32BIT,
  486. .enable_reg = OMAP1_IO_ADDRESS(OTG_BASE + 0x08), /* OTG_SYSCON_2 */
  487. .enable_bit = OTG_SYSCON_2_UHOST_EN_SHIFT
  488. };
  489. static struct clk usb_dc_ck = {
  490. .name = "usb_dc_ck",
  491. .ops = &clkops_generic,
  492. /* Direct from ULPD, no parent */
  493. .rate = 48000000,
  494. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  495. .enable_bit = USB_REQ_EN_SHIFT,
  496. };
  497. static struct clk usb_dc_ck7xx = {
  498. .name = "usb_dc_ck",
  499. .ops = &clkops_generic,
  500. /* Direct from ULPD, no parent */
  501. .rate = 48000000,
  502. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  503. .enable_bit = SOFT_USB_OTG_DPLL_REQ_SHIFT,
  504. };
  505. static struct clk uart1_7xx = {
  506. .name = "uart1_ck",
  507. .ops = &clkops_generic,
  508. /* Direct from ULPD, no parent */
  509. .rate = 12000000,
  510. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  511. .enable_bit = 9,
  512. };
  513. static struct clk uart2_7xx = {
  514. .name = "uart2_ck",
  515. .ops = &clkops_generic,
  516. /* Direct from ULPD, no parent */
  517. .rate = 12000000,
  518. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  519. .enable_bit = 11,
  520. };
  521. static struct clk mclk_1510 = {
  522. .name = "mclk",
  523. .ops = &clkops_generic,
  524. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  525. .rate = 12000000,
  526. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  527. .enable_bit = SOFT_COM_MCKO_REQ_SHIFT,
  528. };
  529. static struct clk mclk_16xx = {
  530. .name = "mclk",
  531. .ops = &clkops_generic,
  532. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  533. .enable_reg = OMAP1_IO_ADDRESS(COM_CLK_DIV_CTRL_SEL),
  534. .enable_bit = COM_ULPD_PLL_CLK_REQ,
  535. .set_rate = &omap1_set_ext_clk_rate,
  536. .round_rate = &omap1_round_ext_clk_rate,
  537. .init = &omap1_init_ext_clk,
  538. };
  539. static struct clk bclk_1510 = {
  540. .name = "bclk",
  541. .ops = &clkops_generic,
  542. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  543. .rate = 12000000,
  544. };
  545. static struct clk bclk_16xx = {
  546. .name = "bclk",
  547. .ops = &clkops_generic,
  548. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  549. .enable_reg = OMAP1_IO_ADDRESS(SWD_CLK_DIV_CTRL_SEL),
  550. .enable_bit = SWD_ULPD_PLL_CLK_REQ,
  551. .set_rate = &omap1_set_ext_clk_rate,
  552. .round_rate = &omap1_round_ext_clk_rate,
  553. .init = &omap1_init_ext_clk,
  554. };
  555. static struct clk mmc1_ck = {
  556. .name = "mmc1_ck",
  557. .ops = &clkops_generic,
  558. /* Functional clock is direct from ULPD, interface clock is ARMPER */
  559. .parent = &armper_ck.clk,
  560. .rate = 48000000,
  561. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  562. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  563. .enable_bit = CONF_MOD_MMC_SD_CLK_REQ_R,
  564. };
  565. /*
  566. * XXX MOD_CONF_CTRL_0 bit 20 is defined in the 1510 TRM as
  567. * CONF_MOD_MCBSP3_AUXON ??
  568. */
  569. static struct clk mmc2_ck = {
  570. .name = "mmc2_ck",
  571. .ops = &clkops_generic,
  572. /* Functional clock is direct from ULPD, interface clock is ARMPER */
  573. .parent = &armper_ck.clk,
  574. .rate = 48000000,
  575. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  576. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  577. .enable_bit = 20,
  578. };
  579. static struct clk mmc3_ck = {
  580. .name = "mmc3_ck",
  581. .ops = &clkops_generic,
  582. /* Functional clock is direct from ULPD, interface clock is ARMPER */
  583. .parent = &armper_ck.clk,
  584. .rate = 48000000,
  585. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  586. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  587. .enable_bit = SOFT_MMC_DPLL_REQ_SHIFT,
  588. };
  589. static struct clk virtual_ck_mpu = {
  590. .name = "mpu",
  591. .ops = &clkops_null,
  592. .parent = &arm_ck, /* Is smarter alias for */
  593. .recalc = &followparent_recalc,
  594. .set_rate = &omap1_select_table_rate,
  595. .round_rate = &omap1_round_to_table_rate,
  596. };
  597. /* virtual functional clock domain for I2C. Just for making sure that ARMXOR_CK
  598. remains active during MPU idle whenever this is enabled */
  599. static struct clk i2c_fck = {
  600. .name = "i2c_fck",
  601. .ops = &clkops_null,
  602. .flags = CLOCK_NO_IDLE_PARENT,
  603. .parent = &armxor_ck.clk,
  604. .recalc = &followparent_recalc,
  605. };
  606. static struct clk i2c_ick = {
  607. .name = "i2c_ick",
  608. .ops = &clkops_null,
  609. .flags = CLOCK_NO_IDLE_PARENT,
  610. .parent = &armper_ck.clk,
  611. .recalc = &followparent_recalc,
  612. };
  613. /*
  614. * clkdev integration
  615. */
  616. static struct omap_clk omap_clks[] = {
  617. /* non-ULPD clocks */
  618. CLK(NULL, "ck_ref", &ck_ref, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  619. CLK(NULL, "ck_dpll1", &ck_dpll1, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  620. /* CK_GEN1 clocks */
  621. CLK(NULL, "ck_dpll1out", &ck_dpll1out.clk, CK_16XX),
  622. CLK(NULL, "ck_sossi", &sossi_ck, CK_16XX),
  623. CLK(NULL, "arm_ck", &arm_ck, CK_16XX | CK_1510 | CK_310),
  624. CLK(NULL, "armper_ck", &armper_ck.clk, CK_16XX | CK_1510 | CK_310),
  625. CLK("omap_gpio.0", "ick", &arm_gpio_ck, CK_1510 | CK_310),
  626. CLK(NULL, "armxor_ck", &armxor_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  627. CLK(NULL, "armtim_ck", &armtim_ck.clk, CK_16XX | CK_1510 | CK_310),
  628. CLK("omap_wdt", "fck", &armwdt_ck.clk, CK_16XX | CK_1510 | CK_310),
  629. CLK("omap_wdt", "ick", &armper_ck.clk, CK_16XX),
  630. CLK("omap_wdt", "ick", &dummy_ck, CK_1510 | CK_310),
  631. CLK(NULL, "arminth_ck", &arminth_ck1510, CK_1510 | CK_310),
  632. CLK(NULL, "arminth_ck", &arminth_ck16xx, CK_16XX),
  633. /* CK_GEN2 clocks */
  634. CLK(NULL, "dsp_ck", &dsp_ck, CK_16XX | CK_1510 | CK_310),
  635. CLK(NULL, "dspmmu_ck", &dspmmu_ck, CK_16XX | CK_1510 | CK_310),
  636. CLK(NULL, "dspper_ck", &dspper_ck, CK_16XX | CK_1510 | CK_310),
  637. CLK(NULL, "dspxor_ck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  638. CLK(NULL, "dsptim_ck", &dsptim_ck, CK_16XX | CK_1510 | CK_310),
  639. /* CK_GEN3 clocks */
  640. CLK(NULL, "tc_ck", &tc_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  641. CLK(NULL, "tipb_ck", &tipb_ck, CK_1510 | CK_310),
  642. CLK(NULL, "l3_ocpi_ck", &l3_ocpi_ck, CK_16XX | CK_7XX),
  643. CLK(NULL, "tc1_ck", &tc1_ck, CK_16XX),
  644. CLK(NULL, "tc2_ck", &tc2_ck, CK_16XX),
  645. CLK(NULL, "dma_ck", &dma_ck, CK_16XX | CK_1510 | CK_310),
  646. CLK(NULL, "dma_lcdfree_ck", &dma_lcdfree_ck, CK_16XX),
  647. CLK(NULL, "api_ck", &api_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  648. CLK(NULL, "lb_ck", &lb_ck.clk, CK_1510 | CK_310),
  649. CLK(NULL, "rhea1_ck", &rhea1_ck, CK_16XX),
  650. CLK(NULL, "rhea2_ck", &rhea2_ck, CK_16XX),
  651. CLK(NULL, "lcd_ck", &lcd_ck_16xx, CK_16XX | CK_7XX),
  652. CLK(NULL, "lcd_ck", &lcd_ck_1510.clk, CK_1510 | CK_310),
  653. /* ULPD clocks */
  654. CLK(NULL, "uart1_ck", &uart1_1510, CK_1510 | CK_310),
  655. CLK(NULL, "uart1_ck", &uart1_16xx.clk, CK_16XX),
  656. CLK(NULL, "uart1_ck", &uart1_7xx, CK_7XX),
  657. CLK(NULL, "uart2_ck", &uart2_ck, CK_16XX | CK_1510 | CK_310),
  658. CLK(NULL, "uart2_ck", &uart2_7xx, CK_7XX),
  659. CLK(NULL, "uart3_ck", &uart3_1510, CK_1510 | CK_310),
  660. CLK(NULL, "uart3_ck", &uart3_16xx.clk, CK_16XX),
  661. CLK(NULL, "usb_clko", &usb_clko, CK_16XX | CK_1510 | CK_310),
  662. CLK(NULL, "usb_hhc_ck", &usb_hhc_ck1510, CK_1510 | CK_310),
  663. CLK(NULL, "usb_hhc_ck", &usb_hhc_ck16xx, CK_16XX),
  664. CLK(NULL, "usb_dc_ck", &usb_dc_ck, CK_16XX),
  665. CLK(NULL, "usb_dc_ck", &usb_dc_ck7xx, CK_7XX),
  666. CLK(NULL, "mclk", &mclk_1510, CK_1510 | CK_310),
  667. CLK(NULL, "mclk", &mclk_16xx, CK_16XX),
  668. CLK(NULL, "bclk", &bclk_1510, CK_1510 | CK_310),
  669. CLK(NULL, "bclk", &bclk_16xx, CK_16XX),
  670. CLK("mmci-omap.0", "fck", &mmc1_ck, CK_16XX | CK_1510 | CK_310),
  671. CLK("mmci-omap.0", "fck", &mmc3_ck, CK_7XX),
  672. CLK("mmci-omap.0", "ick", &armper_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  673. CLK("mmci-omap.1", "fck", &mmc2_ck, CK_16XX),
  674. CLK("mmci-omap.1", "ick", &armper_ck.clk, CK_16XX),
  675. /* Virtual clocks */
  676. CLK(NULL, "mpu", &virtual_ck_mpu, CK_16XX | CK_1510 | CK_310),
  677. CLK("omap_i2c.1", "fck", &i2c_fck, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  678. CLK("omap_i2c.1", "ick", &i2c_ick, CK_16XX),
  679. CLK("omap_i2c.1", "ick", &dummy_ck, CK_1510 | CK_310 | CK_7XX),
  680. CLK("omap1_spi100k.1", "fck", &dummy_ck, CK_7XX),
  681. CLK("omap1_spi100k.1", "ick", &dummy_ck, CK_7XX),
  682. CLK("omap1_spi100k.2", "fck", &dummy_ck, CK_7XX),
  683. CLK("omap1_spi100k.2", "ick", &dummy_ck, CK_7XX),
  684. CLK("omap_uwire", "fck", &armxor_ck.clk, CK_16XX | CK_1510 | CK_310),
  685. CLK("omap-mcbsp.1", "ick", &dspper_ck, CK_16XX),
  686. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_1510 | CK_310),
  687. CLK("omap-mcbsp.2", "ick", &armper_ck.clk, CK_16XX),
  688. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_1510 | CK_310),
  689. CLK("omap-mcbsp.3", "ick", &dspper_ck, CK_16XX),
  690. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_1510 | CK_310),
  691. CLK("omap-mcbsp.1", "fck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  692. CLK("omap-mcbsp.2", "fck", &armper_ck.clk, CK_16XX | CK_1510 | CK_310),
  693. CLK("omap-mcbsp.3", "fck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  694. };
  695. /*
  696. * init
  697. */
  698. static struct clk_functions omap1_clk_functions = {
  699. .clk_enable = omap1_clk_enable,
  700. .clk_disable = omap1_clk_disable,
  701. .clk_round_rate = omap1_clk_round_rate,
  702. .clk_set_rate = omap1_clk_set_rate,
  703. .clk_disable_unused = omap1_clk_disable_unused,
  704. };
  705. static void __init omap1_show_rates(void)
  706. {
  707. pr_notice("Clocking rate (xtal/DPLL1/MPU): "
  708. "%ld.%01ld/%ld.%01ld/%ld.%01ld MHz\n",
  709. ck_ref.rate / 1000000, (ck_ref.rate / 100000) % 10,
  710. ck_dpll1.rate / 1000000, (ck_dpll1.rate / 100000) % 10,
  711. arm_ck.rate / 1000000, (arm_ck.rate / 100000) % 10);
  712. }
  713. int __init omap1_clk_init(void)
  714. {
  715. struct omap_clk *c;
  716. const struct omap_clock_config *info;
  717. int crystal_type = 0; /* Default 12 MHz */
  718. u32 reg, cpu_mask;
  719. #ifdef CONFIG_DEBUG_LL
  720. /*
  721. * Resets some clocks that may be left on from bootloader,
  722. * but leaves serial clocks on.
  723. */
  724. omap_writel(0x3 << 29, MOD_CONF_CTRL_0);
  725. #endif
  726. /* USB_REQ_EN will be disabled later if necessary (usb_dc_ck) */
  727. reg = omap_readw(SOFT_REQ_REG) & (1 << 4);
  728. omap_writew(reg, SOFT_REQ_REG);
  729. if (!cpu_is_omap15xx())
  730. omap_writew(0, SOFT_REQ_REG2);
  731. clk_init(&omap1_clk_functions);
  732. /* By default all idlect1 clocks are allowed to idle */
  733. arm_idlect1_mask = ~0;
  734. for (c = omap_clks; c < omap_clks + ARRAY_SIZE(omap_clks); c++)
  735. clk_preinit(c->lk.clk);
  736. cpu_mask = 0;
  737. if (cpu_is_omap16xx())
  738. cpu_mask |= CK_16XX;
  739. if (cpu_is_omap1510())
  740. cpu_mask |= CK_1510;
  741. if (cpu_is_omap7xx())
  742. cpu_mask |= CK_7XX;
  743. if (cpu_is_omap310())
  744. cpu_mask |= CK_310;
  745. for (c = omap_clks; c < omap_clks + ARRAY_SIZE(omap_clks); c++)
  746. if (c->cpu & cpu_mask) {
  747. clkdev_add(&c->lk);
  748. clk_register(c->lk.clk);
  749. }
  750. /* Pointers to these clocks are needed by code in clock.c */
  751. api_ck_p = clk_get(NULL, "api_ck");
  752. ck_dpll1_p = clk_get(NULL, "ck_dpll1");
  753. ck_ref_p = clk_get(NULL, "ck_ref");
  754. info = omap_get_config(OMAP_TAG_CLOCK, struct omap_clock_config);
  755. if (info != NULL) {
  756. if (!cpu_is_omap15xx())
  757. crystal_type = info->system_clock_type;
  758. }
  759. if (cpu_is_omap7xx())
  760. ck_ref.rate = 13000000;
  761. if (cpu_is_omap16xx() && crystal_type == 2)
  762. ck_ref.rate = 19200000;
  763. pr_info("Clocks: ARM_SYSST: 0x%04x DPLL_CTL: 0x%04x ARM_CKCTL: "
  764. "0x%04x\n", omap_readw(ARM_SYSST), omap_readw(DPLL_CTL),
  765. omap_readw(ARM_CKCTL));
  766. /* We want to be in syncronous scalable mode */
  767. omap_writew(0x1000, ARM_SYSST);
  768. /*
  769. * Initially use the values set by bootloader. Determine PLL rate and
  770. * recalculate dependent clocks as if kernel had changed PLL or
  771. * divisors. See also omap1_clk_late_init() that can reprogram dpll1
  772. * after the SRAM is initialized.
  773. */
  774. {
  775. unsigned pll_ctl_val = omap_readw(DPLL_CTL);
  776. ck_dpll1.rate = ck_ref.rate; /* Base xtal rate */
  777. if (pll_ctl_val & 0x10) {
  778. /* PLL enabled, apply multiplier and divisor */
  779. if (pll_ctl_val & 0xf80)
  780. ck_dpll1.rate *= (pll_ctl_val & 0xf80) >> 7;
  781. ck_dpll1.rate /= ((pll_ctl_val & 0x60) >> 5) + 1;
  782. } else {
  783. /* PLL disabled, apply bypass divisor */
  784. switch (pll_ctl_val & 0xc) {
  785. case 0:
  786. break;
  787. case 0x4:
  788. ck_dpll1.rate /= 2;
  789. break;
  790. default:
  791. ck_dpll1.rate /= 4;
  792. break;
  793. }
  794. }
  795. }
  796. propagate_rate(&ck_dpll1);
  797. /* Cache rates for clocks connected to ck_ref (not dpll1) */
  798. propagate_rate(&ck_ref);
  799. omap1_show_rates();
  800. if (machine_is_omap_perseus2() || machine_is_omap_fsample()) {
  801. /* Select slicer output as OMAP input clock */
  802. omap_writew(omap_readw(OMAP7XX_PCC_UPLD_CTRL) & ~0x1,
  803. OMAP7XX_PCC_UPLD_CTRL);
  804. }
  805. /* Amstrad Delta wants BCLK high when inactive */
  806. if (machine_is_ams_delta())
  807. omap_writel(omap_readl(ULPD_CLOCK_CTRL) |
  808. (1 << SDW_MCLK_INV_BIT),
  809. ULPD_CLOCK_CTRL);
  810. /* Turn off DSP and ARM_TIMXO. Make sure ARM_INTHCK is not divided */
  811. /* (on 730, bit 13 must not be cleared) */
  812. if (cpu_is_omap7xx())
  813. omap_writew(omap_readw(ARM_CKCTL) & 0x2fff, ARM_CKCTL);
  814. else
  815. omap_writew(omap_readw(ARM_CKCTL) & 0x0fff, ARM_CKCTL);
  816. /* Put DSP/MPUI into reset until needed */
  817. omap_writew(0, ARM_RSTCT1);
  818. omap_writew(1, ARM_RSTCT2);
  819. omap_writew(0x400, ARM_IDLECT1);
  820. /*
  821. * According to OMAP5910 Erratum SYS_DMA_1, bit DMACK_REQ (bit 8)
  822. * of the ARM_IDLECT2 register must be set to zero. The power-on
  823. * default value of this bit is one.
  824. */
  825. omap_writew(0x0000, ARM_IDLECT2); /* Turn LCD clock off also */
  826. /*
  827. * Only enable those clocks we will need, let the drivers
  828. * enable other clocks as necessary
  829. */
  830. clk_enable(&armper_ck.clk);
  831. clk_enable(&armxor_ck.clk);
  832. clk_enable(&armtim_ck.clk); /* This should be done by timer code */
  833. if (cpu_is_omap15xx())
  834. clk_enable(&arm_gpio_ck);
  835. return 0;
  836. }
  837. #define OMAP1_DPLL1_SANE_VALUE 60000000
  838. void __init omap1_clk_late_init(void)
  839. {
  840. unsigned long rate = ck_dpll1.rate;
  841. if (rate >= OMAP1_DPLL1_SANE_VALUE)
  842. return;
  843. /* System booting at unusable rate, force reprogramming of DPLL1 */
  844. ck_dpll1_p->rate = 0;
  845. /* Find the highest supported frequency and enable it */
  846. if (omap1_select_table_rate(&virtual_ck_mpu, ~0)) {
  847. pr_err("System frequencies not set, using default. Check your config.\n");
  848. omap_writew(0x2290, DPLL_CTL);
  849. omap_writew(cpu_is_omap7xx() ? 0x2005 : 0x0005, ARM_CKCTL);
  850. ck_dpll1.rate = OMAP1_DPLL1_SANE_VALUE;
  851. }
  852. propagate_rate(&ck_dpll1);
  853. omap1_show_rates();
  854. loops_per_jiffy = cpufreq_scale(loops_per_jiffy, rate, ck_dpll1.rate);
  855. }