rt2500pci.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001
  1. /*
  2. Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2500pci
  19. Abstract: rt2500pci device specific routines.
  20. Supported chipsets: RT2560.
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/init.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/eeprom_93cx6.h>
  29. #include "rt2x00.h"
  30. #include "rt2x00pci.h"
  31. #include "rt2500pci.h"
  32. /*
  33. * Register access.
  34. * All access to the CSR registers will go through the methods
  35. * rt2x00pci_register_read and rt2x00pci_register_write.
  36. * BBP and RF register require indirect register access,
  37. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  38. * These indirect registers work with busy bits,
  39. * and we will try maximal REGISTER_BUSY_COUNT times to access
  40. * the register while taking a REGISTER_BUSY_DELAY us delay
  41. * between each attampt. When the busy bit is still set at that time,
  42. * the access attempt is considered to have failed,
  43. * and we will print an error.
  44. */
  45. #define WAIT_FOR_BBP(__dev, __reg) \
  46. rt2x00pci_regbusy_read((__dev), BBPCSR, BBPCSR_BUSY, (__reg))
  47. #define WAIT_FOR_RF(__dev, __reg) \
  48. rt2x00pci_regbusy_read((__dev), RFCSR, RFCSR_BUSY, (__reg))
  49. static void rt2500pci_bbp_write(struct rt2x00_dev *rt2x00dev,
  50. const unsigned int word, const u8 value)
  51. {
  52. u32 reg;
  53. mutex_lock(&rt2x00dev->csr_mutex);
  54. /*
  55. * Wait until the BBP becomes available, afterwards we
  56. * can safely write the new data into the register.
  57. */
  58. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  59. reg = 0;
  60. rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
  61. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  62. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  63. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
  64. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  65. }
  66. mutex_unlock(&rt2x00dev->csr_mutex);
  67. }
  68. static void rt2500pci_bbp_read(struct rt2x00_dev *rt2x00dev,
  69. const unsigned int word, u8 *value)
  70. {
  71. u32 reg;
  72. mutex_lock(&rt2x00dev->csr_mutex);
  73. /*
  74. * Wait until the BBP becomes available, afterwards we
  75. * can safely write the read request into the register.
  76. * After the data has been written, we wait until hardware
  77. * returns the correct value, if at any time the register
  78. * doesn't become available in time, reg will be 0xffffffff
  79. * which means we return 0xff to the caller.
  80. */
  81. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  82. reg = 0;
  83. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  84. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  85. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
  86. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  87. WAIT_FOR_BBP(rt2x00dev, &reg);
  88. }
  89. *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
  90. mutex_unlock(&rt2x00dev->csr_mutex);
  91. }
  92. static void rt2500pci_rf_write(struct rt2x00_dev *rt2x00dev,
  93. const unsigned int word, const u32 value)
  94. {
  95. u32 reg;
  96. if (!word)
  97. return;
  98. mutex_lock(&rt2x00dev->csr_mutex);
  99. /*
  100. * Wait until the RF becomes available, afterwards we
  101. * can safely write the new data into the register.
  102. */
  103. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  104. reg = 0;
  105. rt2x00_set_field32(&reg, RFCSR_VALUE, value);
  106. rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
  107. rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
  108. rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
  109. rt2x00pci_register_write(rt2x00dev, RFCSR, reg);
  110. rt2x00_rf_write(rt2x00dev, word, value);
  111. }
  112. mutex_unlock(&rt2x00dev->csr_mutex);
  113. }
  114. static void rt2500pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  115. {
  116. struct rt2x00_dev *rt2x00dev = eeprom->data;
  117. u32 reg;
  118. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  119. eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
  120. eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
  121. eeprom->reg_data_clock =
  122. !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
  123. eeprom->reg_chip_select =
  124. !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
  125. }
  126. static void rt2500pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  127. {
  128. struct rt2x00_dev *rt2x00dev = eeprom->data;
  129. u32 reg = 0;
  130. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
  131. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
  132. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
  133. !!eeprom->reg_data_clock);
  134. rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
  135. !!eeprom->reg_chip_select);
  136. rt2x00pci_register_write(rt2x00dev, CSR21, reg);
  137. }
  138. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  139. static const struct rt2x00debug rt2500pci_rt2x00debug = {
  140. .owner = THIS_MODULE,
  141. .csr = {
  142. .read = rt2x00pci_register_read,
  143. .write = rt2x00pci_register_write,
  144. .flags = RT2X00DEBUGFS_OFFSET,
  145. .word_base = CSR_REG_BASE,
  146. .word_size = sizeof(u32),
  147. .word_count = CSR_REG_SIZE / sizeof(u32),
  148. },
  149. .eeprom = {
  150. .read = rt2x00_eeprom_read,
  151. .write = rt2x00_eeprom_write,
  152. .word_base = EEPROM_BASE,
  153. .word_size = sizeof(u16),
  154. .word_count = EEPROM_SIZE / sizeof(u16),
  155. },
  156. .bbp = {
  157. .read = rt2500pci_bbp_read,
  158. .write = rt2500pci_bbp_write,
  159. .word_base = BBP_BASE,
  160. .word_size = sizeof(u8),
  161. .word_count = BBP_SIZE / sizeof(u8),
  162. },
  163. .rf = {
  164. .read = rt2x00_rf_read,
  165. .write = rt2500pci_rf_write,
  166. .word_base = RF_BASE,
  167. .word_size = sizeof(u32),
  168. .word_count = RF_SIZE / sizeof(u32),
  169. },
  170. };
  171. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  172. #ifdef CONFIG_RT2X00_LIB_RFKILL
  173. static int rt2500pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  174. {
  175. u32 reg;
  176. rt2x00pci_register_read(rt2x00dev, GPIOCSR, &reg);
  177. return rt2x00_get_field32(reg, GPIOCSR_BIT0);
  178. }
  179. #else
  180. #define rt2500pci_rfkill_poll NULL
  181. #endif /* CONFIG_RT2X00_LIB_RFKILL */
  182. #ifdef CONFIG_RT2X00_LIB_LEDS
  183. static void rt2500pci_brightness_set(struct led_classdev *led_cdev,
  184. enum led_brightness brightness)
  185. {
  186. struct rt2x00_led *led =
  187. container_of(led_cdev, struct rt2x00_led, led_dev);
  188. unsigned int enabled = brightness != LED_OFF;
  189. u32 reg;
  190. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  191. if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
  192. rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
  193. else if (led->type == LED_TYPE_ACTIVITY)
  194. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
  195. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  196. }
  197. static int rt2500pci_blink_set(struct led_classdev *led_cdev,
  198. unsigned long *delay_on,
  199. unsigned long *delay_off)
  200. {
  201. struct rt2x00_led *led =
  202. container_of(led_cdev, struct rt2x00_led, led_dev);
  203. u32 reg;
  204. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  205. rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
  206. rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
  207. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  208. return 0;
  209. }
  210. static void rt2500pci_init_led(struct rt2x00_dev *rt2x00dev,
  211. struct rt2x00_led *led,
  212. enum led_type type)
  213. {
  214. led->rt2x00dev = rt2x00dev;
  215. led->type = type;
  216. led->led_dev.brightness_set = rt2500pci_brightness_set;
  217. led->led_dev.blink_set = rt2500pci_blink_set;
  218. led->flags = LED_INITIALIZED;
  219. }
  220. #endif /* CONFIG_RT2X00_LIB_LEDS */
  221. /*
  222. * Configuration handlers.
  223. */
  224. static void rt2500pci_config_filter(struct rt2x00_dev *rt2x00dev,
  225. const unsigned int filter_flags)
  226. {
  227. u32 reg;
  228. /*
  229. * Start configuration steps.
  230. * Note that the version error will always be dropped
  231. * and broadcast frames will always be accepted since
  232. * there is no filter for it at this time.
  233. */
  234. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  235. rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
  236. !(filter_flags & FIF_FCSFAIL));
  237. rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
  238. !(filter_flags & FIF_PLCPFAIL));
  239. rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
  240. !(filter_flags & FIF_CONTROL));
  241. rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
  242. !(filter_flags & FIF_PROMISC_IN_BSS));
  243. rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
  244. !(filter_flags & FIF_PROMISC_IN_BSS) &&
  245. !rt2x00dev->intf_ap_count);
  246. rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
  247. rt2x00_set_field32(&reg, RXCSR0_DROP_MCAST,
  248. !(filter_flags & FIF_ALLMULTI));
  249. rt2x00_set_field32(&reg, RXCSR0_DROP_BCAST, 0);
  250. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  251. }
  252. static void rt2500pci_config_intf(struct rt2x00_dev *rt2x00dev,
  253. struct rt2x00_intf *intf,
  254. struct rt2x00intf_conf *conf,
  255. const unsigned int flags)
  256. {
  257. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, QID_BEACON);
  258. unsigned int bcn_preload;
  259. u32 reg;
  260. if (flags & CONFIG_UPDATE_TYPE) {
  261. /*
  262. * Enable beacon config
  263. */
  264. bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20);
  265. rt2x00pci_register_read(rt2x00dev, BCNCSR1, &reg);
  266. rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
  267. rt2x00_set_field32(&reg, BCNCSR1_BEACON_CWMIN, queue->cw_min);
  268. rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg);
  269. /*
  270. * Enable synchronisation.
  271. */
  272. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  273. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  274. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
  275. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  276. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  277. }
  278. if (flags & CONFIG_UPDATE_MAC)
  279. rt2x00pci_register_multiwrite(rt2x00dev, CSR3,
  280. conf->mac, sizeof(conf->mac));
  281. if (flags & CONFIG_UPDATE_BSSID)
  282. rt2x00pci_register_multiwrite(rt2x00dev, CSR5,
  283. conf->bssid, sizeof(conf->bssid));
  284. }
  285. static void rt2500pci_config_erp(struct rt2x00_dev *rt2x00dev,
  286. struct rt2x00lib_erp *erp)
  287. {
  288. int preamble_mask;
  289. u32 reg;
  290. /*
  291. * When short preamble is enabled, we should set bit 0x08
  292. */
  293. preamble_mask = erp->short_preamble << 3;
  294. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  295. rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT,
  296. erp->ack_timeout);
  297. rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME,
  298. erp->ack_consume_time);
  299. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  300. rt2x00pci_register_read(rt2x00dev, ARCSR2, &reg);
  301. rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
  302. rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
  303. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 10));
  304. rt2x00pci_register_write(rt2x00dev, ARCSR2, reg);
  305. rt2x00pci_register_read(rt2x00dev, ARCSR3, &reg);
  306. rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
  307. rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
  308. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 20));
  309. rt2x00pci_register_write(rt2x00dev, ARCSR3, reg);
  310. rt2x00pci_register_read(rt2x00dev, ARCSR4, &reg);
  311. rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
  312. rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
  313. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 55));
  314. rt2x00pci_register_write(rt2x00dev, ARCSR4, reg);
  315. rt2x00pci_register_read(rt2x00dev, ARCSR5, &reg);
  316. rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
  317. rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
  318. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 110));
  319. rt2x00pci_register_write(rt2x00dev, ARCSR5, reg);
  320. rt2x00pci_register_write(rt2x00dev, ARCSR1, erp->basic_rates);
  321. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  322. rt2x00_set_field32(&reg, CSR11_SLOT_TIME, erp->slot_time);
  323. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  324. rt2x00pci_register_read(rt2x00dev, CSR18, &reg);
  325. rt2x00_set_field32(&reg, CSR18_SIFS, erp->sifs);
  326. rt2x00_set_field32(&reg, CSR18_PIFS, erp->pifs);
  327. rt2x00pci_register_write(rt2x00dev, CSR18, reg);
  328. rt2x00pci_register_read(rt2x00dev, CSR19, &reg);
  329. rt2x00_set_field32(&reg, CSR19_DIFS, erp->difs);
  330. rt2x00_set_field32(&reg, CSR19_EIFS, erp->eifs);
  331. rt2x00pci_register_write(rt2x00dev, CSR19, reg);
  332. }
  333. static void rt2500pci_config_ant(struct rt2x00_dev *rt2x00dev,
  334. struct antenna_setup *ant)
  335. {
  336. u32 reg;
  337. u8 r14;
  338. u8 r2;
  339. /*
  340. * We should never come here because rt2x00lib is supposed
  341. * to catch this and send us the correct antenna explicitely.
  342. */
  343. BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
  344. ant->tx == ANTENNA_SW_DIVERSITY);
  345. rt2x00pci_register_read(rt2x00dev, BBPCSR1, &reg);
  346. rt2500pci_bbp_read(rt2x00dev, 14, &r14);
  347. rt2500pci_bbp_read(rt2x00dev, 2, &r2);
  348. /*
  349. * Configure the TX antenna.
  350. */
  351. switch (ant->tx) {
  352. case ANTENNA_A:
  353. rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 0);
  354. rt2x00_set_field32(&reg, BBPCSR1_CCK, 0);
  355. rt2x00_set_field32(&reg, BBPCSR1_OFDM, 0);
  356. break;
  357. case ANTENNA_B:
  358. default:
  359. rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 2);
  360. rt2x00_set_field32(&reg, BBPCSR1_CCK, 2);
  361. rt2x00_set_field32(&reg, BBPCSR1_OFDM, 2);
  362. break;
  363. }
  364. /*
  365. * Configure the RX antenna.
  366. */
  367. switch (ant->rx) {
  368. case ANTENNA_A:
  369. rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 0);
  370. break;
  371. case ANTENNA_B:
  372. default:
  373. rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 2);
  374. break;
  375. }
  376. /*
  377. * RT2525E and RT5222 need to flip TX I/Q
  378. */
  379. if (rt2x00_rf(&rt2x00dev->chip, RF2525E) ||
  380. rt2x00_rf(&rt2x00dev->chip, RF5222)) {
  381. rt2x00_set_field8(&r2, BBP_R2_TX_IQ_FLIP, 1);
  382. rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 1);
  383. rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 1);
  384. /*
  385. * RT2525E does not need RX I/Q Flip.
  386. */
  387. if (rt2x00_rf(&rt2x00dev->chip, RF2525E))
  388. rt2x00_set_field8(&r14, BBP_R14_RX_IQ_FLIP, 0);
  389. } else {
  390. rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 0);
  391. rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 0);
  392. }
  393. rt2x00pci_register_write(rt2x00dev, BBPCSR1, reg);
  394. rt2500pci_bbp_write(rt2x00dev, 14, r14);
  395. rt2500pci_bbp_write(rt2x00dev, 2, r2);
  396. }
  397. static void rt2500pci_config_channel(struct rt2x00_dev *rt2x00dev,
  398. struct rf_channel *rf, const int txpower)
  399. {
  400. u8 r70;
  401. /*
  402. * Set TXpower.
  403. */
  404. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  405. /*
  406. * Switch on tuning bits.
  407. * For RT2523 devices we do not need to update the R1 register.
  408. */
  409. if (!rt2x00_rf(&rt2x00dev->chip, RF2523))
  410. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
  411. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
  412. /*
  413. * For RT2525 we should first set the channel to half band higher.
  414. */
  415. if (rt2x00_rf(&rt2x00dev->chip, RF2525)) {
  416. static const u32 vals[] = {
  417. 0x00080cbe, 0x00080d02, 0x00080d06, 0x00080d0a,
  418. 0x00080d0e, 0x00080d12, 0x00080d16, 0x00080d1a,
  419. 0x00080d1e, 0x00080d22, 0x00080d26, 0x00080d2a,
  420. 0x00080d2e, 0x00080d3a
  421. };
  422. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  423. rt2500pci_rf_write(rt2x00dev, 2, vals[rf->channel - 1]);
  424. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  425. if (rf->rf4)
  426. rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
  427. }
  428. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  429. rt2500pci_rf_write(rt2x00dev, 2, rf->rf2);
  430. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  431. if (rf->rf4)
  432. rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
  433. /*
  434. * Channel 14 requires the Japan filter bit to be set.
  435. */
  436. r70 = 0x46;
  437. rt2x00_set_field8(&r70, BBP_R70_JAPAN_FILTER, rf->channel == 14);
  438. rt2500pci_bbp_write(rt2x00dev, 70, r70);
  439. msleep(1);
  440. /*
  441. * Switch off tuning bits.
  442. * For RT2523 devices we do not need to update the R1 register.
  443. */
  444. if (!rt2x00_rf(&rt2x00dev->chip, RF2523)) {
  445. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
  446. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  447. }
  448. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
  449. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  450. /*
  451. * Clear false CRC during channel switch.
  452. */
  453. rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1);
  454. }
  455. static void rt2500pci_config_txpower(struct rt2x00_dev *rt2x00dev,
  456. const int txpower)
  457. {
  458. u32 rf3;
  459. rt2x00_rf_read(rt2x00dev, 3, &rf3);
  460. rt2x00_set_field32(&rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  461. rt2500pci_rf_write(rt2x00dev, 3, rf3);
  462. }
  463. static void rt2500pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  464. struct rt2x00lib_conf *libconf)
  465. {
  466. u32 reg;
  467. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  468. rt2x00_set_field32(&reg, CSR11_LONG_RETRY,
  469. libconf->conf->long_frame_max_tx_count);
  470. rt2x00_set_field32(&reg, CSR11_SHORT_RETRY,
  471. libconf->conf->short_frame_max_tx_count);
  472. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  473. }
  474. static void rt2500pci_config_duration(struct rt2x00_dev *rt2x00dev,
  475. struct rt2x00lib_conf *libconf)
  476. {
  477. u32 reg;
  478. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  479. rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
  480. rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
  481. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  482. rt2x00pci_register_read(rt2x00dev, CSR12, &reg);
  483. rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL,
  484. libconf->conf->beacon_int * 16);
  485. rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION,
  486. libconf->conf->beacon_int * 16);
  487. rt2x00pci_register_write(rt2x00dev, CSR12, reg);
  488. }
  489. static void rt2500pci_config_ps(struct rt2x00_dev *rt2x00dev,
  490. struct rt2x00lib_conf *libconf)
  491. {
  492. enum dev_state state =
  493. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  494. STATE_SLEEP : STATE_AWAKE;
  495. u32 reg;
  496. if (state == STATE_SLEEP) {
  497. rt2x00pci_register_read(rt2x00dev, CSR20, &reg);
  498. rt2x00_set_field32(&reg, CSR20_DELAY_AFTER_TBCN,
  499. (libconf->conf->beacon_int - 20) * 16);
  500. rt2x00_set_field32(&reg, CSR20_TBCN_BEFORE_WAKEUP,
  501. libconf->conf->listen_interval - 1);
  502. /* We must first disable autowake before it can be enabled */
  503. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
  504. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  505. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 1);
  506. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  507. }
  508. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  509. }
  510. static void rt2500pci_config(struct rt2x00_dev *rt2x00dev,
  511. struct rt2x00lib_conf *libconf,
  512. const unsigned int flags)
  513. {
  514. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  515. rt2500pci_config_channel(rt2x00dev, &libconf->rf,
  516. libconf->conf->power_level);
  517. if ((flags & IEEE80211_CONF_CHANGE_POWER) &&
  518. !(flags & IEEE80211_CONF_CHANGE_CHANNEL))
  519. rt2500pci_config_txpower(rt2x00dev,
  520. libconf->conf->power_level);
  521. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  522. rt2500pci_config_retry_limit(rt2x00dev, libconf);
  523. if (flags & IEEE80211_CONF_CHANGE_BEACON_INTERVAL)
  524. rt2500pci_config_duration(rt2x00dev, libconf);
  525. if (flags & IEEE80211_CONF_CHANGE_PS)
  526. rt2500pci_config_ps(rt2x00dev, libconf);
  527. }
  528. /*
  529. * Link tuning
  530. */
  531. static void rt2500pci_link_stats(struct rt2x00_dev *rt2x00dev,
  532. struct link_qual *qual)
  533. {
  534. u32 reg;
  535. /*
  536. * Update FCS error count from register.
  537. */
  538. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  539. qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
  540. /*
  541. * Update False CCA count from register.
  542. */
  543. rt2x00pci_register_read(rt2x00dev, CNT3, &reg);
  544. qual->false_cca = rt2x00_get_field32(reg, CNT3_FALSE_CCA);
  545. }
  546. static inline void rt2500pci_set_vgc(struct rt2x00_dev *rt2x00dev,
  547. struct link_qual *qual, u8 vgc_level)
  548. {
  549. if (qual->vgc_level_reg != vgc_level) {
  550. rt2500pci_bbp_write(rt2x00dev, 17, vgc_level);
  551. qual->vgc_level_reg = vgc_level;
  552. }
  553. }
  554. static void rt2500pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
  555. struct link_qual *qual)
  556. {
  557. rt2500pci_set_vgc(rt2x00dev, qual, 0x48);
  558. }
  559. static void rt2500pci_link_tuner(struct rt2x00_dev *rt2x00dev,
  560. struct link_qual *qual, const u32 count)
  561. {
  562. /*
  563. * To prevent collisions with MAC ASIC on chipsets
  564. * up to version C the link tuning should halt after 20
  565. * seconds while being associated.
  566. */
  567. if (rt2x00_rev(&rt2x00dev->chip) < RT2560_VERSION_D &&
  568. rt2x00dev->intf_associated && count > 20)
  569. return;
  570. /*
  571. * Chipset versions C and lower should directly continue
  572. * to the dynamic CCA tuning. Chipset version D and higher
  573. * should go straight to dynamic CCA tuning when they
  574. * are not associated.
  575. */
  576. if (rt2x00_rev(&rt2x00dev->chip) < RT2560_VERSION_D ||
  577. !rt2x00dev->intf_associated)
  578. goto dynamic_cca_tune;
  579. /*
  580. * A too low RSSI will cause too much false CCA which will
  581. * then corrupt the R17 tuning. To remidy this the tuning should
  582. * be stopped (While making sure the R17 value will not exceed limits)
  583. */
  584. if (qual->rssi < -80 && count > 20) {
  585. if (qual->vgc_level_reg >= 0x41)
  586. rt2500pci_set_vgc(rt2x00dev, qual, qual->vgc_level);
  587. return;
  588. }
  589. /*
  590. * Special big-R17 for short distance
  591. */
  592. if (qual->rssi >= -58) {
  593. rt2500pci_set_vgc(rt2x00dev, qual, 0x50);
  594. return;
  595. }
  596. /*
  597. * Special mid-R17 for middle distance
  598. */
  599. if (qual->rssi >= -74) {
  600. rt2500pci_set_vgc(rt2x00dev, qual, 0x41);
  601. return;
  602. }
  603. /*
  604. * Leave short or middle distance condition, restore r17
  605. * to the dynamic tuning range.
  606. */
  607. if (qual->vgc_level_reg >= 0x41) {
  608. rt2500pci_set_vgc(rt2x00dev, qual, qual->vgc_level);
  609. return;
  610. }
  611. dynamic_cca_tune:
  612. /*
  613. * R17 is inside the dynamic tuning range,
  614. * start tuning the link based on the false cca counter.
  615. */
  616. if (qual->false_cca > 512 && qual->vgc_level_reg < 0x40) {
  617. rt2500pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level_reg);
  618. qual->vgc_level = qual->vgc_level_reg;
  619. } else if (qual->false_cca < 100 && qual->vgc_level_reg > 0x32) {
  620. rt2500pci_set_vgc(rt2x00dev, qual, --qual->vgc_level_reg);
  621. qual->vgc_level = qual->vgc_level_reg;
  622. }
  623. }
  624. /*
  625. * Initialization functions.
  626. */
  627. static bool rt2500pci_get_entry_state(struct queue_entry *entry)
  628. {
  629. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  630. u32 word;
  631. if (entry->queue->qid == QID_RX) {
  632. rt2x00_desc_read(entry_priv->desc, 0, &word);
  633. return rt2x00_get_field32(word, RXD_W0_OWNER_NIC);
  634. } else {
  635. rt2x00_desc_read(entry_priv->desc, 0, &word);
  636. return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  637. rt2x00_get_field32(word, TXD_W0_VALID));
  638. }
  639. }
  640. static void rt2500pci_clear_entry(struct queue_entry *entry)
  641. {
  642. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  643. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  644. u32 word;
  645. if (entry->queue->qid == QID_RX) {
  646. rt2x00_desc_read(entry_priv->desc, 1, &word);
  647. rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  648. rt2x00_desc_write(entry_priv->desc, 1, word);
  649. rt2x00_desc_read(entry_priv->desc, 0, &word);
  650. rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
  651. rt2x00_desc_write(entry_priv->desc, 0, word);
  652. } else {
  653. rt2x00_desc_read(entry_priv->desc, 0, &word);
  654. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  655. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
  656. rt2x00_desc_write(entry_priv->desc, 0, word);
  657. }
  658. }
  659. static int rt2500pci_init_queues(struct rt2x00_dev *rt2x00dev)
  660. {
  661. struct queue_entry_priv_pci *entry_priv;
  662. u32 reg;
  663. /*
  664. * Initialize registers.
  665. */
  666. rt2x00pci_register_read(rt2x00dev, TXCSR2, &reg);
  667. rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
  668. rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
  669. rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->bcn[1].limit);
  670. rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
  671. rt2x00pci_register_write(rt2x00dev, TXCSR2, reg);
  672. entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
  673. rt2x00pci_register_read(rt2x00dev, TXCSR3, &reg);
  674. rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
  675. entry_priv->desc_dma);
  676. rt2x00pci_register_write(rt2x00dev, TXCSR3, reg);
  677. entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
  678. rt2x00pci_register_read(rt2x00dev, TXCSR5, &reg);
  679. rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
  680. entry_priv->desc_dma);
  681. rt2x00pci_register_write(rt2x00dev, TXCSR5, reg);
  682. entry_priv = rt2x00dev->bcn[1].entries[0].priv_data;
  683. rt2x00pci_register_read(rt2x00dev, TXCSR4, &reg);
  684. rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
  685. entry_priv->desc_dma);
  686. rt2x00pci_register_write(rt2x00dev, TXCSR4, reg);
  687. entry_priv = rt2x00dev->bcn[0].entries[0].priv_data;
  688. rt2x00pci_register_read(rt2x00dev, TXCSR6, &reg);
  689. rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
  690. entry_priv->desc_dma);
  691. rt2x00pci_register_write(rt2x00dev, TXCSR6, reg);
  692. rt2x00pci_register_read(rt2x00dev, RXCSR1, &reg);
  693. rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
  694. rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
  695. rt2x00pci_register_write(rt2x00dev, RXCSR1, reg);
  696. entry_priv = rt2x00dev->rx->entries[0].priv_data;
  697. rt2x00pci_register_read(rt2x00dev, RXCSR2, &reg);
  698. rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
  699. entry_priv->desc_dma);
  700. rt2x00pci_register_write(rt2x00dev, RXCSR2, reg);
  701. return 0;
  702. }
  703. static int rt2500pci_init_registers(struct rt2x00_dev *rt2x00dev)
  704. {
  705. u32 reg;
  706. rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002);
  707. rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002);
  708. rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00020002);
  709. rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002);
  710. rt2x00pci_register_read(rt2x00dev, TIMECSR, &reg);
  711. rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
  712. rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
  713. rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
  714. rt2x00pci_register_write(rt2x00dev, TIMECSR, reg);
  715. rt2x00pci_register_read(rt2x00dev, CSR9, &reg);
  716. rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
  717. rt2x00dev->rx->data_size / 128);
  718. rt2x00pci_register_write(rt2x00dev, CSR9, reg);
  719. /*
  720. * Always use CWmin and CWmax set in descriptor.
  721. */
  722. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  723. rt2x00_set_field32(&reg, CSR11_CW_SELECT, 0);
  724. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  725. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  726. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
  727. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 0);
  728. rt2x00_set_field32(&reg, CSR14_TBCN, 0);
  729. rt2x00_set_field32(&reg, CSR14_TCFP, 0);
  730. rt2x00_set_field32(&reg, CSR14_TATIMW, 0);
  731. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  732. rt2x00_set_field32(&reg, CSR14_CFP_COUNT_PRELOAD, 0);
  733. rt2x00_set_field32(&reg, CSR14_TBCM_PRELOAD, 0);
  734. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  735. rt2x00pci_register_write(rt2x00dev, CNT3, 0);
  736. rt2x00pci_register_read(rt2x00dev, TXCSR8, &reg);
  737. rt2x00_set_field32(&reg, TXCSR8_BBP_ID0, 10);
  738. rt2x00_set_field32(&reg, TXCSR8_BBP_ID0_VALID, 1);
  739. rt2x00_set_field32(&reg, TXCSR8_BBP_ID1, 11);
  740. rt2x00_set_field32(&reg, TXCSR8_BBP_ID1_VALID, 1);
  741. rt2x00_set_field32(&reg, TXCSR8_BBP_ID2, 13);
  742. rt2x00_set_field32(&reg, TXCSR8_BBP_ID2_VALID, 1);
  743. rt2x00_set_field32(&reg, TXCSR8_BBP_ID3, 12);
  744. rt2x00_set_field32(&reg, TXCSR8_BBP_ID3_VALID, 1);
  745. rt2x00pci_register_write(rt2x00dev, TXCSR8, reg);
  746. rt2x00pci_register_read(rt2x00dev, ARTCSR0, &reg);
  747. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_1MBS, 112);
  748. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_2MBS, 56);
  749. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_5_5MBS, 20);
  750. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_11MBS, 10);
  751. rt2x00pci_register_write(rt2x00dev, ARTCSR0, reg);
  752. rt2x00pci_register_read(rt2x00dev, ARTCSR1, &reg);
  753. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_6MBS, 45);
  754. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_9MBS, 37);
  755. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_12MBS, 33);
  756. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_18MBS, 29);
  757. rt2x00pci_register_write(rt2x00dev, ARTCSR1, reg);
  758. rt2x00pci_register_read(rt2x00dev, ARTCSR2, &reg);
  759. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_24MBS, 29);
  760. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_36MBS, 25);
  761. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_48MBS, 25);
  762. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_54MBS, 25);
  763. rt2x00pci_register_write(rt2x00dev, ARTCSR2, reg);
  764. rt2x00pci_register_read(rt2x00dev, RXCSR3, &reg);
  765. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 47); /* CCK Signal */
  766. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
  767. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 51); /* Rssi */
  768. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
  769. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 42); /* OFDM Rate */
  770. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
  771. rt2x00_set_field32(&reg, RXCSR3_BBP_ID3, 51); /* RSSI */
  772. rt2x00_set_field32(&reg, RXCSR3_BBP_ID3_VALID, 1);
  773. rt2x00pci_register_write(rt2x00dev, RXCSR3, reg);
  774. rt2x00pci_register_read(rt2x00dev, PCICSR, &reg);
  775. rt2x00_set_field32(&reg, PCICSR_BIG_ENDIAN, 0);
  776. rt2x00_set_field32(&reg, PCICSR_RX_TRESHOLD, 0);
  777. rt2x00_set_field32(&reg, PCICSR_TX_TRESHOLD, 3);
  778. rt2x00_set_field32(&reg, PCICSR_BURST_LENTH, 1);
  779. rt2x00_set_field32(&reg, PCICSR_ENABLE_CLK, 1);
  780. rt2x00_set_field32(&reg, PCICSR_READ_MULTIPLE, 1);
  781. rt2x00_set_field32(&reg, PCICSR_WRITE_INVALID, 1);
  782. rt2x00pci_register_write(rt2x00dev, PCICSR, reg);
  783. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
  784. rt2x00pci_register_write(rt2x00dev, GPIOCSR, 0x0000ff00);
  785. rt2x00pci_register_write(rt2x00dev, TESTCSR, 0x000000f0);
  786. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  787. return -EBUSY;
  788. rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00213223);
  789. rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518);
  790. rt2x00pci_register_read(rt2x00dev, MACCSR2, &reg);
  791. rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
  792. rt2x00pci_register_write(rt2x00dev, MACCSR2, reg);
  793. rt2x00pci_register_read(rt2x00dev, RALINKCSR, &reg);
  794. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
  795. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 26);
  796. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID0, 1);
  797. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
  798. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 26);
  799. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID1, 1);
  800. rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg);
  801. rt2x00pci_register_write(rt2x00dev, BBPCSR1, 0x82188200);
  802. rt2x00pci_register_write(rt2x00dev, TXACKCSR0, 0x00000020);
  803. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  804. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
  805. rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
  806. rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
  807. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  808. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  809. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
  810. rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
  811. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  812. /*
  813. * We must clear the FCS and FIFO error count.
  814. * These registers are cleared on read,
  815. * so we may pass a useless variable to store the value.
  816. */
  817. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  818. rt2x00pci_register_read(rt2x00dev, CNT4, &reg);
  819. return 0;
  820. }
  821. static int rt2500pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  822. {
  823. unsigned int i;
  824. u8 value;
  825. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  826. rt2500pci_bbp_read(rt2x00dev, 0, &value);
  827. if ((value != 0xff) && (value != 0x00))
  828. return 0;
  829. udelay(REGISTER_BUSY_DELAY);
  830. }
  831. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  832. return -EACCES;
  833. }
  834. static int rt2500pci_init_bbp(struct rt2x00_dev *rt2x00dev)
  835. {
  836. unsigned int i;
  837. u16 eeprom;
  838. u8 reg_id;
  839. u8 value;
  840. if (unlikely(rt2500pci_wait_bbp_ready(rt2x00dev)))
  841. return -EACCES;
  842. rt2500pci_bbp_write(rt2x00dev, 3, 0x02);
  843. rt2500pci_bbp_write(rt2x00dev, 4, 0x19);
  844. rt2500pci_bbp_write(rt2x00dev, 14, 0x1c);
  845. rt2500pci_bbp_write(rt2x00dev, 15, 0x30);
  846. rt2500pci_bbp_write(rt2x00dev, 16, 0xac);
  847. rt2500pci_bbp_write(rt2x00dev, 18, 0x18);
  848. rt2500pci_bbp_write(rt2x00dev, 19, 0xff);
  849. rt2500pci_bbp_write(rt2x00dev, 20, 0x1e);
  850. rt2500pci_bbp_write(rt2x00dev, 21, 0x08);
  851. rt2500pci_bbp_write(rt2x00dev, 22, 0x08);
  852. rt2500pci_bbp_write(rt2x00dev, 23, 0x08);
  853. rt2500pci_bbp_write(rt2x00dev, 24, 0x70);
  854. rt2500pci_bbp_write(rt2x00dev, 25, 0x40);
  855. rt2500pci_bbp_write(rt2x00dev, 26, 0x08);
  856. rt2500pci_bbp_write(rt2x00dev, 27, 0x23);
  857. rt2500pci_bbp_write(rt2x00dev, 30, 0x10);
  858. rt2500pci_bbp_write(rt2x00dev, 31, 0x2b);
  859. rt2500pci_bbp_write(rt2x00dev, 32, 0xb9);
  860. rt2500pci_bbp_write(rt2x00dev, 34, 0x12);
  861. rt2500pci_bbp_write(rt2x00dev, 35, 0x50);
  862. rt2500pci_bbp_write(rt2x00dev, 39, 0xc4);
  863. rt2500pci_bbp_write(rt2x00dev, 40, 0x02);
  864. rt2500pci_bbp_write(rt2x00dev, 41, 0x60);
  865. rt2500pci_bbp_write(rt2x00dev, 53, 0x10);
  866. rt2500pci_bbp_write(rt2x00dev, 54, 0x18);
  867. rt2500pci_bbp_write(rt2x00dev, 56, 0x08);
  868. rt2500pci_bbp_write(rt2x00dev, 57, 0x10);
  869. rt2500pci_bbp_write(rt2x00dev, 58, 0x08);
  870. rt2500pci_bbp_write(rt2x00dev, 61, 0x6d);
  871. rt2500pci_bbp_write(rt2x00dev, 62, 0x10);
  872. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  873. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  874. if (eeprom != 0xffff && eeprom != 0x0000) {
  875. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  876. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  877. rt2500pci_bbp_write(rt2x00dev, reg_id, value);
  878. }
  879. }
  880. return 0;
  881. }
  882. /*
  883. * Device state switch handlers.
  884. */
  885. static void rt2500pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  886. enum dev_state state)
  887. {
  888. u32 reg;
  889. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  890. rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX,
  891. (state == STATE_RADIO_RX_OFF) ||
  892. (state == STATE_RADIO_RX_OFF_LINK));
  893. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  894. }
  895. static void rt2500pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  896. enum dev_state state)
  897. {
  898. int mask = (state == STATE_RADIO_IRQ_OFF);
  899. u32 reg;
  900. /*
  901. * When interrupts are being enabled, the interrupt registers
  902. * should clear the register to assure a clean state.
  903. */
  904. if (state == STATE_RADIO_IRQ_ON) {
  905. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  906. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  907. }
  908. /*
  909. * Only toggle the interrupts bits we are going to use.
  910. * Non-checked interrupt bits are disabled by default.
  911. */
  912. rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
  913. rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
  914. rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
  915. rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
  916. rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
  917. rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
  918. rt2x00pci_register_write(rt2x00dev, CSR8, reg);
  919. }
  920. static int rt2500pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  921. {
  922. /*
  923. * Initialize all registers.
  924. */
  925. if (unlikely(rt2500pci_init_queues(rt2x00dev) ||
  926. rt2500pci_init_registers(rt2x00dev) ||
  927. rt2500pci_init_bbp(rt2x00dev)))
  928. return -EIO;
  929. return 0;
  930. }
  931. static void rt2500pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  932. {
  933. /*
  934. * Disable power
  935. */
  936. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0);
  937. }
  938. static int rt2500pci_set_state(struct rt2x00_dev *rt2x00dev,
  939. enum dev_state state)
  940. {
  941. u32 reg;
  942. unsigned int i;
  943. char put_to_sleep;
  944. char bbp_state;
  945. char rf_state;
  946. put_to_sleep = (state != STATE_AWAKE);
  947. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  948. rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
  949. rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
  950. rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
  951. rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
  952. rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
  953. /*
  954. * Device is not guaranteed to be in the requested state yet.
  955. * We must wait until the register indicates that the
  956. * device has entered the correct state.
  957. */
  958. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  959. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  960. bbp_state = rt2x00_get_field32(reg, PWRCSR1_BBP_CURR_STATE);
  961. rf_state = rt2x00_get_field32(reg, PWRCSR1_RF_CURR_STATE);
  962. if (bbp_state == state && rf_state == state)
  963. return 0;
  964. msleep(10);
  965. }
  966. return -EBUSY;
  967. }
  968. static int rt2500pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  969. enum dev_state state)
  970. {
  971. int retval = 0;
  972. switch (state) {
  973. case STATE_RADIO_ON:
  974. retval = rt2500pci_enable_radio(rt2x00dev);
  975. break;
  976. case STATE_RADIO_OFF:
  977. rt2500pci_disable_radio(rt2x00dev);
  978. break;
  979. case STATE_RADIO_RX_ON:
  980. case STATE_RADIO_RX_ON_LINK:
  981. case STATE_RADIO_RX_OFF:
  982. case STATE_RADIO_RX_OFF_LINK:
  983. rt2500pci_toggle_rx(rt2x00dev, state);
  984. break;
  985. case STATE_RADIO_IRQ_ON:
  986. case STATE_RADIO_IRQ_OFF:
  987. rt2500pci_toggle_irq(rt2x00dev, state);
  988. break;
  989. case STATE_DEEP_SLEEP:
  990. case STATE_SLEEP:
  991. case STATE_STANDBY:
  992. case STATE_AWAKE:
  993. retval = rt2500pci_set_state(rt2x00dev, state);
  994. break;
  995. default:
  996. retval = -ENOTSUPP;
  997. break;
  998. }
  999. if (unlikely(retval))
  1000. ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
  1001. state, retval);
  1002. return retval;
  1003. }
  1004. /*
  1005. * TX descriptor initialization
  1006. */
  1007. static void rt2500pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  1008. struct sk_buff *skb,
  1009. struct txentry_desc *txdesc)
  1010. {
  1011. struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
  1012. struct queue_entry_priv_pci *entry_priv = skbdesc->entry->priv_data;
  1013. __le32 *txd = skbdesc->desc;
  1014. u32 word;
  1015. /*
  1016. * Start writing the descriptor words.
  1017. */
  1018. rt2x00_desc_read(entry_priv->desc, 1, &word);
  1019. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  1020. rt2x00_desc_write(entry_priv->desc, 1, word);
  1021. rt2x00_desc_read(txd, 2, &word);
  1022. rt2x00_set_field32(&word, TXD_W2_IV_OFFSET, IEEE80211_HEADER);
  1023. rt2x00_set_field32(&word, TXD_W2_AIFS, txdesc->aifs);
  1024. rt2x00_set_field32(&word, TXD_W2_CWMIN, txdesc->cw_min);
  1025. rt2x00_set_field32(&word, TXD_W2_CWMAX, txdesc->cw_max);
  1026. rt2x00_desc_write(txd, 2, word);
  1027. rt2x00_desc_read(txd, 3, &word);
  1028. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->signal);
  1029. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->service);
  1030. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW, txdesc->length_low);
  1031. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH, txdesc->length_high);
  1032. rt2x00_desc_write(txd, 3, word);
  1033. rt2x00_desc_read(txd, 10, &word);
  1034. rt2x00_set_field32(&word, TXD_W10_RTS,
  1035. test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
  1036. rt2x00_desc_write(txd, 10, word);
  1037. rt2x00_desc_read(txd, 0, &word);
  1038. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
  1039. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  1040. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  1041. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  1042. rt2x00_set_field32(&word, TXD_W0_ACK,
  1043. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  1044. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  1045. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  1046. rt2x00_set_field32(&word, TXD_W0_OFDM,
  1047. (txdesc->rate_mode == RATE_MODE_OFDM));
  1048. rt2x00_set_field32(&word, TXD_W0_CIPHER_OWNER, 1);
  1049. rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
  1050. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  1051. test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
  1052. rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, skb->len);
  1053. rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
  1054. rt2x00_desc_write(txd, 0, word);
  1055. }
  1056. /*
  1057. * TX data initialization
  1058. */
  1059. static void rt2500pci_write_beacon(struct queue_entry *entry)
  1060. {
  1061. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  1062. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  1063. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  1064. u32 word;
  1065. u32 reg;
  1066. /*
  1067. * Disable beaconing while we are reloading the beacon data,
  1068. * otherwise we might be sending out invalid data.
  1069. */
  1070. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  1071. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
  1072. rt2x00_set_field32(&reg, CSR14_TBCN, 0);
  1073. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  1074. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  1075. /*
  1076. * Replace rt2x00lib allocated descriptor with the
  1077. * pointer to the _real_ hardware descriptor.
  1078. * After that, map the beacon to DMA and update the
  1079. * descriptor.
  1080. */
  1081. memcpy(entry_priv->desc, skbdesc->desc, skbdesc->desc_len);
  1082. skbdesc->desc = entry_priv->desc;
  1083. rt2x00queue_map_txskb(rt2x00dev, entry->skb);
  1084. rt2x00_desc_read(entry_priv->desc, 1, &word);
  1085. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  1086. rt2x00_desc_write(entry_priv->desc, 1, word);
  1087. }
  1088. static void rt2500pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  1089. const enum data_queue_qid queue)
  1090. {
  1091. u32 reg;
  1092. if (queue == QID_BEACON) {
  1093. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  1094. if (!rt2x00_get_field32(reg, CSR14_BEACON_GEN)) {
  1095. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  1096. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  1097. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
  1098. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  1099. }
  1100. return;
  1101. }
  1102. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  1103. rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, (queue == QID_AC_BE));
  1104. rt2x00_set_field32(&reg, TXCSR0_KICK_TX, (queue == QID_AC_BK));
  1105. rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, (queue == QID_ATIM));
  1106. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  1107. }
  1108. static void rt2500pci_kill_tx_queue(struct rt2x00_dev *rt2x00dev,
  1109. const enum data_queue_qid qid)
  1110. {
  1111. u32 reg;
  1112. if (qid == QID_BEACON) {
  1113. rt2x00pci_register_write(rt2x00dev, CSR14, 0);
  1114. } else {
  1115. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  1116. rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
  1117. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  1118. }
  1119. }
  1120. /*
  1121. * RX control handlers
  1122. */
  1123. static void rt2500pci_fill_rxdone(struct queue_entry *entry,
  1124. struct rxdone_entry_desc *rxdesc)
  1125. {
  1126. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  1127. u32 word0;
  1128. u32 word2;
  1129. rt2x00_desc_read(entry_priv->desc, 0, &word0);
  1130. rt2x00_desc_read(entry_priv->desc, 2, &word2);
  1131. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  1132. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  1133. if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
  1134. rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
  1135. /*
  1136. * Obtain the status about this packet.
  1137. * When frame was received with an OFDM bitrate,
  1138. * the signal is the PLCP value. If it was received with
  1139. * a CCK bitrate the signal is the rate in 100kbit/s.
  1140. */
  1141. rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL);
  1142. rxdesc->rssi = rt2x00_get_field32(word2, RXD_W2_RSSI) -
  1143. entry->queue->rt2x00dev->rssi_offset;
  1144. rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  1145. if (rt2x00_get_field32(word0, RXD_W0_OFDM))
  1146. rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
  1147. else
  1148. rxdesc->dev_flags |= RXDONE_SIGNAL_BITRATE;
  1149. if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
  1150. rxdesc->dev_flags |= RXDONE_MY_BSS;
  1151. }
  1152. /*
  1153. * Interrupt functions.
  1154. */
  1155. static void rt2500pci_txdone(struct rt2x00_dev *rt2x00dev,
  1156. const enum data_queue_qid queue_idx)
  1157. {
  1158. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  1159. struct queue_entry_priv_pci *entry_priv;
  1160. struct queue_entry *entry;
  1161. struct txdone_entry_desc txdesc;
  1162. u32 word;
  1163. while (!rt2x00queue_empty(queue)) {
  1164. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  1165. entry_priv = entry->priv_data;
  1166. rt2x00_desc_read(entry_priv->desc, 0, &word);
  1167. if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  1168. !rt2x00_get_field32(word, TXD_W0_VALID))
  1169. break;
  1170. /*
  1171. * Obtain the status about this packet.
  1172. */
  1173. txdesc.flags = 0;
  1174. switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
  1175. case 0: /* Success */
  1176. case 1: /* Success with retry */
  1177. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  1178. break;
  1179. case 2: /* Failure, excessive retries */
  1180. __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
  1181. /* Don't break, this is a failed frame! */
  1182. default: /* Failure */
  1183. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  1184. }
  1185. txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
  1186. rt2x00lib_txdone(entry, &txdesc);
  1187. }
  1188. }
  1189. static irqreturn_t rt2500pci_interrupt(int irq, void *dev_instance)
  1190. {
  1191. struct rt2x00_dev *rt2x00dev = dev_instance;
  1192. u32 reg;
  1193. /*
  1194. * Get the interrupt sources & saved to local variable.
  1195. * Write register value back to clear pending interrupts.
  1196. */
  1197. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  1198. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  1199. if (!reg)
  1200. return IRQ_NONE;
  1201. if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
  1202. return IRQ_HANDLED;
  1203. /*
  1204. * Handle interrupts, walk through all bits
  1205. * and run the tasks, the bits are checked in order of
  1206. * priority.
  1207. */
  1208. /*
  1209. * 1 - Beacon timer expired interrupt.
  1210. */
  1211. if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
  1212. rt2x00lib_beacondone(rt2x00dev);
  1213. /*
  1214. * 2 - Rx ring done interrupt.
  1215. */
  1216. if (rt2x00_get_field32(reg, CSR7_RXDONE))
  1217. rt2x00pci_rxdone(rt2x00dev);
  1218. /*
  1219. * 3 - Atim ring transmit done interrupt.
  1220. */
  1221. if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING))
  1222. rt2500pci_txdone(rt2x00dev, QID_ATIM);
  1223. /*
  1224. * 4 - Priority ring transmit done interrupt.
  1225. */
  1226. if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING))
  1227. rt2500pci_txdone(rt2x00dev, QID_AC_BE);
  1228. /*
  1229. * 5 - Tx ring transmit done interrupt.
  1230. */
  1231. if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING))
  1232. rt2500pci_txdone(rt2x00dev, QID_AC_BK);
  1233. return IRQ_HANDLED;
  1234. }
  1235. /*
  1236. * Device probe functions.
  1237. */
  1238. static int rt2500pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1239. {
  1240. struct eeprom_93cx6 eeprom;
  1241. u32 reg;
  1242. u16 word;
  1243. u8 *mac;
  1244. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  1245. eeprom.data = rt2x00dev;
  1246. eeprom.register_read = rt2500pci_eepromregister_read;
  1247. eeprom.register_write = rt2500pci_eepromregister_write;
  1248. eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
  1249. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  1250. eeprom.reg_data_in = 0;
  1251. eeprom.reg_data_out = 0;
  1252. eeprom.reg_data_clock = 0;
  1253. eeprom.reg_chip_select = 0;
  1254. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  1255. EEPROM_SIZE / sizeof(u16));
  1256. /*
  1257. * Start validation of the data that has been read.
  1258. */
  1259. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1260. if (!is_valid_ether_addr(mac)) {
  1261. random_ether_addr(mac);
  1262. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  1263. }
  1264. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1265. if (word == 0xffff) {
  1266. rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
  1267. rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
  1268. ANTENNA_SW_DIVERSITY);
  1269. rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
  1270. ANTENNA_SW_DIVERSITY);
  1271. rt2x00_set_field16(&word, EEPROM_ANTENNA_LED_MODE,
  1272. LED_MODE_DEFAULT);
  1273. rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
  1274. rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
  1275. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2522);
  1276. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1277. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1278. }
  1279. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1280. if (word == 0xffff) {
  1281. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  1282. rt2x00_set_field16(&word, EEPROM_NIC_DYN_BBP_TUNE, 0);
  1283. rt2x00_set_field16(&word, EEPROM_NIC_CCK_TX_POWER, 0);
  1284. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1285. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1286. }
  1287. rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &word);
  1288. if (word == 0xffff) {
  1289. rt2x00_set_field16(&word, EEPROM_CALIBRATE_OFFSET_RSSI,
  1290. DEFAULT_RSSI_OFFSET);
  1291. rt2x00_eeprom_write(rt2x00dev, EEPROM_CALIBRATE_OFFSET, word);
  1292. EEPROM(rt2x00dev, "Calibrate offset: 0x%04x\n", word);
  1293. }
  1294. return 0;
  1295. }
  1296. static int rt2500pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1297. {
  1298. u32 reg;
  1299. u16 value;
  1300. u16 eeprom;
  1301. /*
  1302. * Read EEPROM word for configuration.
  1303. */
  1304. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1305. /*
  1306. * Identify RF chipset.
  1307. */
  1308. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1309. rt2x00pci_register_read(rt2x00dev, CSR0, &reg);
  1310. rt2x00_set_chip(rt2x00dev, RT2560, value, reg);
  1311. if (!rt2x00_rf(&rt2x00dev->chip, RF2522) &&
  1312. !rt2x00_rf(&rt2x00dev->chip, RF2523) &&
  1313. !rt2x00_rf(&rt2x00dev->chip, RF2524) &&
  1314. !rt2x00_rf(&rt2x00dev->chip, RF2525) &&
  1315. !rt2x00_rf(&rt2x00dev->chip, RF2525E) &&
  1316. !rt2x00_rf(&rt2x00dev->chip, RF5222)) {
  1317. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1318. return -ENODEV;
  1319. }
  1320. /*
  1321. * Identify default antenna configuration.
  1322. */
  1323. rt2x00dev->default_ant.tx =
  1324. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1325. rt2x00dev->default_ant.rx =
  1326. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1327. /*
  1328. * Store led mode, for correct led behaviour.
  1329. */
  1330. #ifdef CONFIG_RT2X00_LIB_LEDS
  1331. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
  1332. rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  1333. if (value == LED_MODE_TXRX_ACTIVITY ||
  1334. value == LED_MODE_DEFAULT ||
  1335. value == LED_MODE_ASUS)
  1336. rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
  1337. LED_TYPE_ACTIVITY);
  1338. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1339. /*
  1340. * Detect if this device has an hardware controlled radio.
  1341. */
  1342. #ifdef CONFIG_RT2X00_LIB_RFKILL
  1343. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
  1344. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1345. #endif /* CONFIG_RT2X00_LIB_RFKILL */
  1346. /*
  1347. * Check if the BBP tuning should be enabled.
  1348. */
  1349. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1350. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DYN_BBP_TUNE))
  1351. __set_bit(CONFIG_DISABLE_LINK_TUNING, &rt2x00dev->flags);
  1352. /*
  1353. * Read the RSSI <-> dBm offset information.
  1354. */
  1355. rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &eeprom);
  1356. rt2x00dev->rssi_offset =
  1357. rt2x00_get_field16(eeprom, EEPROM_CALIBRATE_OFFSET_RSSI);
  1358. return 0;
  1359. }
  1360. /*
  1361. * RF value list for RF2522
  1362. * Supports: 2.4 GHz
  1363. */
  1364. static const struct rf_channel rf_vals_bg_2522[] = {
  1365. { 1, 0x00002050, 0x000c1fda, 0x00000101, 0 },
  1366. { 2, 0x00002050, 0x000c1fee, 0x00000101, 0 },
  1367. { 3, 0x00002050, 0x000c2002, 0x00000101, 0 },
  1368. { 4, 0x00002050, 0x000c2016, 0x00000101, 0 },
  1369. { 5, 0x00002050, 0x000c202a, 0x00000101, 0 },
  1370. { 6, 0x00002050, 0x000c203e, 0x00000101, 0 },
  1371. { 7, 0x00002050, 0x000c2052, 0x00000101, 0 },
  1372. { 8, 0x00002050, 0x000c2066, 0x00000101, 0 },
  1373. { 9, 0x00002050, 0x000c207a, 0x00000101, 0 },
  1374. { 10, 0x00002050, 0x000c208e, 0x00000101, 0 },
  1375. { 11, 0x00002050, 0x000c20a2, 0x00000101, 0 },
  1376. { 12, 0x00002050, 0x000c20b6, 0x00000101, 0 },
  1377. { 13, 0x00002050, 0x000c20ca, 0x00000101, 0 },
  1378. { 14, 0x00002050, 0x000c20fa, 0x00000101, 0 },
  1379. };
  1380. /*
  1381. * RF value list for RF2523
  1382. * Supports: 2.4 GHz
  1383. */
  1384. static const struct rf_channel rf_vals_bg_2523[] = {
  1385. { 1, 0x00022010, 0x00000c9e, 0x000e0111, 0x00000a1b },
  1386. { 2, 0x00022010, 0x00000ca2, 0x000e0111, 0x00000a1b },
  1387. { 3, 0x00022010, 0x00000ca6, 0x000e0111, 0x00000a1b },
  1388. { 4, 0x00022010, 0x00000caa, 0x000e0111, 0x00000a1b },
  1389. { 5, 0x00022010, 0x00000cae, 0x000e0111, 0x00000a1b },
  1390. { 6, 0x00022010, 0x00000cb2, 0x000e0111, 0x00000a1b },
  1391. { 7, 0x00022010, 0x00000cb6, 0x000e0111, 0x00000a1b },
  1392. { 8, 0x00022010, 0x00000cba, 0x000e0111, 0x00000a1b },
  1393. { 9, 0x00022010, 0x00000cbe, 0x000e0111, 0x00000a1b },
  1394. { 10, 0x00022010, 0x00000d02, 0x000e0111, 0x00000a1b },
  1395. { 11, 0x00022010, 0x00000d06, 0x000e0111, 0x00000a1b },
  1396. { 12, 0x00022010, 0x00000d0a, 0x000e0111, 0x00000a1b },
  1397. { 13, 0x00022010, 0x00000d0e, 0x000e0111, 0x00000a1b },
  1398. { 14, 0x00022010, 0x00000d1a, 0x000e0111, 0x00000a03 },
  1399. };
  1400. /*
  1401. * RF value list for RF2524
  1402. * Supports: 2.4 GHz
  1403. */
  1404. static const struct rf_channel rf_vals_bg_2524[] = {
  1405. { 1, 0x00032020, 0x00000c9e, 0x00000101, 0x00000a1b },
  1406. { 2, 0x00032020, 0x00000ca2, 0x00000101, 0x00000a1b },
  1407. { 3, 0x00032020, 0x00000ca6, 0x00000101, 0x00000a1b },
  1408. { 4, 0x00032020, 0x00000caa, 0x00000101, 0x00000a1b },
  1409. { 5, 0x00032020, 0x00000cae, 0x00000101, 0x00000a1b },
  1410. { 6, 0x00032020, 0x00000cb2, 0x00000101, 0x00000a1b },
  1411. { 7, 0x00032020, 0x00000cb6, 0x00000101, 0x00000a1b },
  1412. { 8, 0x00032020, 0x00000cba, 0x00000101, 0x00000a1b },
  1413. { 9, 0x00032020, 0x00000cbe, 0x00000101, 0x00000a1b },
  1414. { 10, 0x00032020, 0x00000d02, 0x00000101, 0x00000a1b },
  1415. { 11, 0x00032020, 0x00000d06, 0x00000101, 0x00000a1b },
  1416. { 12, 0x00032020, 0x00000d0a, 0x00000101, 0x00000a1b },
  1417. { 13, 0x00032020, 0x00000d0e, 0x00000101, 0x00000a1b },
  1418. { 14, 0x00032020, 0x00000d1a, 0x00000101, 0x00000a03 },
  1419. };
  1420. /*
  1421. * RF value list for RF2525
  1422. * Supports: 2.4 GHz
  1423. */
  1424. static const struct rf_channel rf_vals_bg_2525[] = {
  1425. { 1, 0x00022020, 0x00080c9e, 0x00060111, 0x00000a1b },
  1426. { 2, 0x00022020, 0x00080ca2, 0x00060111, 0x00000a1b },
  1427. { 3, 0x00022020, 0x00080ca6, 0x00060111, 0x00000a1b },
  1428. { 4, 0x00022020, 0x00080caa, 0x00060111, 0x00000a1b },
  1429. { 5, 0x00022020, 0x00080cae, 0x00060111, 0x00000a1b },
  1430. { 6, 0x00022020, 0x00080cb2, 0x00060111, 0x00000a1b },
  1431. { 7, 0x00022020, 0x00080cb6, 0x00060111, 0x00000a1b },
  1432. { 8, 0x00022020, 0x00080cba, 0x00060111, 0x00000a1b },
  1433. { 9, 0x00022020, 0x00080cbe, 0x00060111, 0x00000a1b },
  1434. { 10, 0x00022020, 0x00080d02, 0x00060111, 0x00000a1b },
  1435. { 11, 0x00022020, 0x00080d06, 0x00060111, 0x00000a1b },
  1436. { 12, 0x00022020, 0x00080d0a, 0x00060111, 0x00000a1b },
  1437. { 13, 0x00022020, 0x00080d0e, 0x00060111, 0x00000a1b },
  1438. { 14, 0x00022020, 0x00080d1a, 0x00060111, 0x00000a03 },
  1439. };
  1440. /*
  1441. * RF value list for RF2525e
  1442. * Supports: 2.4 GHz
  1443. */
  1444. static const struct rf_channel rf_vals_bg_2525e[] = {
  1445. { 1, 0x00022020, 0x00081136, 0x00060111, 0x00000a0b },
  1446. { 2, 0x00022020, 0x0008113a, 0x00060111, 0x00000a0b },
  1447. { 3, 0x00022020, 0x0008113e, 0x00060111, 0x00000a0b },
  1448. { 4, 0x00022020, 0x00081182, 0x00060111, 0x00000a0b },
  1449. { 5, 0x00022020, 0x00081186, 0x00060111, 0x00000a0b },
  1450. { 6, 0x00022020, 0x0008118a, 0x00060111, 0x00000a0b },
  1451. { 7, 0x00022020, 0x0008118e, 0x00060111, 0x00000a0b },
  1452. { 8, 0x00022020, 0x00081192, 0x00060111, 0x00000a0b },
  1453. { 9, 0x00022020, 0x00081196, 0x00060111, 0x00000a0b },
  1454. { 10, 0x00022020, 0x0008119a, 0x00060111, 0x00000a0b },
  1455. { 11, 0x00022020, 0x0008119e, 0x00060111, 0x00000a0b },
  1456. { 12, 0x00022020, 0x000811a2, 0x00060111, 0x00000a0b },
  1457. { 13, 0x00022020, 0x000811a6, 0x00060111, 0x00000a0b },
  1458. { 14, 0x00022020, 0x000811ae, 0x00060111, 0x00000a1b },
  1459. };
  1460. /*
  1461. * RF value list for RF5222
  1462. * Supports: 2.4 GHz & 5.2 GHz
  1463. */
  1464. static const struct rf_channel rf_vals_5222[] = {
  1465. { 1, 0x00022020, 0x00001136, 0x00000101, 0x00000a0b },
  1466. { 2, 0x00022020, 0x0000113a, 0x00000101, 0x00000a0b },
  1467. { 3, 0x00022020, 0x0000113e, 0x00000101, 0x00000a0b },
  1468. { 4, 0x00022020, 0x00001182, 0x00000101, 0x00000a0b },
  1469. { 5, 0x00022020, 0x00001186, 0x00000101, 0x00000a0b },
  1470. { 6, 0x00022020, 0x0000118a, 0x00000101, 0x00000a0b },
  1471. { 7, 0x00022020, 0x0000118e, 0x00000101, 0x00000a0b },
  1472. { 8, 0x00022020, 0x00001192, 0x00000101, 0x00000a0b },
  1473. { 9, 0x00022020, 0x00001196, 0x00000101, 0x00000a0b },
  1474. { 10, 0x00022020, 0x0000119a, 0x00000101, 0x00000a0b },
  1475. { 11, 0x00022020, 0x0000119e, 0x00000101, 0x00000a0b },
  1476. { 12, 0x00022020, 0x000011a2, 0x00000101, 0x00000a0b },
  1477. { 13, 0x00022020, 0x000011a6, 0x00000101, 0x00000a0b },
  1478. { 14, 0x00022020, 0x000011ae, 0x00000101, 0x00000a1b },
  1479. /* 802.11 UNI / HyperLan 2 */
  1480. { 36, 0x00022010, 0x00018896, 0x00000101, 0x00000a1f },
  1481. { 40, 0x00022010, 0x0001889a, 0x00000101, 0x00000a1f },
  1482. { 44, 0x00022010, 0x0001889e, 0x00000101, 0x00000a1f },
  1483. { 48, 0x00022010, 0x000188a2, 0x00000101, 0x00000a1f },
  1484. { 52, 0x00022010, 0x000188a6, 0x00000101, 0x00000a1f },
  1485. { 66, 0x00022010, 0x000188aa, 0x00000101, 0x00000a1f },
  1486. { 60, 0x00022010, 0x000188ae, 0x00000101, 0x00000a1f },
  1487. { 64, 0x00022010, 0x000188b2, 0x00000101, 0x00000a1f },
  1488. /* 802.11 HyperLan 2 */
  1489. { 100, 0x00022010, 0x00008802, 0x00000101, 0x00000a0f },
  1490. { 104, 0x00022010, 0x00008806, 0x00000101, 0x00000a0f },
  1491. { 108, 0x00022010, 0x0000880a, 0x00000101, 0x00000a0f },
  1492. { 112, 0x00022010, 0x0000880e, 0x00000101, 0x00000a0f },
  1493. { 116, 0x00022010, 0x00008812, 0x00000101, 0x00000a0f },
  1494. { 120, 0x00022010, 0x00008816, 0x00000101, 0x00000a0f },
  1495. { 124, 0x00022010, 0x0000881a, 0x00000101, 0x00000a0f },
  1496. { 128, 0x00022010, 0x0000881e, 0x00000101, 0x00000a0f },
  1497. { 132, 0x00022010, 0x00008822, 0x00000101, 0x00000a0f },
  1498. { 136, 0x00022010, 0x00008826, 0x00000101, 0x00000a0f },
  1499. /* 802.11 UNII */
  1500. { 140, 0x00022010, 0x0000882a, 0x00000101, 0x00000a0f },
  1501. { 149, 0x00022020, 0x000090a6, 0x00000101, 0x00000a07 },
  1502. { 153, 0x00022020, 0x000090ae, 0x00000101, 0x00000a07 },
  1503. { 157, 0x00022020, 0x000090b6, 0x00000101, 0x00000a07 },
  1504. { 161, 0x00022020, 0x000090be, 0x00000101, 0x00000a07 },
  1505. };
  1506. static int rt2500pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1507. {
  1508. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1509. struct channel_info *info;
  1510. char *tx_power;
  1511. unsigned int i;
  1512. /*
  1513. * Initialize all hw fields.
  1514. */
  1515. rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1516. IEEE80211_HW_SIGNAL_DBM |
  1517. IEEE80211_HW_SUPPORTS_PS |
  1518. IEEE80211_HW_PS_NULLFUNC_STACK;
  1519. rt2x00dev->hw->extra_tx_headroom = 0;
  1520. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  1521. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1522. rt2x00_eeprom_addr(rt2x00dev,
  1523. EEPROM_MAC_ADDR_0));
  1524. /*
  1525. * Initialize hw_mode information.
  1526. */
  1527. spec->supported_bands = SUPPORT_BAND_2GHZ;
  1528. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  1529. if (rt2x00_rf(&rt2x00dev->chip, RF2522)) {
  1530. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2522);
  1531. spec->channels = rf_vals_bg_2522;
  1532. } else if (rt2x00_rf(&rt2x00dev->chip, RF2523)) {
  1533. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2523);
  1534. spec->channels = rf_vals_bg_2523;
  1535. } else if (rt2x00_rf(&rt2x00dev->chip, RF2524)) {
  1536. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2524);
  1537. spec->channels = rf_vals_bg_2524;
  1538. } else if (rt2x00_rf(&rt2x00dev->chip, RF2525)) {
  1539. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525);
  1540. spec->channels = rf_vals_bg_2525;
  1541. } else if (rt2x00_rf(&rt2x00dev->chip, RF2525E)) {
  1542. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525e);
  1543. spec->channels = rf_vals_bg_2525e;
  1544. } else if (rt2x00_rf(&rt2x00dev->chip, RF5222)) {
  1545. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  1546. spec->num_channels = ARRAY_SIZE(rf_vals_5222);
  1547. spec->channels = rf_vals_5222;
  1548. }
  1549. /*
  1550. * Create channel information array
  1551. */
  1552. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  1553. if (!info)
  1554. return -ENOMEM;
  1555. spec->channels_info = info;
  1556. tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
  1557. for (i = 0; i < 14; i++)
  1558. info[i].tx_power1 = TXPOWER_FROM_DEV(tx_power[i]);
  1559. if (spec->num_channels > 14) {
  1560. for (i = 14; i < spec->num_channels; i++)
  1561. info[i].tx_power1 = DEFAULT_TXPOWER;
  1562. }
  1563. return 0;
  1564. }
  1565. static int rt2500pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  1566. {
  1567. int retval;
  1568. /*
  1569. * Allocate eeprom data.
  1570. */
  1571. retval = rt2500pci_validate_eeprom(rt2x00dev);
  1572. if (retval)
  1573. return retval;
  1574. retval = rt2500pci_init_eeprom(rt2x00dev);
  1575. if (retval)
  1576. return retval;
  1577. /*
  1578. * Initialize hw specifications.
  1579. */
  1580. retval = rt2500pci_probe_hw_mode(rt2x00dev);
  1581. if (retval)
  1582. return retval;
  1583. /*
  1584. * This device requires the atim queue and DMA-mapped skbs.
  1585. */
  1586. __set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags);
  1587. __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
  1588. /*
  1589. * Set the rssi offset.
  1590. */
  1591. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1592. return 0;
  1593. }
  1594. /*
  1595. * IEEE80211 stack callback functions.
  1596. */
  1597. static u64 rt2500pci_get_tsf(struct ieee80211_hw *hw)
  1598. {
  1599. struct rt2x00_dev *rt2x00dev = hw->priv;
  1600. u64 tsf;
  1601. u32 reg;
  1602. rt2x00pci_register_read(rt2x00dev, CSR17, &reg);
  1603. tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
  1604. rt2x00pci_register_read(rt2x00dev, CSR16, &reg);
  1605. tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
  1606. return tsf;
  1607. }
  1608. static int rt2500pci_tx_last_beacon(struct ieee80211_hw *hw)
  1609. {
  1610. struct rt2x00_dev *rt2x00dev = hw->priv;
  1611. u32 reg;
  1612. rt2x00pci_register_read(rt2x00dev, CSR15, &reg);
  1613. return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
  1614. }
  1615. static const struct ieee80211_ops rt2500pci_mac80211_ops = {
  1616. .tx = rt2x00mac_tx,
  1617. .start = rt2x00mac_start,
  1618. .stop = rt2x00mac_stop,
  1619. .add_interface = rt2x00mac_add_interface,
  1620. .remove_interface = rt2x00mac_remove_interface,
  1621. .config = rt2x00mac_config,
  1622. .config_interface = rt2x00mac_config_interface,
  1623. .configure_filter = rt2x00mac_configure_filter,
  1624. .get_stats = rt2x00mac_get_stats,
  1625. .bss_info_changed = rt2x00mac_bss_info_changed,
  1626. .conf_tx = rt2x00mac_conf_tx,
  1627. .get_tx_stats = rt2x00mac_get_tx_stats,
  1628. .get_tsf = rt2500pci_get_tsf,
  1629. .tx_last_beacon = rt2500pci_tx_last_beacon,
  1630. };
  1631. static const struct rt2x00lib_ops rt2500pci_rt2x00_ops = {
  1632. .irq_handler = rt2500pci_interrupt,
  1633. .probe_hw = rt2500pci_probe_hw,
  1634. .initialize = rt2x00pci_initialize,
  1635. .uninitialize = rt2x00pci_uninitialize,
  1636. .get_entry_state = rt2500pci_get_entry_state,
  1637. .clear_entry = rt2500pci_clear_entry,
  1638. .set_device_state = rt2500pci_set_device_state,
  1639. .rfkill_poll = rt2500pci_rfkill_poll,
  1640. .link_stats = rt2500pci_link_stats,
  1641. .reset_tuner = rt2500pci_reset_tuner,
  1642. .link_tuner = rt2500pci_link_tuner,
  1643. .write_tx_desc = rt2500pci_write_tx_desc,
  1644. .write_tx_data = rt2x00pci_write_tx_data,
  1645. .write_beacon = rt2500pci_write_beacon,
  1646. .kick_tx_queue = rt2500pci_kick_tx_queue,
  1647. .kill_tx_queue = rt2500pci_kill_tx_queue,
  1648. .fill_rxdone = rt2500pci_fill_rxdone,
  1649. .config_filter = rt2500pci_config_filter,
  1650. .config_intf = rt2500pci_config_intf,
  1651. .config_erp = rt2500pci_config_erp,
  1652. .config_ant = rt2500pci_config_ant,
  1653. .config = rt2500pci_config,
  1654. };
  1655. static const struct data_queue_desc rt2500pci_queue_rx = {
  1656. .entry_num = RX_ENTRIES,
  1657. .data_size = DATA_FRAME_SIZE,
  1658. .desc_size = RXD_DESC_SIZE,
  1659. .priv_size = sizeof(struct queue_entry_priv_pci),
  1660. };
  1661. static const struct data_queue_desc rt2500pci_queue_tx = {
  1662. .entry_num = TX_ENTRIES,
  1663. .data_size = DATA_FRAME_SIZE,
  1664. .desc_size = TXD_DESC_SIZE,
  1665. .priv_size = sizeof(struct queue_entry_priv_pci),
  1666. };
  1667. static const struct data_queue_desc rt2500pci_queue_bcn = {
  1668. .entry_num = BEACON_ENTRIES,
  1669. .data_size = MGMT_FRAME_SIZE,
  1670. .desc_size = TXD_DESC_SIZE,
  1671. .priv_size = sizeof(struct queue_entry_priv_pci),
  1672. };
  1673. static const struct data_queue_desc rt2500pci_queue_atim = {
  1674. .entry_num = ATIM_ENTRIES,
  1675. .data_size = DATA_FRAME_SIZE,
  1676. .desc_size = TXD_DESC_SIZE,
  1677. .priv_size = sizeof(struct queue_entry_priv_pci),
  1678. };
  1679. static const struct rt2x00_ops rt2500pci_ops = {
  1680. .name = KBUILD_MODNAME,
  1681. .max_sta_intf = 1,
  1682. .max_ap_intf = 1,
  1683. .eeprom_size = EEPROM_SIZE,
  1684. .rf_size = RF_SIZE,
  1685. .tx_queues = NUM_TX_QUEUES,
  1686. .rx = &rt2500pci_queue_rx,
  1687. .tx = &rt2500pci_queue_tx,
  1688. .bcn = &rt2500pci_queue_bcn,
  1689. .atim = &rt2500pci_queue_atim,
  1690. .lib = &rt2500pci_rt2x00_ops,
  1691. .hw = &rt2500pci_mac80211_ops,
  1692. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1693. .debugfs = &rt2500pci_rt2x00debug,
  1694. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1695. };
  1696. /*
  1697. * RT2500pci module information.
  1698. */
  1699. static struct pci_device_id rt2500pci_device_table[] = {
  1700. { PCI_DEVICE(0x1814, 0x0201), PCI_DEVICE_DATA(&rt2500pci_ops) },
  1701. { 0, }
  1702. };
  1703. MODULE_AUTHOR(DRV_PROJECT);
  1704. MODULE_VERSION(DRV_VERSION);
  1705. MODULE_DESCRIPTION("Ralink RT2500 PCI & PCMCIA Wireless LAN driver.");
  1706. MODULE_SUPPORTED_DEVICE("Ralink RT2560 PCI & PCMCIA chipset based cards");
  1707. MODULE_DEVICE_TABLE(pci, rt2500pci_device_table);
  1708. MODULE_LICENSE("GPL");
  1709. static struct pci_driver rt2500pci_driver = {
  1710. .name = KBUILD_MODNAME,
  1711. .id_table = rt2500pci_device_table,
  1712. .probe = rt2x00pci_probe,
  1713. .remove = __devexit_p(rt2x00pci_remove),
  1714. .suspend = rt2x00pci_suspend,
  1715. .resume = rt2x00pci_resume,
  1716. };
  1717. static int __init rt2500pci_init(void)
  1718. {
  1719. return pci_register_driver(&rt2500pci_driver);
  1720. }
  1721. static void __exit rt2500pci_exit(void)
  1722. {
  1723. pci_unregister_driver(&rt2500pci_driver);
  1724. }
  1725. module_init(rt2500pci_init);
  1726. module_exit(rt2500pci_exit);