rt2400pci.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702
  1. /*
  2. Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2400pci
  19. Abstract: rt2400pci device specific routines.
  20. Supported chipsets: RT2460.
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/init.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/eeprom_93cx6.h>
  29. #include "rt2x00.h"
  30. #include "rt2x00pci.h"
  31. #include "rt2400pci.h"
  32. /*
  33. * Register access.
  34. * All access to the CSR registers will go through the methods
  35. * rt2x00pci_register_read and rt2x00pci_register_write.
  36. * BBP and RF register require indirect register access,
  37. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  38. * These indirect registers work with busy bits,
  39. * and we will try maximal REGISTER_BUSY_COUNT times to access
  40. * the register while taking a REGISTER_BUSY_DELAY us delay
  41. * between each attampt. When the busy bit is still set at that time,
  42. * the access attempt is considered to have failed,
  43. * and we will print an error.
  44. */
  45. #define WAIT_FOR_BBP(__dev, __reg) \
  46. rt2x00pci_regbusy_read((__dev), BBPCSR, BBPCSR_BUSY, (__reg))
  47. #define WAIT_FOR_RF(__dev, __reg) \
  48. rt2x00pci_regbusy_read((__dev), RFCSR, RFCSR_BUSY, (__reg))
  49. static void rt2400pci_bbp_write(struct rt2x00_dev *rt2x00dev,
  50. const unsigned int word, const u8 value)
  51. {
  52. u32 reg;
  53. mutex_lock(&rt2x00dev->csr_mutex);
  54. /*
  55. * Wait until the BBP becomes available, afterwards we
  56. * can safely write the new data into the register.
  57. */
  58. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  59. reg = 0;
  60. rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
  61. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  62. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  63. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
  64. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  65. }
  66. mutex_unlock(&rt2x00dev->csr_mutex);
  67. }
  68. static void rt2400pci_bbp_read(struct rt2x00_dev *rt2x00dev,
  69. const unsigned int word, u8 *value)
  70. {
  71. u32 reg;
  72. mutex_lock(&rt2x00dev->csr_mutex);
  73. /*
  74. * Wait until the BBP becomes available, afterwards we
  75. * can safely write the read request into the register.
  76. * After the data has been written, we wait until hardware
  77. * returns the correct value, if at any time the register
  78. * doesn't become available in time, reg will be 0xffffffff
  79. * which means we return 0xff to the caller.
  80. */
  81. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  82. reg = 0;
  83. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  84. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  85. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
  86. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  87. WAIT_FOR_BBP(rt2x00dev, &reg);
  88. }
  89. *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
  90. mutex_unlock(&rt2x00dev->csr_mutex);
  91. }
  92. static void rt2400pci_rf_write(struct rt2x00_dev *rt2x00dev,
  93. const unsigned int word, const u32 value)
  94. {
  95. u32 reg;
  96. if (!word)
  97. return;
  98. mutex_lock(&rt2x00dev->csr_mutex);
  99. /*
  100. * Wait until the RF becomes available, afterwards we
  101. * can safely write the new data into the register.
  102. */
  103. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  104. reg = 0;
  105. rt2x00_set_field32(&reg, RFCSR_VALUE, value);
  106. rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
  107. rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
  108. rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
  109. rt2x00pci_register_write(rt2x00dev, RFCSR, reg);
  110. rt2x00_rf_write(rt2x00dev, word, value);
  111. }
  112. mutex_unlock(&rt2x00dev->csr_mutex);
  113. }
  114. static void rt2400pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  115. {
  116. struct rt2x00_dev *rt2x00dev = eeprom->data;
  117. u32 reg;
  118. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  119. eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
  120. eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
  121. eeprom->reg_data_clock =
  122. !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
  123. eeprom->reg_chip_select =
  124. !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
  125. }
  126. static void rt2400pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  127. {
  128. struct rt2x00_dev *rt2x00dev = eeprom->data;
  129. u32 reg = 0;
  130. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
  131. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
  132. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
  133. !!eeprom->reg_data_clock);
  134. rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
  135. !!eeprom->reg_chip_select);
  136. rt2x00pci_register_write(rt2x00dev, CSR21, reg);
  137. }
  138. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  139. static const struct rt2x00debug rt2400pci_rt2x00debug = {
  140. .owner = THIS_MODULE,
  141. .csr = {
  142. .read = rt2x00pci_register_read,
  143. .write = rt2x00pci_register_write,
  144. .flags = RT2X00DEBUGFS_OFFSET,
  145. .word_base = CSR_REG_BASE,
  146. .word_size = sizeof(u32),
  147. .word_count = CSR_REG_SIZE / sizeof(u32),
  148. },
  149. .eeprom = {
  150. .read = rt2x00_eeprom_read,
  151. .write = rt2x00_eeprom_write,
  152. .word_base = EEPROM_BASE,
  153. .word_size = sizeof(u16),
  154. .word_count = EEPROM_SIZE / sizeof(u16),
  155. },
  156. .bbp = {
  157. .read = rt2400pci_bbp_read,
  158. .write = rt2400pci_bbp_write,
  159. .word_base = BBP_BASE,
  160. .word_size = sizeof(u8),
  161. .word_count = BBP_SIZE / sizeof(u8),
  162. },
  163. .rf = {
  164. .read = rt2x00_rf_read,
  165. .write = rt2400pci_rf_write,
  166. .word_base = RF_BASE,
  167. .word_size = sizeof(u32),
  168. .word_count = RF_SIZE / sizeof(u32),
  169. },
  170. };
  171. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  172. #ifdef CONFIG_RT2X00_LIB_RFKILL
  173. static int rt2400pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  174. {
  175. u32 reg;
  176. rt2x00pci_register_read(rt2x00dev, GPIOCSR, &reg);
  177. return rt2x00_get_field32(reg, GPIOCSR_BIT0);
  178. }
  179. #else
  180. #define rt2400pci_rfkill_poll NULL
  181. #endif /* CONFIG_RT2X00_LIB_RFKILL */
  182. #ifdef CONFIG_RT2X00_LIB_LEDS
  183. static void rt2400pci_brightness_set(struct led_classdev *led_cdev,
  184. enum led_brightness brightness)
  185. {
  186. struct rt2x00_led *led =
  187. container_of(led_cdev, struct rt2x00_led, led_dev);
  188. unsigned int enabled = brightness != LED_OFF;
  189. u32 reg;
  190. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  191. if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
  192. rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
  193. else if (led->type == LED_TYPE_ACTIVITY)
  194. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
  195. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  196. }
  197. static int rt2400pci_blink_set(struct led_classdev *led_cdev,
  198. unsigned long *delay_on,
  199. unsigned long *delay_off)
  200. {
  201. struct rt2x00_led *led =
  202. container_of(led_cdev, struct rt2x00_led, led_dev);
  203. u32 reg;
  204. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  205. rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
  206. rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
  207. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  208. return 0;
  209. }
  210. static void rt2400pci_init_led(struct rt2x00_dev *rt2x00dev,
  211. struct rt2x00_led *led,
  212. enum led_type type)
  213. {
  214. led->rt2x00dev = rt2x00dev;
  215. led->type = type;
  216. led->led_dev.brightness_set = rt2400pci_brightness_set;
  217. led->led_dev.blink_set = rt2400pci_blink_set;
  218. led->flags = LED_INITIALIZED;
  219. }
  220. #endif /* CONFIG_RT2X00_LIB_LEDS */
  221. /*
  222. * Configuration handlers.
  223. */
  224. static void rt2400pci_config_filter(struct rt2x00_dev *rt2x00dev,
  225. const unsigned int filter_flags)
  226. {
  227. u32 reg;
  228. /*
  229. * Start configuration steps.
  230. * Note that the version error will always be dropped
  231. * since there is no filter for it at this time.
  232. */
  233. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  234. rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
  235. !(filter_flags & FIF_FCSFAIL));
  236. rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
  237. !(filter_flags & FIF_PLCPFAIL));
  238. rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
  239. !(filter_flags & FIF_CONTROL));
  240. rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
  241. !(filter_flags & FIF_PROMISC_IN_BSS));
  242. rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
  243. !(filter_flags & FIF_PROMISC_IN_BSS) &&
  244. !rt2x00dev->intf_ap_count);
  245. rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
  246. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  247. }
  248. static void rt2400pci_config_intf(struct rt2x00_dev *rt2x00dev,
  249. struct rt2x00_intf *intf,
  250. struct rt2x00intf_conf *conf,
  251. const unsigned int flags)
  252. {
  253. unsigned int bcn_preload;
  254. u32 reg;
  255. if (flags & CONFIG_UPDATE_TYPE) {
  256. /*
  257. * Enable beacon config
  258. */
  259. bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20);
  260. rt2x00pci_register_read(rt2x00dev, BCNCSR1, &reg);
  261. rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
  262. rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg);
  263. /*
  264. * Enable synchronisation.
  265. */
  266. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  267. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  268. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
  269. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  270. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  271. }
  272. if (flags & CONFIG_UPDATE_MAC)
  273. rt2x00pci_register_multiwrite(rt2x00dev, CSR3,
  274. conf->mac, sizeof(conf->mac));
  275. if (flags & CONFIG_UPDATE_BSSID)
  276. rt2x00pci_register_multiwrite(rt2x00dev, CSR5,
  277. conf->bssid, sizeof(conf->bssid));
  278. }
  279. static void rt2400pci_config_erp(struct rt2x00_dev *rt2x00dev,
  280. struct rt2x00lib_erp *erp)
  281. {
  282. int preamble_mask;
  283. u32 reg;
  284. /*
  285. * When short preamble is enabled, we should set bit 0x08
  286. */
  287. preamble_mask = erp->short_preamble << 3;
  288. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  289. rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT,
  290. erp->ack_timeout);
  291. rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME,
  292. erp->ack_consume_time);
  293. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  294. rt2x00pci_register_read(rt2x00dev, ARCSR2, &reg);
  295. rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
  296. rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
  297. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 10));
  298. rt2x00pci_register_write(rt2x00dev, ARCSR2, reg);
  299. rt2x00pci_register_read(rt2x00dev, ARCSR3, &reg);
  300. rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
  301. rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
  302. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 20));
  303. rt2x00pci_register_write(rt2x00dev, ARCSR3, reg);
  304. rt2x00pci_register_read(rt2x00dev, ARCSR4, &reg);
  305. rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
  306. rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
  307. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 55));
  308. rt2x00pci_register_write(rt2x00dev, ARCSR4, reg);
  309. rt2x00pci_register_read(rt2x00dev, ARCSR5, &reg);
  310. rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
  311. rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
  312. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 110));
  313. rt2x00pci_register_write(rt2x00dev, ARCSR5, reg);
  314. rt2x00pci_register_write(rt2x00dev, ARCSR1, erp->basic_rates);
  315. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  316. rt2x00_set_field32(&reg, CSR11_SLOT_TIME, erp->slot_time);
  317. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  318. rt2x00pci_register_read(rt2x00dev, CSR18, &reg);
  319. rt2x00_set_field32(&reg, CSR18_SIFS, erp->sifs);
  320. rt2x00_set_field32(&reg, CSR18_PIFS, erp->pifs);
  321. rt2x00pci_register_write(rt2x00dev, CSR18, reg);
  322. rt2x00pci_register_read(rt2x00dev, CSR19, &reg);
  323. rt2x00_set_field32(&reg, CSR19_DIFS, erp->difs);
  324. rt2x00_set_field32(&reg, CSR19_EIFS, erp->eifs);
  325. rt2x00pci_register_write(rt2x00dev, CSR19, reg);
  326. }
  327. static void rt2400pci_config_ant(struct rt2x00_dev *rt2x00dev,
  328. struct antenna_setup *ant)
  329. {
  330. u8 r1;
  331. u8 r4;
  332. /*
  333. * We should never come here because rt2x00lib is supposed
  334. * to catch this and send us the correct antenna explicitely.
  335. */
  336. BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
  337. ant->tx == ANTENNA_SW_DIVERSITY);
  338. rt2400pci_bbp_read(rt2x00dev, 4, &r4);
  339. rt2400pci_bbp_read(rt2x00dev, 1, &r1);
  340. /*
  341. * Configure the TX antenna.
  342. */
  343. switch (ant->tx) {
  344. case ANTENNA_HW_DIVERSITY:
  345. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 1);
  346. break;
  347. case ANTENNA_A:
  348. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 0);
  349. break;
  350. case ANTENNA_B:
  351. default:
  352. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 2);
  353. break;
  354. }
  355. /*
  356. * Configure the RX antenna.
  357. */
  358. switch (ant->rx) {
  359. case ANTENNA_HW_DIVERSITY:
  360. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
  361. break;
  362. case ANTENNA_A:
  363. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 0);
  364. break;
  365. case ANTENNA_B:
  366. default:
  367. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
  368. break;
  369. }
  370. rt2400pci_bbp_write(rt2x00dev, 4, r4);
  371. rt2400pci_bbp_write(rt2x00dev, 1, r1);
  372. }
  373. static void rt2400pci_config_channel(struct rt2x00_dev *rt2x00dev,
  374. struct rf_channel *rf)
  375. {
  376. /*
  377. * Switch on tuning bits.
  378. */
  379. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
  380. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
  381. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  382. rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
  383. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  384. /*
  385. * RF2420 chipset don't need any additional actions.
  386. */
  387. if (rt2x00_rf(&rt2x00dev->chip, RF2420))
  388. return;
  389. /*
  390. * For the RT2421 chipsets we need to write an invalid
  391. * reference clock rate to activate auto_tune.
  392. * After that we set the value back to the correct channel.
  393. */
  394. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  395. rt2400pci_rf_write(rt2x00dev, 2, 0x000c2a32);
  396. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  397. msleep(1);
  398. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  399. rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
  400. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  401. msleep(1);
  402. /*
  403. * Switch off tuning bits.
  404. */
  405. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
  406. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
  407. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  408. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  409. /*
  410. * Clear false CRC during channel switch.
  411. */
  412. rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1);
  413. }
  414. static void rt2400pci_config_txpower(struct rt2x00_dev *rt2x00dev, int txpower)
  415. {
  416. rt2400pci_bbp_write(rt2x00dev, 3, TXPOWER_TO_DEV(txpower));
  417. }
  418. static void rt2400pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  419. struct rt2x00lib_conf *libconf)
  420. {
  421. u32 reg;
  422. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  423. rt2x00_set_field32(&reg, CSR11_LONG_RETRY,
  424. libconf->conf->long_frame_max_tx_count);
  425. rt2x00_set_field32(&reg, CSR11_SHORT_RETRY,
  426. libconf->conf->short_frame_max_tx_count);
  427. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  428. }
  429. static void rt2400pci_config_duration(struct rt2x00_dev *rt2x00dev,
  430. struct rt2x00lib_conf *libconf)
  431. {
  432. u32 reg;
  433. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  434. rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
  435. rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
  436. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  437. rt2x00pci_register_read(rt2x00dev, CSR12, &reg);
  438. rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL,
  439. libconf->conf->beacon_int * 16);
  440. rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION,
  441. libconf->conf->beacon_int * 16);
  442. rt2x00pci_register_write(rt2x00dev, CSR12, reg);
  443. }
  444. static void rt2400pci_config_ps(struct rt2x00_dev *rt2x00dev,
  445. struct rt2x00lib_conf *libconf)
  446. {
  447. enum dev_state state =
  448. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  449. STATE_SLEEP : STATE_AWAKE;
  450. u32 reg;
  451. if (state == STATE_SLEEP) {
  452. rt2x00pci_register_read(rt2x00dev, CSR20, &reg);
  453. rt2x00_set_field32(&reg, CSR20_DELAY_AFTER_TBCN,
  454. (libconf->conf->beacon_int - 20) * 16);
  455. rt2x00_set_field32(&reg, CSR20_TBCN_BEFORE_WAKEUP,
  456. libconf->conf->listen_interval - 1);
  457. /* We must first disable autowake before it can be enabled */
  458. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
  459. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  460. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 1);
  461. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  462. }
  463. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  464. }
  465. static void rt2400pci_config(struct rt2x00_dev *rt2x00dev,
  466. struct rt2x00lib_conf *libconf,
  467. const unsigned int flags)
  468. {
  469. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  470. rt2400pci_config_channel(rt2x00dev, &libconf->rf);
  471. if (flags & IEEE80211_CONF_CHANGE_POWER)
  472. rt2400pci_config_txpower(rt2x00dev,
  473. libconf->conf->power_level);
  474. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  475. rt2400pci_config_retry_limit(rt2x00dev, libconf);
  476. if (flags & IEEE80211_CONF_CHANGE_BEACON_INTERVAL)
  477. rt2400pci_config_duration(rt2x00dev, libconf);
  478. if (flags & IEEE80211_CONF_CHANGE_PS)
  479. rt2400pci_config_ps(rt2x00dev, libconf);
  480. }
  481. static void rt2400pci_config_cw(struct rt2x00_dev *rt2x00dev,
  482. const int cw_min, const int cw_max)
  483. {
  484. u32 reg;
  485. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  486. rt2x00_set_field32(&reg, CSR11_CWMIN, cw_min);
  487. rt2x00_set_field32(&reg, CSR11_CWMAX, cw_max);
  488. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  489. }
  490. /*
  491. * Link tuning
  492. */
  493. static void rt2400pci_link_stats(struct rt2x00_dev *rt2x00dev,
  494. struct link_qual *qual)
  495. {
  496. u32 reg;
  497. u8 bbp;
  498. /*
  499. * Update FCS error count from register.
  500. */
  501. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  502. qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
  503. /*
  504. * Update False CCA count from register.
  505. */
  506. rt2400pci_bbp_read(rt2x00dev, 39, &bbp);
  507. qual->false_cca = bbp;
  508. }
  509. static inline void rt2400pci_set_vgc(struct rt2x00_dev *rt2x00dev,
  510. struct link_qual *qual, u8 vgc_level)
  511. {
  512. rt2400pci_bbp_write(rt2x00dev, 13, vgc_level);
  513. qual->vgc_level = vgc_level;
  514. qual->vgc_level_reg = vgc_level;
  515. }
  516. static void rt2400pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
  517. struct link_qual *qual)
  518. {
  519. rt2400pci_set_vgc(rt2x00dev, qual, 0x08);
  520. }
  521. static void rt2400pci_link_tuner(struct rt2x00_dev *rt2x00dev,
  522. struct link_qual *qual, const u32 count)
  523. {
  524. /*
  525. * The link tuner should not run longer then 60 seconds,
  526. * and should run once every 2 seconds.
  527. */
  528. if (count > 60 || !(count & 1))
  529. return;
  530. /*
  531. * Base r13 link tuning on the false cca count.
  532. */
  533. if ((qual->false_cca > 512) && (qual->vgc_level < 0x20))
  534. rt2400pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level);
  535. else if ((qual->false_cca < 100) && (qual->vgc_level > 0x08))
  536. rt2400pci_set_vgc(rt2x00dev, qual, --qual->vgc_level);
  537. }
  538. /*
  539. * Initialization functions.
  540. */
  541. static bool rt2400pci_get_entry_state(struct queue_entry *entry)
  542. {
  543. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  544. u32 word;
  545. if (entry->queue->qid == QID_RX) {
  546. rt2x00_desc_read(entry_priv->desc, 0, &word);
  547. return rt2x00_get_field32(word, RXD_W0_OWNER_NIC);
  548. } else {
  549. rt2x00_desc_read(entry_priv->desc, 0, &word);
  550. return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  551. rt2x00_get_field32(word, TXD_W0_VALID));
  552. }
  553. }
  554. static void rt2400pci_clear_entry(struct queue_entry *entry)
  555. {
  556. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  557. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  558. u32 word;
  559. if (entry->queue->qid == QID_RX) {
  560. rt2x00_desc_read(entry_priv->desc, 2, &word);
  561. rt2x00_set_field32(&word, RXD_W2_BUFFER_LENGTH, entry->skb->len);
  562. rt2x00_desc_write(entry_priv->desc, 2, word);
  563. rt2x00_desc_read(entry_priv->desc, 1, &word);
  564. rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  565. rt2x00_desc_write(entry_priv->desc, 1, word);
  566. rt2x00_desc_read(entry_priv->desc, 0, &word);
  567. rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
  568. rt2x00_desc_write(entry_priv->desc, 0, word);
  569. } else {
  570. rt2x00_desc_read(entry_priv->desc, 0, &word);
  571. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  572. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
  573. rt2x00_desc_write(entry_priv->desc, 0, word);
  574. }
  575. }
  576. static int rt2400pci_init_queues(struct rt2x00_dev *rt2x00dev)
  577. {
  578. struct queue_entry_priv_pci *entry_priv;
  579. u32 reg;
  580. /*
  581. * Initialize registers.
  582. */
  583. rt2x00pci_register_read(rt2x00dev, TXCSR2, &reg);
  584. rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
  585. rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
  586. rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->bcn[1].limit);
  587. rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
  588. rt2x00pci_register_write(rt2x00dev, TXCSR2, reg);
  589. entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
  590. rt2x00pci_register_read(rt2x00dev, TXCSR3, &reg);
  591. rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
  592. entry_priv->desc_dma);
  593. rt2x00pci_register_write(rt2x00dev, TXCSR3, reg);
  594. entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
  595. rt2x00pci_register_read(rt2x00dev, TXCSR5, &reg);
  596. rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
  597. entry_priv->desc_dma);
  598. rt2x00pci_register_write(rt2x00dev, TXCSR5, reg);
  599. entry_priv = rt2x00dev->bcn[1].entries[0].priv_data;
  600. rt2x00pci_register_read(rt2x00dev, TXCSR4, &reg);
  601. rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
  602. entry_priv->desc_dma);
  603. rt2x00pci_register_write(rt2x00dev, TXCSR4, reg);
  604. entry_priv = rt2x00dev->bcn[0].entries[0].priv_data;
  605. rt2x00pci_register_read(rt2x00dev, TXCSR6, &reg);
  606. rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
  607. entry_priv->desc_dma);
  608. rt2x00pci_register_write(rt2x00dev, TXCSR6, reg);
  609. rt2x00pci_register_read(rt2x00dev, RXCSR1, &reg);
  610. rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
  611. rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
  612. rt2x00pci_register_write(rt2x00dev, RXCSR1, reg);
  613. entry_priv = rt2x00dev->rx->entries[0].priv_data;
  614. rt2x00pci_register_read(rt2x00dev, RXCSR2, &reg);
  615. rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
  616. entry_priv->desc_dma);
  617. rt2x00pci_register_write(rt2x00dev, RXCSR2, reg);
  618. return 0;
  619. }
  620. static int rt2400pci_init_registers(struct rt2x00_dev *rt2x00dev)
  621. {
  622. u32 reg;
  623. rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002);
  624. rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002);
  625. rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00023f20);
  626. rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002);
  627. rt2x00pci_register_read(rt2x00dev, TIMECSR, &reg);
  628. rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
  629. rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
  630. rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
  631. rt2x00pci_register_write(rt2x00dev, TIMECSR, reg);
  632. rt2x00pci_register_read(rt2x00dev, CSR9, &reg);
  633. rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
  634. (rt2x00dev->rx->data_size / 128));
  635. rt2x00pci_register_write(rt2x00dev, CSR9, reg);
  636. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  637. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
  638. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 0);
  639. rt2x00_set_field32(&reg, CSR14_TBCN, 0);
  640. rt2x00_set_field32(&reg, CSR14_TCFP, 0);
  641. rt2x00_set_field32(&reg, CSR14_TATIMW, 0);
  642. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  643. rt2x00_set_field32(&reg, CSR14_CFP_COUNT_PRELOAD, 0);
  644. rt2x00_set_field32(&reg, CSR14_TBCM_PRELOAD, 0);
  645. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  646. rt2x00pci_register_write(rt2x00dev, CNT3, 0x3f080000);
  647. rt2x00pci_register_read(rt2x00dev, ARCSR0, &reg);
  648. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA0, 133);
  649. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID0, 134);
  650. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA1, 136);
  651. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID1, 135);
  652. rt2x00pci_register_write(rt2x00dev, ARCSR0, reg);
  653. rt2x00pci_register_read(rt2x00dev, RXCSR3, &reg);
  654. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 3); /* Tx power.*/
  655. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
  656. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 32); /* Signal */
  657. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
  658. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 36); /* Rssi */
  659. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
  660. rt2x00pci_register_write(rt2x00dev, RXCSR3, reg);
  661. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
  662. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  663. return -EBUSY;
  664. rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00217223);
  665. rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518);
  666. rt2x00pci_register_read(rt2x00dev, MACCSR2, &reg);
  667. rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
  668. rt2x00pci_register_write(rt2x00dev, MACCSR2, reg);
  669. rt2x00pci_register_read(rt2x00dev, RALINKCSR, &reg);
  670. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
  671. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 154);
  672. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
  673. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 154);
  674. rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg);
  675. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  676. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
  677. rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
  678. rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
  679. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  680. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  681. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
  682. rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
  683. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  684. /*
  685. * We must clear the FCS and FIFO error count.
  686. * These registers are cleared on read,
  687. * so we may pass a useless variable to store the value.
  688. */
  689. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  690. rt2x00pci_register_read(rt2x00dev, CNT4, &reg);
  691. return 0;
  692. }
  693. static int rt2400pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  694. {
  695. unsigned int i;
  696. u8 value;
  697. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  698. rt2400pci_bbp_read(rt2x00dev, 0, &value);
  699. if ((value != 0xff) && (value != 0x00))
  700. return 0;
  701. udelay(REGISTER_BUSY_DELAY);
  702. }
  703. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  704. return -EACCES;
  705. }
  706. static int rt2400pci_init_bbp(struct rt2x00_dev *rt2x00dev)
  707. {
  708. unsigned int i;
  709. u16 eeprom;
  710. u8 reg_id;
  711. u8 value;
  712. if (unlikely(rt2400pci_wait_bbp_ready(rt2x00dev)))
  713. return -EACCES;
  714. rt2400pci_bbp_write(rt2x00dev, 1, 0x00);
  715. rt2400pci_bbp_write(rt2x00dev, 3, 0x27);
  716. rt2400pci_bbp_write(rt2x00dev, 4, 0x08);
  717. rt2400pci_bbp_write(rt2x00dev, 10, 0x0f);
  718. rt2400pci_bbp_write(rt2x00dev, 15, 0x72);
  719. rt2400pci_bbp_write(rt2x00dev, 16, 0x74);
  720. rt2400pci_bbp_write(rt2x00dev, 17, 0x20);
  721. rt2400pci_bbp_write(rt2x00dev, 18, 0x72);
  722. rt2400pci_bbp_write(rt2x00dev, 19, 0x0b);
  723. rt2400pci_bbp_write(rt2x00dev, 20, 0x00);
  724. rt2400pci_bbp_write(rt2x00dev, 28, 0x11);
  725. rt2400pci_bbp_write(rt2x00dev, 29, 0x04);
  726. rt2400pci_bbp_write(rt2x00dev, 30, 0x21);
  727. rt2400pci_bbp_write(rt2x00dev, 31, 0x00);
  728. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  729. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  730. if (eeprom != 0xffff && eeprom != 0x0000) {
  731. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  732. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  733. rt2400pci_bbp_write(rt2x00dev, reg_id, value);
  734. }
  735. }
  736. return 0;
  737. }
  738. /*
  739. * Device state switch handlers.
  740. */
  741. static void rt2400pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  742. enum dev_state state)
  743. {
  744. u32 reg;
  745. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  746. rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX,
  747. (state == STATE_RADIO_RX_OFF) ||
  748. (state == STATE_RADIO_RX_OFF_LINK));
  749. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  750. }
  751. static void rt2400pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  752. enum dev_state state)
  753. {
  754. int mask = (state == STATE_RADIO_IRQ_OFF);
  755. u32 reg;
  756. /*
  757. * When interrupts are being enabled, the interrupt registers
  758. * should clear the register to assure a clean state.
  759. */
  760. if (state == STATE_RADIO_IRQ_ON) {
  761. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  762. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  763. }
  764. /*
  765. * Only toggle the interrupts bits we are going to use.
  766. * Non-checked interrupt bits are disabled by default.
  767. */
  768. rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
  769. rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
  770. rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
  771. rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
  772. rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
  773. rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
  774. rt2x00pci_register_write(rt2x00dev, CSR8, reg);
  775. }
  776. static int rt2400pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  777. {
  778. /*
  779. * Initialize all registers.
  780. */
  781. if (unlikely(rt2400pci_init_queues(rt2x00dev) ||
  782. rt2400pci_init_registers(rt2x00dev) ||
  783. rt2400pci_init_bbp(rt2x00dev)))
  784. return -EIO;
  785. return 0;
  786. }
  787. static void rt2400pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  788. {
  789. /*
  790. * Disable power
  791. */
  792. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0);
  793. }
  794. static int rt2400pci_set_state(struct rt2x00_dev *rt2x00dev,
  795. enum dev_state state)
  796. {
  797. u32 reg;
  798. unsigned int i;
  799. char put_to_sleep;
  800. char bbp_state;
  801. char rf_state;
  802. put_to_sleep = (state != STATE_AWAKE);
  803. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  804. rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
  805. rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
  806. rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
  807. rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
  808. rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
  809. /*
  810. * Device is not guaranteed to be in the requested state yet.
  811. * We must wait until the register indicates that the
  812. * device has entered the correct state.
  813. */
  814. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  815. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  816. bbp_state = rt2x00_get_field32(reg, PWRCSR1_BBP_CURR_STATE);
  817. rf_state = rt2x00_get_field32(reg, PWRCSR1_RF_CURR_STATE);
  818. if (bbp_state == state && rf_state == state)
  819. return 0;
  820. msleep(10);
  821. }
  822. return -EBUSY;
  823. }
  824. static int rt2400pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  825. enum dev_state state)
  826. {
  827. int retval = 0;
  828. switch (state) {
  829. case STATE_RADIO_ON:
  830. retval = rt2400pci_enable_radio(rt2x00dev);
  831. break;
  832. case STATE_RADIO_OFF:
  833. rt2400pci_disable_radio(rt2x00dev);
  834. break;
  835. case STATE_RADIO_RX_ON:
  836. case STATE_RADIO_RX_ON_LINK:
  837. case STATE_RADIO_RX_OFF:
  838. case STATE_RADIO_RX_OFF_LINK:
  839. rt2400pci_toggle_rx(rt2x00dev, state);
  840. break;
  841. case STATE_RADIO_IRQ_ON:
  842. case STATE_RADIO_IRQ_OFF:
  843. rt2400pci_toggle_irq(rt2x00dev, state);
  844. break;
  845. case STATE_DEEP_SLEEP:
  846. case STATE_SLEEP:
  847. case STATE_STANDBY:
  848. case STATE_AWAKE:
  849. retval = rt2400pci_set_state(rt2x00dev, state);
  850. break;
  851. default:
  852. retval = -ENOTSUPP;
  853. break;
  854. }
  855. if (unlikely(retval))
  856. ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
  857. state, retval);
  858. return retval;
  859. }
  860. /*
  861. * TX descriptor initialization
  862. */
  863. static void rt2400pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  864. struct sk_buff *skb,
  865. struct txentry_desc *txdesc)
  866. {
  867. struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
  868. struct queue_entry_priv_pci *entry_priv = skbdesc->entry->priv_data;
  869. __le32 *txd = skbdesc->desc;
  870. u32 word;
  871. /*
  872. * Start writing the descriptor words.
  873. */
  874. rt2x00_desc_read(entry_priv->desc, 1, &word);
  875. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  876. rt2x00_desc_write(entry_priv->desc, 1, word);
  877. rt2x00_desc_read(txd, 2, &word);
  878. rt2x00_set_field32(&word, TXD_W2_BUFFER_LENGTH, skb->len);
  879. rt2x00_set_field32(&word, TXD_W2_DATABYTE_COUNT, skb->len);
  880. rt2x00_desc_write(txd, 2, word);
  881. rt2x00_desc_read(txd, 3, &word);
  882. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->signal);
  883. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_REGNUM, 5);
  884. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_BUSY, 1);
  885. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->service);
  886. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_REGNUM, 6);
  887. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_BUSY, 1);
  888. rt2x00_desc_write(txd, 3, word);
  889. rt2x00_desc_read(txd, 4, &word);
  890. rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_LOW, txdesc->length_low);
  891. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_REGNUM, 8);
  892. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_BUSY, 1);
  893. rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_HIGH, txdesc->length_high);
  894. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_REGNUM, 7);
  895. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_BUSY, 1);
  896. rt2x00_desc_write(txd, 4, word);
  897. rt2x00_desc_read(txd, 0, &word);
  898. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
  899. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  900. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  901. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  902. rt2x00_set_field32(&word, TXD_W0_ACK,
  903. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  904. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  905. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  906. rt2x00_set_field32(&word, TXD_W0_RTS,
  907. test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
  908. rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
  909. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  910. test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
  911. rt2x00_desc_write(txd, 0, word);
  912. }
  913. /*
  914. * TX data initialization
  915. */
  916. static void rt2400pci_write_beacon(struct queue_entry *entry)
  917. {
  918. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  919. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  920. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  921. u32 word;
  922. u32 reg;
  923. /*
  924. * Disable beaconing while we are reloading the beacon data,
  925. * otherwise we might be sending out invalid data.
  926. */
  927. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  928. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
  929. rt2x00_set_field32(&reg, CSR14_TBCN, 0);
  930. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  931. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  932. /*
  933. * Replace rt2x00lib allocated descriptor with the
  934. * pointer to the _real_ hardware descriptor.
  935. * After that, map the beacon to DMA and update the
  936. * descriptor.
  937. */
  938. memcpy(entry_priv->desc, skbdesc->desc, skbdesc->desc_len);
  939. skbdesc->desc = entry_priv->desc;
  940. rt2x00queue_map_txskb(rt2x00dev, entry->skb);
  941. rt2x00_desc_read(entry_priv->desc, 1, &word);
  942. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  943. rt2x00_desc_write(entry_priv->desc, 1, word);
  944. }
  945. static void rt2400pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  946. const enum data_queue_qid queue)
  947. {
  948. u32 reg;
  949. if (queue == QID_BEACON) {
  950. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  951. if (!rt2x00_get_field32(reg, CSR14_BEACON_GEN)) {
  952. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  953. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  954. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
  955. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  956. }
  957. return;
  958. }
  959. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  960. rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, (queue == QID_AC_BE));
  961. rt2x00_set_field32(&reg, TXCSR0_KICK_TX, (queue == QID_AC_BK));
  962. rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, (queue == QID_ATIM));
  963. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  964. }
  965. static void rt2400pci_kill_tx_queue(struct rt2x00_dev *rt2x00dev,
  966. const enum data_queue_qid qid)
  967. {
  968. u32 reg;
  969. if (qid == QID_BEACON) {
  970. rt2x00pci_register_write(rt2x00dev, CSR14, 0);
  971. } else {
  972. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  973. rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
  974. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  975. }
  976. }
  977. /*
  978. * RX control handlers
  979. */
  980. static void rt2400pci_fill_rxdone(struct queue_entry *entry,
  981. struct rxdone_entry_desc *rxdesc)
  982. {
  983. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  984. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  985. u32 word0;
  986. u32 word2;
  987. u32 word3;
  988. u32 word4;
  989. u64 tsf;
  990. u32 rx_low;
  991. u32 rx_high;
  992. rt2x00_desc_read(entry_priv->desc, 0, &word0);
  993. rt2x00_desc_read(entry_priv->desc, 2, &word2);
  994. rt2x00_desc_read(entry_priv->desc, 3, &word3);
  995. rt2x00_desc_read(entry_priv->desc, 4, &word4);
  996. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  997. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  998. if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
  999. rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
  1000. /*
  1001. * We only get the lower 32bits from the timestamp,
  1002. * to get the full 64bits we must complement it with
  1003. * the timestamp from get_tsf().
  1004. * Note that when a wraparound of the lower 32bits
  1005. * has occurred between the frame arrival and the get_tsf()
  1006. * call, we must decrease the higher 32bits with 1 to get
  1007. * to correct value.
  1008. */
  1009. tsf = rt2x00dev->ops->hw->get_tsf(rt2x00dev->hw);
  1010. rx_low = rt2x00_get_field32(word4, RXD_W4_RX_END_TIME);
  1011. rx_high = upper_32_bits(tsf);
  1012. if ((u32)tsf <= rx_low)
  1013. rx_high--;
  1014. /*
  1015. * Obtain the status about this packet.
  1016. * The signal is the PLCP value, and needs to be stripped
  1017. * of the preamble bit (0x08).
  1018. */
  1019. rxdesc->timestamp = ((u64)rx_high << 32) | rx_low;
  1020. rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL) & ~0x08;
  1021. rxdesc->rssi = rt2x00_get_field32(word2, RXD_W3_RSSI) -
  1022. entry->queue->rt2x00dev->rssi_offset;
  1023. rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  1024. rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
  1025. if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
  1026. rxdesc->dev_flags |= RXDONE_MY_BSS;
  1027. }
  1028. /*
  1029. * Interrupt functions.
  1030. */
  1031. static void rt2400pci_txdone(struct rt2x00_dev *rt2x00dev,
  1032. const enum data_queue_qid queue_idx)
  1033. {
  1034. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  1035. struct queue_entry_priv_pci *entry_priv;
  1036. struct queue_entry *entry;
  1037. struct txdone_entry_desc txdesc;
  1038. u32 word;
  1039. while (!rt2x00queue_empty(queue)) {
  1040. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  1041. entry_priv = entry->priv_data;
  1042. rt2x00_desc_read(entry_priv->desc, 0, &word);
  1043. if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  1044. !rt2x00_get_field32(word, TXD_W0_VALID))
  1045. break;
  1046. /*
  1047. * Obtain the status about this packet.
  1048. */
  1049. txdesc.flags = 0;
  1050. switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
  1051. case 0: /* Success */
  1052. case 1: /* Success with retry */
  1053. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  1054. break;
  1055. case 2: /* Failure, excessive retries */
  1056. __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
  1057. /* Don't break, this is a failed frame! */
  1058. default: /* Failure */
  1059. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  1060. }
  1061. txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
  1062. rt2x00lib_txdone(entry, &txdesc);
  1063. }
  1064. }
  1065. static irqreturn_t rt2400pci_interrupt(int irq, void *dev_instance)
  1066. {
  1067. struct rt2x00_dev *rt2x00dev = dev_instance;
  1068. u32 reg;
  1069. /*
  1070. * Get the interrupt sources & saved to local variable.
  1071. * Write register value back to clear pending interrupts.
  1072. */
  1073. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  1074. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  1075. if (!reg)
  1076. return IRQ_NONE;
  1077. if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
  1078. return IRQ_HANDLED;
  1079. /*
  1080. * Handle interrupts, walk through all bits
  1081. * and run the tasks, the bits are checked in order of
  1082. * priority.
  1083. */
  1084. /*
  1085. * 1 - Beacon timer expired interrupt.
  1086. */
  1087. if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
  1088. rt2x00lib_beacondone(rt2x00dev);
  1089. /*
  1090. * 2 - Rx ring done interrupt.
  1091. */
  1092. if (rt2x00_get_field32(reg, CSR7_RXDONE))
  1093. rt2x00pci_rxdone(rt2x00dev);
  1094. /*
  1095. * 3 - Atim ring transmit done interrupt.
  1096. */
  1097. if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING))
  1098. rt2400pci_txdone(rt2x00dev, QID_ATIM);
  1099. /*
  1100. * 4 - Priority ring transmit done interrupt.
  1101. */
  1102. if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING))
  1103. rt2400pci_txdone(rt2x00dev, QID_AC_BE);
  1104. /*
  1105. * 5 - Tx ring transmit done interrupt.
  1106. */
  1107. if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING))
  1108. rt2400pci_txdone(rt2x00dev, QID_AC_BK);
  1109. return IRQ_HANDLED;
  1110. }
  1111. /*
  1112. * Device probe functions.
  1113. */
  1114. static int rt2400pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1115. {
  1116. struct eeprom_93cx6 eeprom;
  1117. u32 reg;
  1118. u16 word;
  1119. u8 *mac;
  1120. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  1121. eeprom.data = rt2x00dev;
  1122. eeprom.register_read = rt2400pci_eepromregister_read;
  1123. eeprom.register_write = rt2400pci_eepromregister_write;
  1124. eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
  1125. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  1126. eeprom.reg_data_in = 0;
  1127. eeprom.reg_data_out = 0;
  1128. eeprom.reg_data_clock = 0;
  1129. eeprom.reg_chip_select = 0;
  1130. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  1131. EEPROM_SIZE / sizeof(u16));
  1132. /*
  1133. * Start validation of the data that has been read.
  1134. */
  1135. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1136. if (!is_valid_ether_addr(mac)) {
  1137. random_ether_addr(mac);
  1138. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  1139. }
  1140. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1141. if (word == 0xffff) {
  1142. ERROR(rt2x00dev, "Invalid EEPROM data detected.\n");
  1143. return -EINVAL;
  1144. }
  1145. return 0;
  1146. }
  1147. static int rt2400pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1148. {
  1149. u32 reg;
  1150. u16 value;
  1151. u16 eeprom;
  1152. /*
  1153. * Read EEPROM word for configuration.
  1154. */
  1155. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1156. /*
  1157. * Identify RF chipset.
  1158. */
  1159. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1160. rt2x00pci_register_read(rt2x00dev, CSR0, &reg);
  1161. rt2x00_set_chip(rt2x00dev, RT2460, value, reg);
  1162. if (!rt2x00_rf(&rt2x00dev->chip, RF2420) &&
  1163. !rt2x00_rf(&rt2x00dev->chip, RF2421)) {
  1164. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1165. return -ENODEV;
  1166. }
  1167. /*
  1168. * Identify default antenna configuration.
  1169. */
  1170. rt2x00dev->default_ant.tx =
  1171. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1172. rt2x00dev->default_ant.rx =
  1173. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1174. /*
  1175. * When the eeprom indicates SW_DIVERSITY use HW_DIVERSITY instead.
  1176. * I am not 100% sure about this, but the legacy drivers do not
  1177. * indicate antenna swapping in software is required when
  1178. * diversity is enabled.
  1179. */
  1180. if (rt2x00dev->default_ant.tx == ANTENNA_SW_DIVERSITY)
  1181. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY;
  1182. if (rt2x00dev->default_ant.rx == ANTENNA_SW_DIVERSITY)
  1183. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY;
  1184. /*
  1185. * Store led mode, for correct led behaviour.
  1186. */
  1187. #ifdef CONFIG_RT2X00_LIB_LEDS
  1188. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
  1189. rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  1190. if (value == LED_MODE_TXRX_ACTIVITY ||
  1191. value == LED_MODE_DEFAULT ||
  1192. value == LED_MODE_ASUS)
  1193. rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
  1194. LED_TYPE_ACTIVITY);
  1195. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1196. /*
  1197. * Detect if this device has an hardware controlled radio.
  1198. */
  1199. #ifdef CONFIG_RT2X00_LIB_RFKILL
  1200. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
  1201. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1202. #endif /* CONFIG_RT2X00_LIB_RFKILL */
  1203. /*
  1204. * Check if the BBP tuning should be enabled.
  1205. */
  1206. if (!rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_AGCVGC_TUNING))
  1207. __set_bit(CONFIG_DISABLE_LINK_TUNING, &rt2x00dev->flags);
  1208. return 0;
  1209. }
  1210. /*
  1211. * RF value list for RF2420 & RF2421
  1212. * Supports: 2.4 GHz
  1213. */
  1214. static const struct rf_channel rf_vals_b[] = {
  1215. { 1, 0x00022058, 0x000c1fda, 0x00000101, 0 },
  1216. { 2, 0x00022058, 0x000c1fee, 0x00000101, 0 },
  1217. { 3, 0x00022058, 0x000c2002, 0x00000101, 0 },
  1218. { 4, 0x00022058, 0x000c2016, 0x00000101, 0 },
  1219. { 5, 0x00022058, 0x000c202a, 0x00000101, 0 },
  1220. { 6, 0x00022058, 0x000c203e, 0x00000101, 0 },
  1221. { 7, 0x00022058, 0x000c2052, 0x00000101, 0 },
  1222. { 8, 0x00022058, 0x000c2066, 0x00000101, 0 },
  1223. { 9, 0x00022058, 0x000c207a, 0x00000101, 0 },
  1224. { 10, 0x00022058, 0x000c208e, 0x00000101, 0 },
  1225. { 11, 0x00022058, 0x000c20a2, 0x00000101, 0 },
  1226. { 12, 0x00022058, 0x000c20b6, 0x00000101, 0 },
  1227. { 13, 0x00022058, 0x000c20ca, 0x00000101, 0 },
  1228. { 14, 0x00022058, 0x000c20fa, 0x00000101, 0 },
  1229. };
  1230. static int rt2400pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1231. {
  1232. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1233. struct channel_info *info;
  1234. char *tx_power;
  1235. unsigned int i;
  1236. /*
  1237. * Initialize all hw fields.
  1238. */
  1239. rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1240. IEEE80211_HW_SIGNAL_DBM |
  1241. IEEE80211_HW_SUPPORTS_PS |
  1242. IEEE80211_HW_PS_NULLFUNC_STACK;
  1243. rt2x00dev->hw->extra_tx_headroom = 0;
  1244. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  1245. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1246. rt2x00_eeprom_addr(rt2x00dev,
  1247. EEPROM_MAC_ADDR_0));
  1248. /*
  1249. * Initialize hw_mode information.
  1250. */
  1251. spec->supported_bands = SUPPORT_BAND_2GHZ;
  1252. spec->supported_rates = SUPPORT_RATE_CCK;
  1253. spec->num_channels = ARRAY_SIZE(rf_vals_b);
  1254. spec->channels = rf_vals_b;
  1255. /*
  1256. * Create channel information array
  1257. */
  1258. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  1259. if (!info)
  1260. return -ENOMEM;
  1261. spec->channels_info = info;
  1262. tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
  1263. for (i = 0; i < 14; i++)
  1264. info[i].tx_power1 = TXPOWER_FROM_DEV(tx_power[i]);
  1265. return 0;
  1266. }
  1267. static int rt2400pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  1268. {
  1269. int retval;
  1270. /*
  1271. * Allocate eeprom data.
  1272. */
  1273. retval = rt2400pci_validate_eeprom(rt2x00dev);
  1274. if (retval)
  1275. return retval;
  1276. retval = rt2400pci_init_eeprom(rt2x00dev);
  1277. if (retval)
  1278. return retval;
  1279. /*
  1280. * Initialize hw specifications.
  1281. */
  1282. retval = rt2400pci_probe_hw_mode(rt2x00dev);
  1283. if (retval)
  1284. return retval;
  1285. /*
  1286. * This device requires the atim queue and DMA-mapped skbs.
  1287. */
  1288. __set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags);
  1289. __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
  1290. /*
  1291. * Set the rssi offset.
  1292. */
  1293. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1294. return 0;
  1295. }
  1296. /*
  1297. * IEEE80211 stack callback functions.
  1298. */
  1299. static int rt2400pci_conf_tx(struct ieee80211_hw *hw, u16 queue,
  1300. const struct ieee80211_tx_queue_params *params)
  1301. {
  1302. struct rt2x00_dev *rt2x00dev = hw->priv;
  1303. /*
  1304. * We don't support variating cw_min and cw_max variables
  1305. * per queue. So by default we only configure the TX queue,
  1306. * and ignore all other configurations.
  1307. */
  1308. if (queue != 0)
  1309. return -EINVAL;
  1310. if (rt2x00mac_conf_tx(hw, queue, params))
  1311. return -EINVAL;
  1312. /*
  1313. * Write configuration to register.
  1314. */
  1315. rt2400pci_config_cw(rt2x00dev,
  1316. rt2x00dev->tx->cw_min, rt2x00dev->tx->cw_max);
  1317. return 0;
  1318. }
  1319. static u64 rt2400pci_get_tsf(struct ieee80211_hw *hw)
  1320. {
  1321. struct rt2x00_dev *rt2x00dev = hw->priv;
  1322. u64 tsf;
  1323. u32 reg;
  1324. rt2x00pci_register_read(rt2x00dev, CSR17, &reg);
  1325. tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
  1326. rt2x00pci_register_read(rt2x00dev, CSR16, &reg);
  1327. tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
  1328. return tsf;
  1329. }
  1330. static int rt2400pci_tx_last_beacon(struct ieee80211_hw *hw)
  1331. {
  1332. struct rt2x00_dev *rt2x00dev = hw->priv;
  1333. u32 reg;
  1334. rt2x00pci_register_read(rt2x00dev, CSR15, &reg);
  1335. return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
  1336. }
  1337. static const struct ieee80211_ops rt2400pci_mac80211_ops = {
  1338. .tx = rt2x00mac_tx,
  1339. .start = rt2x00mac_start,
  1340. .stop = rt2x00mac_stop,
  1341. .add_interface = rt2x00mac_add_interface,
  1342. .remove_interface = rt2x00mac_remove_interface,
  1343. .config = rt2x00mac_config,
  1344. .config_interface = rt2x00mac_config_interface,
  1345. .configure_filter = rt2x00mac_configure_filter,
  1346. .get_stats = rt2x00mac_get_stats,
  1347. .bss_info_changed = rt2x00mac_bss_info_changed,
  1348. .conf_tx = rt2400pci_conf_tx,
  1349. .get_tx_stats = rt2x00mac_get_tx_stats,
  1350. .get_tsf = rt2400pci_get_tsf,
  1351. .tx_last_beacon = rt2400pci_tx_last_beacon,
  1352. };
  1353. static const struct rt2x00lib_ops rt2400pci_rt2x00_ops = {
  1354. .irq_handler = rt2400pci_interrupt,
  1355. .probe_hw = rt2400pci_probe_hw,
  1356. .initialize = rt2x00pci_initialize,
  1357. .uninitialize = rt2x00pci_uninitialize,
  1358. .get_entry_state = rt2400pci_get_entry_state,
  1359. .clear_entry = rt2400pci_clear_entry,
  1360. .set_device_state = rt2400pci_set_device_state,
  1361. .rfkill_poll = rt2400pci_rfkill_poll,
  1362. .link_stats = rt2400pci_link_stats,
  1363. .reset_tuner = rt2400pci_reset_tuner,
  1364. .link_tuner = rt2400pci_link_tuner,
  1365. .write_tx_desc = rt2400pci_write_tx_desc,
  1366. .write_tx_data = rt2x00pci_write_tx_data,
  1367. .write_beacon = rt2400pci_write_beacon,
  1368. .kick_tx_queue = rt2400pci_kick_tx_queue,
  1369. .kill_tx_queue = rt2400pci_kill_tx_queue,
  1370. .fill_rxdone = rt2400pci_fill_rxdone,
  1371. .config_filter = rt2400pci_config_filter,
  1372. .config_intf = rt2400pci_config_intf,
  1373. .config_erp = rt2400pci_config_erp,
  1374. .config_ant = rt2400pci_config_ant,
  1375. .config = rt2400pci_config,
  1376. };
  1377. static const struct data_queue_desc rt2400pci_queue_rx = {
  1378. .entry_num = RX_ENTRIES,
  1379. .data_size = DATA_FRAME_SIZE,
  1380. .desc_size = RXD_DESC_SIZE,
  1381. .priv_size = sizeof(struct queue_entry_priv_pci),
  1382. };
  1383. static const struct data_queue_desc rt2400pci_queue_tx = {
  1384. .entry_num = TX_ENTRIES,
  1385. .data_size = DATA_FRAME_SIZE,
  1386. .desc_size = TXD_DESC_SIZE,
  1387. .priv_size = sizeof(struct queue_entry_priv_pci),
  1388. };
  1389. static const struct data_queue_desc rt2400pci_queue_bcn = {
  1390. .entry_num = BEACON_ENTRIES,
  1391. .data_size = MGMT_FRAME_SIZE,
  1392. .desc_size = TXD_DESC_SIZE,
  1393. .priv_size = sizeof(struct queue_entry_priv_pci),
  1394. };
  1395. static const struct data_queue_desc rt2400pci_queue_atim = {
  1396. .entry_num = ATIM_ENTRIES,
  1397. .data_size = DATA_FRAME_SIZE,
  1398. .desc_size = TXD_DESC_SIZE,
  1399. .priv_size = sizeof(struct queue_entry_priv_pci),
  1400. };
  1401. static const struct rt2x00_ops rt2400pci_ops = {
  1402. .name = KBUILD_MODNAME,
  1403. .max_sta_intf = 1,
  1404. .max_ap_intf = 1,
  1405. .eeprom_size = EEPROM_SIZE,
  1406. .rf_size = RF_SIZE,
  1407. .tx_queues = NUM_TX_QUEUES,
  1408. .rx = &rt2400pci_queue_rx,
  1409. .tx = &rt2400pci_queue_tx,
  1410. .bcn = &rt2400pci_queue_bcn,
  1411. .atim = &rt2400pci_queue_atim,
  1412. .lib = &rt2400pci_rt2x00_ops,
  1413. .hw = &rt2400pci_mac80211_ops,
  1414. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1415. .debugfs = &rt2400pci_rt2x00debug,
  1416. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1417. };
  1418. /*
  1419. * RT2400pci module information.
  1420. */
  1421. static struct pci_device_id rt2400pci_device_table[] = {
  1422. { PCI_DEVICE(0x1814, 0x0101), PCI_DEVICE_DATA(&rt2400pci_ops) },
  1423. { 0, }
  1424. };
  1425. MODULE_AUTHOR(DRV_PROJECT);
  1426. MODULE_VERSION(DRV_VERSION);
  1427. MODULE_DESCRIPTION("Ralink RT2400 PCI & PCMCIA Wireless LAN driver.");
  1428. MODULE_SUPPORTED_DEVICE("Ralink RT2460 PCI & PCMCIA chipset based cards");
  1429. MODULE_DEVICE_TABLE(pci, rt2400pci_device_table);
  1430. MODULE_LICENSE("GPL");
  1431. static struct pci_driver rt2400pci_driver = {
  1432. .name = KBUILD_MODNAME,
  1433. .id_table = rt2400pci_device_table,
  1434. .probe = rt2x00pci_probe,
  1435. .remove = __devexit_p(rt2x00pci_remove),
  1436. .suspend = rt2x00pci_suspend,
  1437. .resume = rt2x00pci_resume,
  1438. };
  1439. static int __init rt2400pci_init(void)
  1440. {
  1441. return pci_register_driver(&rt2400pci_driver);
  1442. }
  1443. static void __exit rt2400pci_exit(void)
  1444. {
  1445. pci_unregister_driver(&rt2400pci_driver);
  1446. }
  1447. module_init(rt2400pci_init);
  1448. module_exit(rt2400pci_exit);