core.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821
  1. /*
  2. * Copyright (c) 2008 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef CORE_H
  17. #define CORE_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <net/mac80211.h>
  21. #include <linux/leds.h>
  22. #include <linux/rfkill.h>
  23. #include "ath9k.h"
  24. #include "rc.h"
  25. struct ath_node;
  26. /* Macro to expand scalars to 64-bit objects */
  27. #define ito64(x) (sizeof(x) == 8) ? \
  28. (((unsigned long long int)(x)) & (0xff)) : \
  29. (sizeof(x) == 16) ? \
  30. (((unsigned long long int)(x)) & 0xffff) : \
  31. ((sizeof(x) == 32) ? \
  32. (((unsigned long long int)(x)) & 0xffffffff) : \
  33. (unsigned long long int)(x))
  34. /* increment with wrap-around */
  35. #define INCR(_l, _sz) do { \
  36. (_l)++; \
  37. (_l) &= ((_sz) - 1); \
  38. } while (0)
  39. /* decrement with wrap-around */
  40. #define DECR(_l, _sz) do { \
  41. (_l)--; \
  42. (_l) &= ((_sz) - 1); \
  43. } while (0)
  44. #define A_MAX(a, b) ((a) > (b) ? (a) : (b))
  45. #define ASSERT(exp) do { \
  46. if (unlikely(!(exp))) { \
  47. BUG(); \
  48. } \
  49. } while (0)
  50. #define TSF_TO_TU(_h,_l) \
  51. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  52. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  53. static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
  54. enum ATH_DEBUG {
  55. ATH_DBG_RESET = 0x00000001,
  56. ATH_DBG_REG_IO = 0x00000002,
  57. ATH_DBG_QUEUE = 0x00000004,
  58. ATH_DBG_EEPROM = 0x00000008,
  59. ATH_DBG_CALIBRATE = 0x00000010,
  60. ATH_DBG_CHANNEL = 0x00000020,
  61. ATH_DBG_INTERRUPT = 0x00000040,
  62. ATH_DBG_REGULATORY = 0x00000080,
  63. ATH_DBG_ANI = 0x00000100,
  64. ATH_DBG_POWER_MGMT = 0x00000200,
  65. ATH_DBG_XMIT = 0x00000400,
  66. ATH_DBG_BEACON = 0x00001000,
  67. ATH_DBG_CONFIG = 0x00002000,
  68. ATH_DBG_KEYCACHE = 0x00004000,
  69. ATH_DBG_FATAL = 0x00008000,
  70. ATH_DBG_ANY = 0xffffffff
  71. };
  72. #define DBG_DEFAULT (ATH_DBG_FATAL)
  73. #ifdef CONFIG_ATH9K_DEBUG
  74. /**
  75. * struct ath_interrupt_stats - Contains statistics about interrupts
  76. * @total: Total no. of interrupts generated so far
  77. * @rxok: RX with no errors
  78. * @rxeol: RX with no more RXDESC available
  79. * @rxorn: RX FIFO overrun
  80. * @txok: TX completed at the requested rate
  81. * @txurn: TX FIFO underrun
  82. * @mib: MIB regs reaching its threshold
  83. * @rxphyerr: RX with phy errors
  84. * @rx_keycache_miss: RX with key cache misses
  85. * @swba: Software Beacon Alert
  86. * @bmiss: Beacon Miss
  87. * @bnr: Beacon Not Ready
  88. * @cst: Carrier Sense TImeout
  89. * @gtt: Global TX Timeout
  90. * @tim: RX beacon TIM occurrence
  91. * @cabend: RX End of CAB traffic
  92. * @dtimsync: DTIM sync lossage
  93. * @dtim: RX Beacon with DTIM
  94. */
  95. struct ath_interrupt_stats {
  96. u32 total;
  97. u32 rxok;
  98. u32 rxeol;
  99. u32 rxorn;
  100. u32 txok;
  101. u32 txeol;
  102. u32 txurn;
  103. u32 mib;
  104. u32 rxphyerr;
  105. u32 rx_keycache_miss;
  106. u32 swba;
  107. u32 bmiss;
  108. u32 bnr;
  109. u32 cst;
  110. u32 gtt;
  111. u32 tim;
  112. u32 cabend;
  113. u32 dtimsync;
  114. u32 dtim;
  115. };
  116. struct ath_legacy_rc_stats {
  117. u32 success;
  118. };
  119. struct ath_11n_rc_stats {
  120. u32 success;
  121. u32 retries;
  122. u32 xretries;
  123. };
  124. struct ath_stats {
  125. struct ath_interrupt_stats istats;
  126. struct ath_legacy_rc_stats legacy_rcstats[12]; /* max(11a,11b,11g) */
  127. struct ath_11n_rc_stats n_rcstats[16]; /* 0..15 MCS rates */
  128. };
  129. struct ath9k_debug {
  130. int debug_mask;
  131. struct dentry *debugfs_root;
  132. struct dentry *debugfs_phy;
  133. struct dentry *debugfs_dma;
  134. struct dentry *debugfs_interrupt;
  135. struct dentry *debugfs_rcstat;
  136. struct ath_stats stats;
  137. };
  138. void DPRINTF(struct ath_softc *sc, int dbg_mask, const char *fmt, ...);
  139. int ath9k_init_debug(struct ath_softc *sc);
  140. void ath9k_exit_debug(struct ath_softc *sc);
  141. void ath_debug_stat_interrupt(struct ath_softc *sc, enum ath9k_int status);
  142. void ath_debug_stat_rc(struct ath_softc *sc, struct sk_buff *skb);
  143. void ath_debug_stat_retries(struct ath_softc *sc, int rix,
  144. int xretries, int retries);
  145. #else
  146. static inline void DPRINTF(struct ath_softc *sc, int dbg_mask,
  147. const char *fmt, ...)
  148. {
  149. }
  150. static inline int ath9k_init_debug(struct ath_softc *sc)
  151. {
  152. return 0;
  153. }
  154. static inline void ath9k_exit_debug(struct ath_softc *sc)
  155. {
  156. }
  157. static inline void ath_debug_stat_interrupt(struct ath_softc *sc,
  158. enum ath9k_int status)
  159. {
  160. }
  161. static inline void ath_debug_stat_rc(struct ath_softc *sc,
  162. struct sk_buff *skb)
  163. {
  164. }
  165. static inline void ath_debug_stat_retries(struct ath_softc *sc, int rix,
  166. int xretries, int retries)
  167. {
  168. }
  169. #endif /* CONFIG_ATH9K_DEBUG */
  170. struct ath_config {
  171. u32 ath_aggr_prot;
  172. u16 txpowlimit;
  173. u8 cabqReadytime;
  174. u8 swBeaconProcess;
  175. };
  176. /*************************/
  177. /* Descriptor Management */
  178. /*************************/
  179. #define ATH_TXBUF_RESET(_bf) do { \
  180. (_bf)->bf_status = 0; \
  181. (_bf)->bf_lastbf = NULL; \
  182. (_bf)->bf_next = NULL; \
  183. memset(&((_bf)->bf_state), 0, \
  184. sizeof(struct ath_buf_state)); \
  185. } while (0)
  186. /**
  187. * enum buffer_type - Buffer type flags
  188. *
  189. * @BUF_HT: Send this buffer using HT capabilities
  190. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  191. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  192. * (used in aggregation scheduling)
  193. * @BUF_RETRY: Indicates whether the buffer is retried
  194. * @BUF_XRETRY: To denote excessive retries of the buffer
  195. */
  196. enum buffer_type {
  197. BUF_HT = BIT(1),
  198. BUF_AMPDU = BIT(2),
  199. BUF_AGGR = BIT(3),
  200. BUF_RETRY = BIT(4),
  201. BUF_XRETRY = BIT(5),
  202. };
  203. struct ath_buf_state {
  204. int bfs_nframes; /* # frames in aggregate */
  205. u16 bfs_al; /* length of aggregate */
  206. u16 bfs_frmlen; /* length of frame */
  207. int bfs_seqno; /* sequence number */
  208. int bfs_tidno; /* tid of this frame */
  209. int bfs_retries; /* current retries */
  210. u32 bf_type; /* BUF_* (enum buffer_type) */
  211. u32 bfs_keyix;
  212. enum ath9k_key_type bfs_keytype;
  213. };
  214. #define bf_nframes bf_state.bfs_nframes
  215. #define bf_al bf_state.bfs_al
  216. #define bf_frmlen bf_state.bfs_frmlen
  217. #define bf_retries bf_state.bfs_retries
  218. #define bf_seqno bf_state.bfs_seqno
  219. #define bf_tidno bf_state.bfs_tidno
  220. #define bf_keyix bf_state.bfs_keyix
  221. #define bf_keytype bf_state.bfs_keytype
  222. #define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
  223. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  224. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  225. #define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
  226. #define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
  227. /*
  228. * Abstraction of a contiguous buffer to transmit/receive. There is only
  229. * a single hw descriptor encapsulated here.
  230. */
  231. struct ath_buf {
  232. struct list_head list;
  233. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  234. an aggregate) */
  235. struct ath_buf *bf_next; /* next subframe in the aggregate */
  236. void *bf_mpdu; /* enclosing frame structure */
  237. struct ath_desc *bf_desc; /* virtual addr of desc */
  238. dma_addr_t bf_daddr; /* physical addr of desc */
  239. dma_addr_t bf_buf_addr; /* physical addr of data buffer */
  240. u32 bf_status;
  241. u16 bf_flags; /* tx descriptor flags */
  242. struct ath_buf_state bf_state; /* buffer state */
  243. dma_addr_t bf_dmacontext;
  244. };
  245. #define ATH_RXBUF_RESET(_bf) ((_bf)->bf_status = 0)
  246. #define ATH_BUFSTATUS_STALE 0x00000002
  247. /* DMA state for tx/rx descriptors */
  248. struct ath_descdma {
  249. const char *dd_name;
  250. struct ath_desc *dd_desc; /* descriptors */
  251. dma_addr_t dd_desc_paddr; /* physical addr of dd_desc */
  252. u32 dd_desc_len; /* size of dd_desc */
  253. struct ath_buf *dd_bufptr; /* associated buffers */
  254. dma_addr_t dd_dmacontext;
  255. };
  256. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  257. struct list_head *head, const char *name,
  258. int nbuf, int ndesc);
  259. void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
  260. struct list_head *head);
  261. /***********/
  262. /* RX / TX */
  263. /***********/
  264. #define ATH_MAX_ANTENNA 3
  265. #define ATH_RXBUF 512
  266. #define WME_NUM_TID 16
  267. #define ATH_TXBUF 512
  268. #define ATH_TXMAXTRY 13
  269. #define ATH_11N_TXMAXTRY 10
  270. #define ATH_MGT_TXMAXTRY 4
  271. #define WME_BA_BMP_SIZE 64
  272. #define WME_MAX_BA WME_BA_BMP_SIZE
  273. #define ATH_TID_MAX_BUFS (2 * WME_MAX_BA)
  274. #define TID_TO_WME_AC(_tid) \
  275. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  276. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  277. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  278. WME_AC_VO)
  279. #define WME_AC_BE 0
  280. #define WME_AC_BK 1
  281. #define WME_AC_VI 2
  282. #define WME_AC_VO 3
  283. #define WME_NUM_AC 4
  284. #define ADDBA_EXCHANGE_ATTEMPTS 10
  285. #define ATH_AGGR_DELIM_SZ 4
  286. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  287. /* number of delimiters for encryption padding */
  288. #define ATH_AGGR_ENCRYPTDELIM 10
  289. /* minimum h/w qdepth to be sustained to maximize aggregation */
  290. #define ATH_AGGR_MIN_QDEPTH 2
  291. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  292. #define IEEE80211_SEQ_SEQ_SHIFT 4
  293. #define IEEE80211_SEQ_MAX 4096
  294. #define IEEE80211_MIN_AMPDU_BUF 0x8
  295. #define IEEE80211_HTCAP_MAXRXAMPDU_FACTOR 13
  296. /* return whether a bit at index _n in bitmap _bm is set
  297. * _sz is the size of the bitmap */
  298. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  299. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  300. /* return block-ack bitmap index given sequence and starting sequence */
  301. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  302. /* returns delimiter padding required given the packet length */
  303. #define ATH_AGGR_GET_NDELIM(_len) \
  304. (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
  305. (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
  306. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  307. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  308. #define ATH_DS_BA_SEQ(_ds) ((_ds)->ds_us.tx.ts_seqnum)
  309. #define ATH_DS_BA_BITMAP(_ds) (&(_ds)->ds_us.tx.ba_low)
  310. #define ATH_DS_TX_BA(_ds) ((_ds)->ds_us.tx.ts_flags & ATH9K_TX_BA)
  311. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  312. enum ATH_AGGR_STATUS {
  313. ATH_AGGR_DONE,
  314. ATH_AGGR_BAW_CLOSED,
  315. ATH_AGGR_LIMITED,
  316. };
  317. struct ath_txq {
  318. u32 axq_qnum; /* hardware q number */
  319. u32 *axq_link; /* link ptr in last TX desc */
  320. struct list_head axq_q; /* transmit queue */
  321. spinlock_t axq_lock;
  322. u32 axq_depth; /* queue depth */
  323. u8 axq_aggr_depth; /* aggregates queued */
  324. u32 axq_totalqueued; /* total ever queued */
  325. bool stopped; /* Is mac80211 queue stopped ? */
  326. struct ath_buf *axq_linkbuf; /* virtual addr of last buffer*/
  327. /* first desc of the last descriptor that contains CTS */
  328. struct ath_desc *axq_lastdsWithCTS;
  329. /* final desc of the gating desc that determines whether
  330. lastdsWithCTS has been DMA'ed or not */
  331. struct ath_desc *axq_gatingds;
  332. struct list_head axq_acq;
  333. };
  334. #define AGGR_CLEANUP BIT(1)
  335. #define AGGR_ADDBA_COMPLETE BIT(2)
  336. #define AGGR_ADDBA_PROGRESS BIT(3)
  337. /* per TID aggregate tx state for a destination */
  338. struct ath_atx_tid {
  339. struct list_head list; /* round-robin tid entry */
  340. struct list_head buf_q; /* pending buffers */
  341. struct ath_node *an;
  342. struct ath_atx_ac *ac;
  343. struct ath_buf *tx_buf[ATH_TID_MAX_BUFS]; /* active tx frames */
  344. u16 seq_start;
  345. u16 seq_next;
  346. u16 baw_size;
  347. int tidno;
  348. int baw_head; /* first un-acked tx buffer */
  349. int baw_tail; /* next unused tx buffer slot */
  350. int sched;
  351. int paused;
  352. u8 state;
  353. int addba_exchangeattempts;
  354. };
  355. /* per access-category aggregate tx state for a destination */
  356. struct ath_atx_ac {
  357. int sched; /* dest-ac is scheduled */
  358. int qnum; /* H/W queue number associated
  359. with this AC */
  360. struct list_head list; /* round-robin txq entry */
  361. struct list_head tid_q; /* queue of TIDs with buffers */
  362. };
  363. /* per-frame tx control block */
  364. struct ath_tx_control {
  365. struct ath_txq *txq;
  366. int if_id;
  367. };
  368. /* per frame tx status block */
  369. struct ath_xmit_status {
  370. int retries; /* number of retries to successufully
  371. transmit this frame */
  372. int flags; /* status of transmit */
  373. #define ATH_TX_ERROR 0x01
  374. #define ATH_TX_XRETRY 0x02
  375. #define ATH_TX_BAR 0x04
  376. };
  377. /* All RSSI values are noise floor adjusted */
  378. struct ath_tx_stat {
  379. int rssi;
  380. int rssictl[ATH_MAX_ANTENNA];
  381. int rssiextn[ATH_MAX_ANTENNA];
  382. int rateieee;
  383. int rateKbps;
  384. int ratecode;
  385. int flags;
  386. u32 airtime; /* time on air per final tx rate */
  387. };
  388. struct aggr_rifs_param {
  389. int param_max_frames;
  390. int param_max_len;
  391. int param_rl;
  392. int param_al;
  393. struct ath_rc_series *param_rcs;
  394. };
  395. struct ath_node {
  396. struct ath_softc *an_sc;
  397. struct ath_atx_tid tid[WME_NUM_TID];
  398. struct ath_atx_ac ac[WME_NUM_AC];
  399. u16 maxampdu;
  400. u8 mpdudensity;
  401. };
  402. struct ath_tx {
  403. u16 seq_no;
  404. u32 txqsetup;
  405. int hwq_map[ATH9K_WME_AC_VO+1];
  406. spinlock_t txbuflock;
  407. struct list_head txbuf;
  408. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  409. struct ath_descdma txdma;
  410. };
  411. struct ath_rx {
  412. u8 defant;
  413. u8 rxotherant;
  414. u32 *rxlink;
  415. int bufsize;
  416. unsigned int rxfilter;
  417. spinlock_t rxflushlock;
  418. spinlock_t rxbuflock;
  419. struct list_head rxbuf;
  420. struct ath_descdma rxdma;
  421. };
  422. int ath_startrecv(struct ath_softc *sc);
  423. bool ath_stoprecv(struct ath_softc *sc);
  424. void ath_flushrecv(struct ath_softc *sc);
  425. u32 ath_calcrxfilter(struct ath_softc *sc);
  426. int ath_rx_init(struct ath_softc *sc, int nbufs);
  427. void ath_rx_cleanup(struct ath_softc *sc);
  428. int ath_rx_tasklet(struct ath_softc *sc, int flush);
  429. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  430. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  431. int ath_tx_setup(struct ath_softc *sc, int haltype);
  432. void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
  433. void ath_draintxq(struct ath_softc *sc,
  434. struct ath_txq *txq, bool retry_tx);
  435. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  436. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  437. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  438. int ath_tx_init(struct ath_softc *sc, int nbufs);
  439. int ath_tx_cleanup(struct ath_softc *sc);
  440. struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
  441. int ath_txq_update(struct ath_softc *sc, int qnum,
  442. struct ath9k_tx_queue_info *q);
  443. int ath_tx_start(struct ath_softc *sc, struct sk_buff *skb,
  444. struct ath_tx_control *txctl);
  445. void ath_tx_tasklet(struct ath_softc *sc);
  446. void ath_tx_cabq(struct ath_softc *sc, struct sk_buff *skb);
  447. bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
  448. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  449. u16 tid, u16 *ssn);
  450. int ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  451. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  452. /********/
  453. /* VAPs */
  454. /********/
  455. /*
  456. * Define the scheme that we select MAC address for multiple
  457. * BSS on the same radio. The very first VAP will just use the MAC
  458. * address from the EEPROM. For the next 3 VAPs, we set the
  459. * U/L bit (bit 1) in MAC address, and use the next two bits as the
  460. * index of the VAP.
  461. */
  462. #define ATH_SET_VAP_BSSID_MASK(bssid_mask) \
  463. ((bssid_mask)[0] &= ~(((ATH_BCBUF-1)<<2)|0x02))
  464. struct ath_vap {
  465. int av_bslot;
  466. enum nl80211_iftype av_opmode;
  467. struct ath_buf *av_bcbuf;
  468. struct ath_tx_control av_btxctl;
  469. };
  470. /*******************/
  471. /* Beacon Handling */
  472. /*******************/
  473. /*
  474. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  475. * number of BSSIDs) if a given beacon does not go out even after waiting this
  476. * number of beacon intervals, the game's up.
  477. */
  478. #define BSTUCK_THRESH (9 * ATH_BCBUF)
  479. #define ATH_BCBUF 1
  480. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  481. #define ATH_DEFAULT_BMISS_LIMIT 10
  482. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  483. struct ath_beacon_config {
  484. u16 beacon_interval;
  485. u16 listen_interval;
  486. u16 dtim_period;
  487. u16 bmiss_timeout;
  488. u8 dtim_count;
  489. u8 tim_offset;
  490. union {
  491. u64 last_tsf;
  492. u8 last_tstamp[8];
  493. } u; /* last received beacon/probe response timestamp of this BSS. */
  494. };
  495. struct ath_beacon {
  496. enum {
  497. OK, /* no change needed */
  498. UPDATE, /* update pending */
  499. COMMIT /* beacon sent, commit change */
  500. } updateslot; /* slot time update fsm */
  501. u32 beaconq;
  502. u32 bmisscnt;
  503. u32 ast_be_xmit;
  504. u64 bc_tstamp;
  505. int bslot[ATH_BCBUF];
  506. int slottime;
  507. int slotupdate;
  508. struct ath9k_tx_queue_info beacon_qi;
  509. struct ath_descdma bdma;
  510. struct ath_txq *cabq;
  511. struct list_head bbuf;
  512. };
  513. void ath9k_beacon_tasklet(unsigned long data);
  514. void ath_beacon_config(struct ath_softc *sc, int if_id);
  515. int ath_beaconq_setup(struct ath_hal *ah);
  516. int ath_beacon_alloc(struct ath_softc *sc, int if_id);
  517. void ath_beacon_return(struct ath_softc *sc, struct ath_vap *avp);
  518. void ath_beacon_sync(struct ath_softc *sc, int if_id);
  519. /*******/
  520. /* ANI */
  521. /*******/
  522. /* ANI values for STA only.
  523. FIXME: Add appropriate values for AP later */
  524. #define ATH_ANI_POLLINTERVAL 100 /* 100 milliseconds between ANI poll */
  525. #define ATH_SHORT_CALINTERVAL 1000 /* 1 second between calibrations */
  526. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds between calibrations */
  527. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes between calibrations */
  528. struct ath_ani {
  529. bool sc_caldone;
  530. int16_t sc_noise_floor;
  531. unsigned int sc_longcal_timer;
  532. unsigned int sc_shortcal_timer;
  533. unsigned int sc_resetcal_timer;
  534. unsigned int sc_checkani_timer;
  535. struct timer_list timer;
  536. };
  537. /********************/
  538. /* LED Control */
  539. /********************/
  540. #define ATH_LED_PIN 1
  541. #define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
  542. #define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
  543. enum ath_led_type {
  544. ATH_LED_RADIO,
  545. ATH_LED_ASSOC,
  546. ATH_LED_TX,
  547. ATH_LED_RX
  548. };
  549. struct ath_led {
  550. struct ath_softc *sc;
  551. struct led_classdev led_cdev;
  552. enum ath_led_type led_type;
  553. char name[32];
  554. bool registered;
  555. };
  556. /* Rfkill */
  557. #define ATH_RFKILL_POLL_INTERVAL 2000 /* msecs */
  558. struct ath_rfkill {
  559. struct rfkill *rfkill;
  560. struct delayed_work rfkill_poll;
  561. char rfkill_name[32];
  562. };
  563. /********************/
  564. /* Main driver core */
  565. /********************/
  566. /*
  567. * Default cache line size, in bytes.
  568. * Used when PCI device not fully initialized by bootrom/BIOS
  569. */
  570. #define DEFAULT_CACHELINE 32
  571. #define ATH_DEFAULT_NOISE_FLOOR -95
  572. #define ATH_REGCLASSIDS_MAX 10
  573. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  574. #define ATH_MAX_SW_RETRIES 10
  575. #define ATH_CHAN_MAX 255
  576. #define IEEE80211_WEP_NKID 4 /* number of key ids */
  577. /*
  578. * The key cache is used for h/w cipher state and also for
  579. * tracking station state such as the current tx antenna.
  580. * We also setup a mapping table between key cache slot indices
  581. * and station state to short-circuit node lookups on rx.
  582. * Different parts have different size key caches. We handle
  583. * up to ATH_KEYMAX entries (could dynamically allocate state).
  584. */
  585. #define ATH_KEYMAX 128 /* max key cache size we handle */
  586. #define ATH_IF_ID_ANY 0xff
  587. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  588. #define ATH_RSSI_DUMMY_MARKER 0x127
  589. #define ATH_RATE_DUMMY_MARKER 0
  590. #define SC_OP_INVALID BIT(0)
  591. #define SC_OP_BEACONS BIT(1)
  592. #define SC_OP_RXAGGR BIT(2)
  593. #define SC_OP_TXAGGR BIT(3)
  594. #define SC_OP_CHAINMASK_UPDATE BIT(4)
  595. #define SC_OP_FULL_RESET BIT(5)
  596. #define SC_OP_NO_RESET BIT(6)
  597. #define SC_OP_PREAMBLE_SHORT BIT(7)
  598. #define SC_OP_PROTECT_ENABLE BIT(8)
  599. #define SC_OP_RXFLUSH BIT(9)
  600. #define SC_OP_LED_ASSOCIATED BIT(10)
  601. #define SC_OP_RFKILL_REGISTERED BIT(11)
  602. #define SC_OP_RFKILL_SW_BLOCKED BIT(12)
  603. #define SC_OP_RFKILL_HW_BLOCKED BIT(13)
  604. #define SC_OP_WAIT_FOR_BEACON BIT(14)
  605. #define SC_OP_LED_ON BIT(15)
  606. struct ath_bus_ops {
  607. void (*read_cachesize)(struct ath_softc *sc, int *csz);
  608. void (*cleanup)(struct ath_softc *sc);
  609. bool (*eeprom_read)(struct ath_hal *ah, u32 off, u16 *data);
  610. };
  611. struct ath_softc {
  612. struct ieee80211_hw *hw;
  613. struct device *dev;
  614. struct tasklet_struct intr_tq;
  615. struct tasklet_struct bcon_tasklet;
  616. struct ath_hal *sc_ah;
  617. void __iomem *mem;
  618. int irq;
  619. spinlock_t sc_resetlock;
  620. struct mutex mutex;
  621. u8 sc_curbssid[ETH_ALEN];
  622. u8 sc_myaddr[ETH_ALEN];
  623. u8 sc_bssidmask[ETH_ALEN];
  624. u32 sc_intrstatus;
  625. u32 sc_flags; /* SC_OP_* */
  626. u16 sc_curtxpow;
  627. u16 sc_curaid;
  628. u16 sc_cachelsz;
  629. u8 sc_nbcnvaps;
  630. u16 sc_nvaps;
  631. u8 sc_tx_chainmask;
  632. u8 sc_rx_chainmask;
  633. u32 sc_keymax;
  634. DECLARE_BITMAP(sc_keymap, ATH_KEYMAX);
  635. u8 sc_splitmic;
  636. atomic_t ps_usecount;
  637. enum ath9k_int sc_imask;
  638. enum ath9k_ht_extprotspacing sc_ht_extprotspacing;
  639. enum ath9k_ht_macmode tx_chan_width;
  640. struct ath_config sc_config;
  641. struct ath_rx rx;
  642. struct ath_tx tx;
  643. struct ath_beacon beacon;
  644. struct ieee80211_vif *sc_vaps[ATH_BCBUF];
  645. struct ieee80211_rate rates[IEEE80211_NUM_BANDS][ATH_RATE_MAX];
  646. struct ath_rate_table *hw_rate_table[ATH9K_MODE_MAX];
  647. struct ath_rate_table *cur_rate_table;
  648. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  649. struct ath_led radio_led;
  650. struct ath_led assoc_led;
  651. struct ath_led tx_led;
  652. struct ath_led rx_led;
  653. struct delayed_work ath_led_blink_work;
  654. int led_on_duration;
  655. int led_off_duration;
  656. int led_on_cnt;
  657. int led_off_cnt;
  658. struct ath_rfkill rf_kill;
  659. struct ath_ani sc_ani;
  660. struct ath9k_node_stats sc_halstats;
  661. #ifdef CONFIG_ATH9K_DEBUG
  662. struct ath9k_debug sc_debug;
  663. #endif
  664. struct ath_bus_ops *bus_ops;
  665. };
  666. int ath_reset(struct ath_softc *sc, bool retry_tx);
  667. int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
  668. int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
  669. int ath_cabq_update(struct ath_softc *);
  670. static inline void ath_read_cachesize(struct ath_softc *sc, int *csz)
  671. {
  672. sc->bus_ops->read_cachesize(sc, csz);
  673. }
  674. static inline void ath_bus_cleanup(struct ath_softc *sc)
  675. {
  676. sc->bus_ops->cleanup(sc);
  677. }
  678. extern struct ieee80211_ops ath9k_ops;
  679. irqreturn_t ath_isr(int irq, void *dev);
  680. void ath_cleanup(struct ath_softc *sc);
  681. int ath_attach(u16 devid, struct ath_softc *sc);
  682. void ath_detach(struct ath_softc *sc);
  683. const char *ath_mac_bb_name(u32 mac_bb_version);
  684. const char *ath_rf_name(u16 rf_version);
  685. #ifdef CONFIG_PCI
  686. int ath_pci_init(void);
  687. void ath_pci_exit(void);
  688. #else
  689. static inline int ath_pci_init(void) { return 0; };
  690. static inline void ath_pci_exit(void) {};
  691. #endif
  692. #ifdef CONFIG_ATHEROS_AR71XX
  693. int ath_ahb_init(void);
  694. void ath_ahb_exit(void);
  695. #else
  696. static inline int ath_ahb_init(void) { return 0; };
  697. static inline void ath_ahb_exit(void) {};
  698. #endif
  699. static inline void ath9k_ps_wakeup(struct ath_softc *sc)
  700. {
  701. if (atomic_inc_return(&sc->ps_usecount) == 1)
  702. if (sc->sc_ah->ah_power_mode != ATH9K_PM_AWAKE) {
  703. sc->sc_ah->ah_restore_mode = sc->sc_ah->ah_power_mode;
  704. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
  705. }
  706. }
  707. static inline void ath9k_ps_restore(struct ath_softc *sc)
  708. {
  709. if (atomic_dec_and_test(&sc->ps_usecount))
  710. if (sc->hw->conf.flags & IEEE80211_CONF_PS)
  711. ath9k_hw_setpower(sc->sc_ah,
  712. sc->sc_ah->ah_restore_mode);
  713. }
  714. #endif /* CORE_H */