r6040.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239
  1. /*
  2. * RDC R6040 Fast Ethernet MAC support
  3. *
  4. * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
  5. * Copyright (C) 2007
  6. * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
  7. * Florian Fainelli <florian@openwrt.org>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version 2
  12. * of the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the
  21. * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
  22. * Boston, MA 02110-1301, USA.
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/string.h>
  28. #include <linux/timer.h>
  29. #include <linux/errno.h>
  30. #include <linux/ioport.h>
  31. #include <linux/slab.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/pci.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/etherdevice.h>
  36. #include <linux/skbuff.h>
  37. #include <linux/init.h>
  38. #include <linux/delay.h>
  39. #include <linux/mii.h>
  40. #include <linux/ethtool.h>
  41. #include <linux/crc32.h>
  42. #include <linux/spinlock.h>
  43. #include <linux/bitops.h>
  44. #include <linux/io.h>
  45. #include <linux/irq.h>
  46. #include <linux/uaccess.h>
  47. #include <asm/processor.h>
  48. #define DRV_NAME "r6040"
  49. #define DRV_VERSION "0.21"
  50. #define DRV_RELDATE "09Jan2009"
  51. /* PHY CHIP Address */
  52. #define PHY1_ADDR 1 /* For MAC1 */
  53. #define PHY2_ADDR 2 /* For MAC2 */
  54. #define PHY_MODE 0x3100 /* PHY CHIP Register 0 */
  55. #define PHY_CAP 0x01E1 /* PHY CHIP Register 4 */
  56. /* Time in jiffies before concluding the transmitter is hung. */
  57. #define TX_TIMEOUT (6000 * HZ / 1000)
  58. /* RDC MAC I/O Size */
  59. #define R6040_IO_SIZE 256
  60. /* MAX RDC MAC */
  61. #define MAX_MAC 2
  62. /* MAC registers */
  63. #define MCR0 0x00 /* Control register 0 */
  64. #define MCR1 0x04 /* Control register 1 */
  65. #define MAC_RST 0x0001 /* Reset the MAC */
  66. #define MBCR 0x08 /* Bus control */
  67. #define MT_ICR 0x0C /* TX interrupt control */
  68. #define MR_ICR 0x10 /* RX interrupt control */
  69. #define MTPR 0x14 /* TX poll command register */
  70. #define MR_BSR 0x18 /* RX buffer size */
  71. #define MR_DCR 0x1A /* RX descriptor control */
  72. #define MLSR 0x1C /* Last status */
  73. #define MMDIO 0x20 /* MDIO control register */
  74. #define MDIO_WRITE 0x4000 /* MDIO write */
  75. #define MDIO_READ 0x2000 /* MDIO read */
  76. #define MMRD 0x24 /* MDIO read data register */
  77. #define MMWD 0x28 /* MDIO write data register */
  78. #define MTD_SA0 0x2C /* TX descriptor start address 0 */
  79. #define MTD_SA1 0x30 /* TX descriptor start address 1 */
  80. #define MRD_SA0 0x34 /* RX descriptor start address 0 */
  81. #define MRD_SA1 0x38 /* RX descriptor start address 1 */
  82. #define MISR 0x3C /* Status register */
  83. #define MIER 0x40 /* INT enable register */
  84. #define MSK_INT 0x0000 /* Mask off interrupts */
  85. #define RX_FINISH 0x0001 /* RX finished */
  86. #define RX_NO_DESC 0x0002 /* No RX descriptor available */
  87. #define RX_FIFO_FULL 0x0004 /* RX FIFO full */
  88. #define RX_EARLY 0x0008 /* RX early */
  89. #define TX_FINISH 0x0010 /* TX finished */
  90. #define TX_EARLY 0x0080 /* TX early */
  91. #define EVENT_OVRFL 0x0100 /* Event counter overflow */
  92. #define LINK_CHANGED 0x0200 /* PHY link changed */
  93. #define ME_CISR 0x44 /* Event counter INT status */
  94. #define ME_CIER 0x48 /* Event counter INT enable */
  95. #define MR_CNT 0x50 /* Successfully received packet counter */
  96. #define ME_CNT0 0x52 /* Event counter 0 */
  97. #define ME_CNT1 0x54 /* Event counter 1 */
  98. #define ME_CNT2 0x56 /* Event counter 2 */
  99. #define ME_CNT3 0x58 /* Event counter 3 */
  100. #define MT_CNT 0x5A /* Successfully transmit packet counter */
  101. #define ME_CNT4 0x5C /* Event counter 4 */
  102. #define MP_CNT 0x5E /* Pause frame counter register */
  103. #define MAR0 0x60 /* Hash table 0 */
  104. #define MAR1 0x62 /* Hash table 1 */
  105. #define MAR2 0x64 /* Hash table 2 */
  106. #define MAR3 0x66 /* Hash table 3 */
  107. #define MID_0L 0x68 /* Multicast address MID0 Low */
  108. #define MID_0M 0x6A /* Multicast address MID0 Medium */
  109. #define MID_0H 0x6C /* Multicast address MID0 High */
  110. #define MID_1L 0x70 /* MID1 Low */
  111. #define MID_1M 0x72 /* MID1 Medium */
  112. #define MID_1H 0x74 /* MID1 High */
  113. #define MID_2L 0x78 /* MID2 Low */
  114. #define MID_2M 0x7A /* MID2 Medium */
  115. #define MID_2H 0x7C /* MID2 High */
  116. #define MID_3L 0x80 /* MID3 Low */
  117. #define MID_3M 0x82 /* MID3 Medium */
  118. #define MID_3H 0x84 /* MID3 High */
  119. #define PHY_CC 0x88 /* PHY status change configuration register */
  120. #define PHY_ST 0x8A /* PHY status register */
  121. #define MAC_SM 0xAC /* MAC status machine */
  122. #define MAC_ID 0xBE /* Identifier register */
  123. #define TX_DCNT 0x80 /* TX descriptor count */
  124. #define RX_DCNT 0x80 /* RX descriptor count */
  125. #define MAX_BUF_SIZE 0x600
  126. #define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
  127. #define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
  128. #define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
  129. #define MCAST_MAX 4 /* Max number multicast addresses to filter */
  130. /* Descriptor status */
  131. #define DSC_OWNER_MAC 0x8000 /* MAC is the owner of this descriptor */
  132. #define DSC_RX_OK 0x4000 /* RX was successful */
  133. #define DSC_RX_ERR 0x0800 /* RX PHY error */
  134. #define DSC_RX_ERR_DRI 0x0400 /* RX dribble packet */
  135. #define DSC_RX_ERR_BUF 0x0200 /* RX length exceeds buffer size */
  136. #define DSC_RX_ERR_LONG 0x0100 /* RX length > maximum packet length */
  137. #define DSC_RX_ERR_RUNT 0x0080 /* RX packet length < 64 byte */
  138. #define DSC_RX_ERR_CRC 0x0040 /* RX CRC error */
  139. #define DSC_RX_BCAST 0x0020 /* RX broadcast (no error) */
  140. #define DSC_RX_MCAST 0x0010 /* RX multicast (no error) */
  141. #define DSC_RX_MCH_HIT 0x0008 /* RX multicast hit in hash table (no error) */
  142. #define DSC_RX_MIDH_HIT 0x0004 /* RX MID table hit (no error) */
  143. #define DSC_RX_IDX_MID_MASK 3 /* RX mask for the index of matched MIDx */
  144. /* PHY settings */
  145. #define ICPLUS_PHY_ID 0x0243
  146. MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
  147. "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
  148. "Florian Fainelli <florian@openwrt.org>");
  149. MODULE_LICENSE("GPL");
  150. MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
  151. /* RX and TX interrupts that we handle */
  152. #define RX_INTS (RX_FIFO_FULL | RX_NO_DESC | RX_FINISH)
  153. #define TX_INTS (TX_FINISH)
  154. #define INT_MASK (RX_INTS | TX_INTS)
  155. struct r6040_descriptor {
  156. u16 status, len; /* 0-3 */
  157. __le32 buf; /* 4-7 */
  158. __le32 ndesc; /* 8-B */
  159. u32 rev1; /* C-F */
  160. char *vbufp; /* 10-13 */
  161. struct r6040_descriptor *vndescp; /* 14-17 */
  162. struct sk_buff *skb_ptr; /* 18-1B */
  163. u32 rev2; /* 1C-1F */
  164. } __attribute__((aligned(32)));
  165. struct r6040_private {
  166. spinlock_t lock; /* driver lock */
  167. struct timer_list timer;
  168. struct pci_dev *pdev;
  169. struct r6040_descriptor *rx_insert_ptr;
  170. struct r6040_descriptor *rx_remove_ptr;
  171. struct r6040_descriptor *tx_insert_ptr;
  172. struct r6040_descriptor *tx_remove_ptr;
  173. struct r6040_descriptor *rx_ring;
  174. struct r6040_descriptor *tx_ring;
  175. dma_addr_t rx_ring_dma;
  176. dma_addr_t tx_ring_dma;
  177. u16 tx_free_desc, phy_addr, phy_mode;
  178. u16 mcr0, mcr1;
  179. u16 switch_sig;
  180. struct net_device *dev;
  181. struct mii_if_info mii_if;
  182. struct napi_struct napi;
  183. void __iomem *base;
  184. };
  185. static char version[] __devinitdata = KERN_INFO DRV_NAME
  186. ": RDC R6040 NAPI net driver,"
  187. "version "DRV_VERSION " (" DRV_RELDATE ")";
  188. static int phy_table[] = { PHY1_ADDR, PHY2_ADDR };
  189. /* Read a word data from PHY Chip */
  190. static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
  191. {
  192. int limit = 2048;
  193. u16 cmd;
  194. iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
  195. /* Wait for the read bit to be cleared */
  196. while (limit--) {
  197. cmd = ioread16(ioaddr + MMDIO);
  198. if (!(cmd & MDIO_READ))
  199. break;
  200. }
  201. return ioread16(ioaddr + MMRD);
  202. }
  203. /* Write a word data from PHY Chip */
  204. static void r6040_phy_write(void __iomem *ioaddr, int phy_addr, int reg, u16 val)
  205. {
  206. int limit = 2048;
  207. u16 cmd;
  208. iowrite16(val, ioaddr + MMWD);
  209. /* Write the command to the MDIO bus */
  210. iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
  211. /* Wait for the write bit to be cleared */
  212. while (limit--) {
  213. cmd = ioread16(ioaddr + MMDIO);
  214. if (!(cmd & MDIO_WRITE))
  215. break;
  216. }
  217. }
  218. static int r6040_mdio_read(struct net_device *dev, int mii_id, int reg)
  219. {
  220. struct r6040_private *lp = netdev_priv(dev);
  221. void __iomem *ioaddr = lp->base;
  222. return (r6040_phy_read(ioaddr, lp->phy_addr, reg));
  223. }
  224. static void r6040_mdio_write(struct net_device *dev, int mii_id, int reg, int val)
  225. {
  226. struct r6040_private *lp = netdev_priv(dev);
  227. void __iomem *ioaddr = lp->base;
  228. r6040_phy_write(ioaddr, lp->phy_addr, reg, val);
  229. }
  230. static void r6040_free_txbufs(struct net_device *dev)
  231. {
  232. struct r6040_private *lp = netdev_priv(dev);
  233. int i;
  234. for (i = 0; i < TX_DCNT; i++) {
  235. if (lp->tx_insert_ptr->skb_ptr) {
  236. pci_unmap_single(lp->pdev,
  237. le32_to_cpu(lp->tx_insert_ptr->buf),
  238. MAX_BUF_SIZE, PCI_DMA_TODEVICE);
  239. dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
  240. lp->tx_insert_ptr->skb_ptr = NULL;
  241. }
  242. lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
  243. }
  244. }
  245. static void r6040_free_rxbufs(struct net_device *dev)
  246. {
  247. struct r6040_private *lp = netdev_priv(dev);
  248. int i;
  249. for (i = 0; i < RX_DCNT; i++) {
  250. if (lp->rx_insert_ptr->skb_ptr) {
  251. pci_unmap_single(lp->pdev,
  252. le32_to_cpu(lp->rx_insert_ptr->buf),
  253. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  254. dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
  255. lp->rx_insert_ptr->skb_ptr = NULL;
  256. }
  257. lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
  258. }
  259. }
  260. static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
  261. dma_addr_t desc_dma, int size)
  262. {
  263. struct r6040_descriptor *desc = desc_ring;
  264. dma_addr_t mapping = desc_dma;
  265. while (size-- > 0) {
  266. mapping += sizeof(*desc);
  267. desc->ndesc = cpu_to_le32(mapping);
  268. desc->vndescp = desc + 1;
  269. desc++;
  270. }
  271. desc--;
  272. desc->ndesc = cpu_to_le32(desc_dma);
  273. desc->vndescp = desc_ring;
  274. }
  275. static void r6040_init_txbufs(struct net_device *dev)
  276. {
  277. struct r6040_private *lp = netdev_priv(dev);
  278. lp->tx_free_desc = TX_DCNT;
  279. lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
  280. r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
  281. }
  282. static int r6040_alloc_rxbufs(struct net_device *dev)
  283. {
  284. struct r6040_private *lp = netdev_priv(dev);
  285. struct r6040_descriptor *desc;
  286. struct sk_buff *skb;
  287. int rc;
  288. lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
  289. r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
  290. /* Allocate skbs for the rx descriptors */
  291. desc = lp->rx_ring;
  292. do {
  293. skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  294. if (!skb) {
  295. printk(KERN_ERR DRV_NAME "%s: failed to alloc skb for rx\n", dev->name);
  296. rc = -ENOMEM;
  297. goto err_exit;
  298. }
  299. desc->skb_ptr = skb;
  300. desc->buf = cpu_to_le32(pci_map_single(lp->pdev,
  301. desc->skb_ptr->data,
  302. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  303. desc->status = DSC_OWNER_MAC;
  304. desc = desc->vndescp;
  305. } while (desc != lp->rx_ring);
  306. return 0;
  307. err_exit:
  308. /* Deallocate all previously allocated skbs */
  309. r6040_free_rxbufs(dev);
  310. return rc;
  311. }
  312. static void r6040_init_mac_regs(struct net_device *dev)
  313. {
  314. struct r6040_private *lp = netdev_priv(dev);
  315. void __iomem *ioaddr = lp->base;
  316. int limit = 2048;
  317. u16 cmd;
  318. /* Mask Off Interrupt */
  319. iowrite16(MSK_INT, ioaddr + MIER);
  320. /* Reset RDC MAC */
  321. iowrite16(MAC_RST, ioaddr + MCR1);
  322. while (limit--) {
  323. cmd = ioread16(ioaddr + MCR1);
  324. if (cmd & 0x1)
  325. break;
  326. }
  327. /* Reset internal state machine */
  328. iowrite16(2, ioaddr + MAC_SM);
  329. iowrite16(0, ioaddr + MAC_SM);
  330. mdelay(5);
  331. /* MAC Bus Control Register */
  332. iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
  333. /* Buffer Size Register */
  334. iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
  335. /* Write TX ring start address */
  336. iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
  337. iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
  338. /* Write RX ring start address */
  339. iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
  340. iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
  341. /* Set interrupt waiting time and packet numbers */
  342. iowrite16(0, ioaddr + MT_ICR);
  343. iowrite16(0, ioaddr + MR_ICR);
  344. /* Enable interrupts */
  345. iowrite16(INT_MASK, ioaddr + MIER);
  346. /* Enable TX and RX */
  347. iowrite16(lp->mcr0 | 0x0002, ioaddr);
  348. /* Let TX poll the descriptors
  349. * we may got called by r6040_tx_timeout which has left
  350. * some unsent tx buffers */
  351. iowrite16(0x01, ioaddr + MTPR);
  352. }
  353. static void r6040_tx_timeout(struct net_device *dev)
  354. {
  355. struct r6040_private *priv = netdev_priv(dev);
  356. void __iomem *ioaddr = priv->base;
  357. printk(KERN_WARNING "%s: transmit timed out, int enable %4.4x "
  358. "status %4.4x, PHY status %4.4x\n",
  359. dev->name, ioread16(ioaddr + MIER),
  360. ioread16(ioaddr + MISR),
  361. r6040_mdio_read(dev, priv->mii_if.phy_id, MII_BMSR));
  362. dev->stats.tx_errors++;
  363. /* Reset MAC and re-init all registers */
  364. r6040_init_mac_regs(dev);
  365. }
  366. static struct net_device_stats *r6040_get_stats(struct net_device *dev)
  367. {
  368. struct r6040_private *priv = netdev_priv(dev);
  369. void __iomem *ioaddr = priv->base;
  370. unsigned long flags;
  371. spin_lock_irqsave(&priv->lock, flags);
  372. dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
  373. dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
  374. spin_unlock_irqrestore(&priv->lock, flags);
  375. return &dev->stats;
  376. }
  377. /* Stop RDC MAC and Free the allocated resource */
  378. static void r6040_down(struct net_device *dev)
  379. {
  380. struct r6040_private *lp = netdev_priv(dev);
  381. void __iomem *ioaddr = lp->base;
  382. int limit = 2048;
  383. u16 *adrp;
  384. u16 cmd;
  385. /* Stop MAC */
  386. iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
  387. iowrite16(MAC_RST, ioaddr + MCR1); /* Reset RDC MAC */
  388. while (limit--) {
  389. cmd = ioread16(ioaddr + MCR1);
  390. if (cmd & 0x1)
  391. break;
  392. }
  393. /* Restore MAC Address to MIDx */
  394. adrp = (u16 *) dev->dev_addr;
  395. iowrite16(adrp[0], ioaddr + MID_0L);
  396. iowrite16(adrp[1], ioaddr + MID_0M);
  397. iowrite16(adrp[2], ioaddr + MID_0H);
  398. }
  399. static int r6040_close(struct net_device *dev)
  400. {
  401. struct r6040_private *lp = netdev_priv(dev);
  402. struct pci_dev *pdev = lp->pdev;
  403. /* deleted timer */
  404. del_timer_sync(&lp->timer);
  405. spin_lock_irq(&lp->lock);
  406. napi_disable(&lp->napi);
  407. netif_stop_queue(dev);
  408. r6040_down(dev);
  409. free_irq(dev->irq, dev);
  410. /* Free RX buffer */
  411. r6040_free_rxbufs(dev);
  412. /* Free TX buffer */
  413. r6040_free_txbufs(dev);
  414. spin_unlock_irq(&lp->lock);
  415. /* Free Descriptor memory */
  416. if (lp->rx_ring) {
  417. pci_free_consistent(pdev, RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
  418. lp->rx_ring = 0;
  419. }
  420. if (lp->tx_ring) {
  421. pci_free_consistent(pdev, TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
  422. lp->tx_ring = 0;
  423. }
  424. return 0;
  425. }
  426. /* Status of PHY CHIP */
  427. static int r6040_phy_mode_chk(struct net_device *dev)
  428. {
  429. struct r6040_private *lp = netdev_priv(dev);
  430. void __iomem *ioaddr = lp->base;
  431. int phy_dat;
  432. /* PHY Link Status Check */
  433. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 1);
  434. if (!(phy_dat & 0x4))
  435. phy_dat = 0x8000; /* Link Failed, full duplex */
  436. /* PHY Chip Auto-Negotiation Status */
  437. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 1);
  438. if (phy_dat & 0x0020) {
  439. /* Auto Negotiation Mode */
  440. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 5);
  441. phy_dat &= r6040_phy_read(ioaddr, lp->phy_addr, 4);
  442. if (phy_dat & 0x140)
  443. /* Force full duplex */
  444. phy_dat = 0x8000;
  445. else
  446. phy_dat = 0;
  447. } else {
  448. /* Force Mode */
  449. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 0);
  450. if (phy_dat & 0x100)
  451. phy_dat = 0x8000;
  452. else
  453. phy_dat = 0x0000;
  454. }
  455. return phy_dat;
  456. };
  457. static void r6040_set_carrier(struct mii_if_info *mii)
  458. {
  459. if (r6040_phy_mode_chk(mii->dev)) {
  460. /* autoneg is off: Link is always assumed to be up */
  461. if (!netif_carrier_ok(mii->dev))
  462. netif_carrier_on(mii->dev);
  463. } else
  464. r6040_phy_mode_chk(mii->dev);
  465. }
  466. static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  467. {
  468. struct r6040_private *lp = netdev_priv(dev);
  469. struct mii_ioctl_data *data = if_mii(rq);
  470. int rc;
  471. if (!netif_running(dev))
  472. return -EINVAL;
  473. spin_lock_irq(&lp->lock);
  474. rc = generic_mii_ioctl(&lp->mii_if, data, cmd, NULL);
  475. spin_unlock_irq(&lp->lock);
  476. r6040_set_carrier(&lp->mii_if);
  477. return rc;
  478. }
  479. static int r6040_rx(struct net_device *dev, int limit)
  480. {
  481. struct r6040_private *priv = netdev_priv(dev);
  482. struct r6040_descriptor *descptr = priv->rx_remove_ptr;
  483. struct sk_buff *skb_ptr, *new_skb;
  484. int count = 0;
  485. u16 err;
  486. /* Limit not reached and the descriptor belongs to the CPU */
  487. while (count < limit && !(descptr->status & DSC_OWNER_MAC)) {
  488. /* Read the descriptor status */
  489. err = descptr->status;
  490. /* Global error status set */
  491. if (err & DSC_RX_ERR) {
  492. /* RX dribble */
  493. if (err & DSC_RX_ERR_DRI)
  494. dev->stats.rx_frame_errors++;
  495. /* Buffer lenght exceeded */
  496. if (err & DSC_RX_ERR_BUF)
  497. dev->stats.rx_length_errors++;
  498. /* Packet too long */
  499. if (err & DSC_RX_ERR_LONG)
  500. dev->stats.rx_length_errors++;
  501. /* Packet < 64 bytes */
  502. if (err & DSC_RX_ERR_RUNT)
  503. dev->stats.rx_length_errors++;
  504. /* CRC error */
  505. if (err & DSC_RX_ERR_CRC) {
  506. spin_lock(&priv->lock);
  507. dev->stats.rx_crc_errors++;
  508. spin_unlock(&priv->lock);
  509. }
  510. goto next_descr;
  511. }
  512. /* Packet successfully received */
  513. new_skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  514. if (!new_skb) {
  515. dev->stats.rx_dropped++;
  516. goto next_descr;
  517. }
  518. skb_ptr = descptr->skb_ptr;
  519. skb_ptr->dev = priv->dev;
  520. /* Do not count the CRC */
  521. skb_put(skb_ptr, descptr->len - 4);
  522. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  523. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  524. skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
  525. /* Send to upper layer */
  526. netif_receive_skb(skb_ptr);
  527. dev->stats.rx_packets++;
  528. dev->stats.rx_bytes += descptr->len - 4;
  529. /* put new skb into descriptor */
  530. descptr->skb_ptr = new_skb;
  531. descptr->buf = cpu_to_le32(pci_map_single(priv->pdev,
  532. descptr->skb_ptr->data,
  533. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  534. next_descr:
  535. /* put the descriptor back to the MAC */
  536. descptr->status = DSC_OWNER_MAC;
  537. descptr = descptr->vndescp;
  538. count++;
  539. }
  540. priv->rx_remove_ptr = descptr;
  541. return count;
  542. }
  543. static void r6040_tx(struct net_device *dev)
  544. {
  545. struct r6040_private *priv = netdev_priv(dev);
  546. struct r6040_descriptor *descptr;
  547. void __iomem *ioaddr = priv->base;
  548. struct sk_buff *skb_ptr;
  549. u16 err;
  550. spin_lock(&priv->lock);
  551. descptr = priv->tx_remove_ptr;
  552. while (priv->tx_free_desc < TX_DCNT) {
  553. /* Check for errors */
  554. err = ioread16(ioaddr + MLSR);
  555. if (err & 0x0200)
  556. dev->stats.rx_fifo_errors++;
  557. if (err & (0x2000 | 0x4000))
  558. dev->stats.tx_carrier_errors++;
  559. if (descptr->status & DSC_OWNER_MAC)
  560. break; /* Not complete */
  561. skb_ptr = descptr->skb_ptr;
  562. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  563. skb_ptr->len, PCI_DMA_TODEVICE);
  564. /* Free buffer */
  565. dev_kfree_skb_irq(skb_ptr);
  566. descptr->skb_ptr = NULL;
  567. /* To next descriptor */
  568. descptr = descptr->vndescp;
  569. priv->tx_free_desc++;
  570. }
  571. priv->tx_remove_ptr = descptr;
  572. if (priv->tx_free_desc)
  573. netif_wake_queue(dev);
  574. spin_unlock(&priv->lock);
  575. }
  576. static int r6040_poll(struct napi_struct *napi, int budget)
  577. {
  578. struct r6040_private *priv =
  579. container_of(napi, struct r6040_private, napi);
  580. struct net_device *dev = priv->dev;
  581. void __iomem *ioaddr = priv->base;
  582. int work_done;
  583. work_done = r6040_rx(dev, budget);
  584. if (work_done < budget) {
  585. napi_complete(napi);
  586. /* Enable RX interrupt */
  587. iowrite16(ioread16(ioaddr + MIER) | RX_INTS, ioaddr + MIER);
  588. }
  589. return work_done;
  590. }
  591. /* The RDC interrupt handler. */
  592. static irqreturn_t r6040_interrupt(int irq, void *dev_id)
  593. {
  594. struct net_device *dev = dev_id;
  595. struct r6040_private *lp = netdev_priv(dev);
  596. void __iomem *ioaddr = lp->base;
  597. u16 misr, status;
  598. /* Save MIER */
  599. misr = ioread16(ioaddr + MIER);
  600. /* Mask off RDC MAC interrupt */
  601. iowrite16(MSK_INT, ioaddr + MIER);
  602. /* Read MISR status and clear */
  603. status = ioread16(ioaddr + MISR);
  604. if (status == 0x0000 || status == 0xffff)
  605. return IRQ_NONE;
  606. /* RX interrupt request */
  607. if (status & RX_INTS) {
  608. if (status & RX_NO_DESC) {
  609. /* RX descriptor unavailable */
  610. dev->stats.rx_dropped++;
  611. dev->stats.rx_missed_errors++;
  612. }
  613. if (status & RX_FIFO_FULL)
  614. dev->stats.rx_fifo_errors++;
  615. /* Mask off RX interrupt */
  616. misr &= ~RX_INTS;
  617. napi_schedule(&lp->napi);
  618. }
  619. /* TX interrupt request */
  620. if (status & TX_INTS)
  621. r6040_tx(dev);
  622. /* Restore RDC MAC interrupt */
  623. iowrite16(misr, ioaddr + MIER);
  624. return IRQ_HANDLED;
  625. }
  626. #ifdef CONFIG_NET_POLL_CONTROLLER
  627. static void r6040_poll_controller(struct net_device *dev)
  628. {
  629. disable_irq(dev->irq);
  630. r6040_interrupt(dev->irq, dev);
  631. enable_irq(dev->irq);
  632. }
  633. #endif
  634. /* Init RDC MAC */
  635. static int r6040_up(struct net_device *dev)
  636. {
  637. struct r6040_private *lp = netdev_priv(dev);
  638. void __iomem *ioaddr = lp->base;
  639. int ret;
  640. /* Initialise and alloc RX/TX buffers */
  641. r6040_init_txbufs(dev);
  642. ret = r6040_alloc_rxbufs(dev);
  643. if (ret)
  644. return ret;
  645. /* Read the PHY ID */
  646. lp->switch_sig = r6040_phy_read(ioaddr, 0, 2);
  647. if (lp->switch_sig == ICPLUS_PHY_ID) {
  648. r6040_phy_write(ioaddr, 29, 31, 0x175C); /* Enable registers */
  649. lp->phy_mode = 0x8000;
  650. } else {
  651. /* PHY Mode Check */
  652. r6040_phy_write(ioaddr, lp->phy_addr, 4, PHY_CAP);
  653. r6040_phy_write(ioaddr, lp->phy_addr, 0, PHY_MODE);
  654. if (PHY_MODE == 0x3100)
  655. lp->phy_mode = r6040_phy_mode_chk(dev);
  656. else
  657. lp->phy_mode = (PHY_MODE & 0x0100) ? 0x8000:0x0;
  658. }
  659. /* Set duplex mode */
  660. lp->mcr0 |= lp->phy_mode;
  661. /* improve performance (by RDC guys) */
  662. r6040_phy_write(ioaddr, 30, 17, (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
  663. r6040_phy_write(ioaddr, 30, 17, ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
  664. r6040_phy_write(ioaddr, 0, 19, 0x0000);
  665. r6040_phy_write(ioaddr, 0, 30, 0x01F0);
  666. /* Initialize all MAC registers */
  667. r6040_init_mac_regs(dev);
  668. return 0;
  669. }
  670. /*
  671. A periodic timer routine
  672. Polling PHY Chip Link Status
  673. */
  674. static void r6040_timer(unsigned long data)
  675. {
  676. struct net_device *dev = (struct net_device *)data;
  677. struct r6040_private *lp = netdev_priv(dev);
  678. void __iomem *ioaddr = lp->base;
  679. u16 phy_mode;
  680. /* Polling PHY Chip Status */
  681. if (PHY_MODE == 0x3100)
  682. phy_mode = r6040_phy_mode_chk(dev);
  683. else
  684. phy_mode = (PHY_MODE & 0x0100) ? 0x8000:0x0;
  685. if (phy_mode != lp->phy_mode) {
  686. lp->phy_mode = phy_mode;
  687. lp->mcr0 = (lp->mcr0 & 0x7fff) | phy_mode;
  688. iowrite16(lp->mcr0, ioaddr);
  689. printk(KERN_INFO "Link Change %x \n", ioread16(ioaddr));
  690. }
  691. /* Timer active again */
  692. mod_timer(&lp->timer, round_jiffies(jiffies + HZ));
  693. }
  694. /* Read/set MAC address routines */
  695. static void r6040_mac_address(struct net_device *dev)
  696. {
  697. struct r6040_private *lp = netdev_priv(dev);
  698. void __iomem *ioaddr = lp->base;
  699. u16 *adrp;
  700. /* MAC operation register */
  701. iowrite16(0x01, ioaddr + MCR1); /* Reset MAC */
  702. iowrite16(2, ioaddr + MAC_SM); /* Reset internal state machine */
  703. iowrite16(0, ioaddr + MAC_SM);
  704. mdelay(5);
  705. /* Restore MAC Address */
  706. adrp = (u16 *) dev->dev_addr;
  707. iowrite16(adrp[0], ioaddr + MID_0L);
  708. iowrite16(adrp[1], ioaddr + MID_0M);
  709. iowrite16(adrp[2], ioaddr + MID_0H);
  710. }
  711. static int r6040_open(struct net_device *dev)
  712. {
  713. struct r6040_private *lp = netdev_priv(dev);
  714. int ret;
  715. /* Request IRQ and Register interrupt handler */
  716. ret = request_irq(dev->irq, &r6040_interrupt,
  717. IRQF_SHARED, dev->name, dev);
  718. if (ret)
  719. return ret;
  720. /* Set MAC address */
  721. r6040_mac_address(dev);
  722. /* Allocate Descriptor memory */
  723. lp->rx_ring =
  724. pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
  725. if (!lp->rx_ring)
  726. return -ENOMEM;
  727. lp->tx_ring =
  728. pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
  729. if (!lp->tx_ring) {
  730. pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
  731. lp->rx_ring_dma);
  732. return -ENOMEM;
  733. }
  734. ret = r6040_up(dev);
  735. if (ret) {
  736. pci_free_consistent(lp->pdev, TX_DESC_SIZE, lp->tx_ring,
  737. lp->tx_ring_dma);
  738. pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
  739. lp->rx_ring_dma);
  740. return ret;
  741. }
  742. napi_enable(&lp->napi);
  743. netif_start_queue(dev);
  744. /* set and active a timer process */
  745. setup_timer(&lp->timer, r6040_timer, (unsigned long) dev);
  746. if (lp->switch_sig != ICPLUS_PHY_ID)
  747. mod_timer(&lp->timer, jiffies + HZ);
  748. return 0;
  749. }
  750. static int r6040_start_xmit(struct sk_buff *skb, struct net_device *dev)
  751. {
  752. struct r6040_private *lp = netdev_priv(dev);
  753. struct r6040_descriptor *descptr;
  754. void __iomem *ioaddr = lp->base;
  755. unsigned long flags;
  756. int ret = NETDEV_TX_OK;
  757. /* Critical Section */
  758. spin_lock_irqsave(&lp->lock, flags);
  759. /* TX resource check */
  760. if (!lp->tx_free_desc) {
  761. spin_unlock_irqrestore(&lp->lock, flags);
  762. netif_stop_queue(dev);
  763. printk(KERN_ERR DRV_NAME ": no tx descriptor\n");
  764. ret = NETDEV_TX_BUSY;
  765. return ret;
  766. }
  767. /* Statistic Counter */
  768. dev->stats.tx_packets++;
  769. dev->stats.tx_bytes += skb->len;
  770. /* Set TX descriptor & Transmit it */
  771. lp->tx_free_desc--;
  772. descptr = lp->tx_insert_ptr;
  773. if (skb->len < MISR)
  774. descptr->len = MISR;
  775. else
  776. descptr->len = skb->len;
  777. descptr->skb_ptr = skb;
  778. descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
  779. skb->data, skb->len, PCI_DMA_TODEVICE));
  780. descptr->status = DSC_OWNER_MAC;
  781. /* Trigger the MAC to check the TX descriptor */
  782. iowrite16(0x01, ioaddr + MTPR);
  783. lp->tx_insert_ptr = descptr->vndescp;
  784. /* If no tx resource, stop */
  785. if (!lp->tx_free_desc)
  786. netif_stop_queue(dev);
  787. dev->trans_start = jiffies;
  788. spin_unlock_irqrestore(&lp->lock, flags);
  789. return ret;
  790. }
  791. static void r6040_multicast_list(struct net_device *dev)
  792. {
  793. struct r6040_private *lp = netdev_priv(dev);
  794. void __iomem *ioaddr = lp->base;
  795. u16 *adrp;
  796. u16 reg;
  797. unsigned long flags;
  798. struct dev_mc_list *dmi = dev->mc_list;
  799. int i;
  800. /* MAC Address */
  801. adrp = (u16 *)dev->dev_addr;
  802. iowrite16(adrp[0], ioaddr + MID_0L);
  803. iowrite16(adrp[1], ioaddr + MID_0M);
  804. iowrite16(adrp[2], ioaddr + MID_0H);
  805. /* Promiscous Mode */
  806. spin_lock_irqsave(&lp->lock, flags);
  807. /* Clear AMCP & PROM bits */
  808. reg = ioread16(ioaddr) & ~0x0120;
  809. if (dev->flags & IFF_PROMISC) {
  810. reg |= 0x0020;
  811. lp->mcr0 |= 0x0020;
  812. }
  813. /* Too many multicast addresses
  814. * accept all traffic */
  815. else if ((dev->mc_count > MCAST_MAX)
  816. || (dev->flags & IFF_ALLMULTI))
  817. reg |= 0x0020;
  818. iowrite16(reg, ioaddr);
  819. spin_unlock_irqrestore(&lp->lock, flags);
  820. /* Build the hash table */
  821. if (dev->mc_count > MCAST_MAX) {
  822. u16 hash_table[4];
  823. u32 crc;
  824. for (i = 0; i < 4; i++)
  825. hash_table[i] = 0;
  826. for (i = 0; i < dev->mc_count; i++) {
  827. char *addrs = dmi->dmi_addr;
  828. dmi = dmi->next;
  829. if (!(*addrs & 1))
  830. continue;
  831. crc = ether_crc_le(6, addrs);
  832. crc >>= 26;
  833. hash_table[crc >> 4] |= 1 << (15 - (crc & 0xf));
  834. }
  835. /* Write the index of the hash table */
  836. for (i = 0; i < 4; i++)
  837. iowrite16(hash_table[i] << 14, ioaddr + MCR1);
  838. /* Fill the MAC hash tables with their values */
  839. iowrite16(hash_table[0], ioaddr + MAR0);
  840. iowrite16(hash_table[1], ioaddr + MAR1);
  841. iowrite16(hash_table[2], ioaddr + MAR2);
  842. iowrite16(hash_table[3], ioaddr + MAR3);
  843. }
  844. /* Multicast Address 1~4 case */
  845. for (i = 0, dmi; (i < dev->mc_count) && (i < MCAST_MAX); i++) {
  846. adrp = (u16 *)dmi->dmi_addr;
  847. iowrite16(adrp[0], ioaddr + MID_1L + 8*i);
  848. iowrite16(adrp[1], ioaddr + MID_1M + 8*i);
  849. iowrite16(adrp[2], ioaddr + MID_1H + 8*i);
  850. dmi = dmi->next;
  851. }
  852. for (i = dev->mc_count; i < MCAST_MAX; i++) {
  853. iowrite16(0xffff, ioaddr + MID_0L + 8*i);
  854. iowrite16(0xffff, ioaddr + MID_0M + 8*i);
  855. iowrite16(0xffff, ioaddr + MID_0H + 8*i);
  856. }
  857. }
  858. static void netdev_get_drvinfo(struct net_device *dev,
  859. struct ethtool_drvinfo *info)
  860. {
  861. struct r6040_private *rp = netdev_priv(dev);
  862. strcpy(info->driver, DRV_NAME);
  863. strcpy(info->version, DRV_VERSION);
  864. strcpy(info->bus_info, pci_name(rp->pdev));
  865. }
  866. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  867. {
  868. struct r6040_private *rp = netdev_priv(dev);
  869. int rc;
  870. spin_lock_irq(&rp->lock);
  871. rc = mii_ethtool_gset(&rp->mii_if, cmd);
  872. spin_unlock_irq(&rp->lock);
  873. return rc;
  874. }
  875. static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  876. {
  877. struct r6040_private *rp = netdev_priv(dev);
  878. int rc;
  879. spin_lock_irq(&rp->lock);
  880. rc = mii_ethtool_sset(&rp->mii_if, cmd);
  881. spin_unlock_irq(&rp->lock);
  882. r6040_set_carrier(&rp->mii_if);
  883. return rc;
  884. }
  885. static u32 netdev_get_link(struct net_device *dev)
  886. {
  887. struct r6040_private *rp = netdev_priv(dev);
  888. return mii_link_ok(&rp->mii_if);
  889. }
  890. static const struct ethtool_ops netdev_ethtool_ops = {
  891. .get_drvinfo = netdev_get_drvinfo,
  892. .get_settings = netdev_get_settings,
  893. .set_settings = netdev_set_settings,
  894. .get_link = netdev_get_link,
  895. };
  896. static const struct net_device_ops r6040_netdev_ops = {
  897. .ndo_open = r6040_open,
  898. .ndo_stop = r6040_close,
  899. .ndo_start_xmit = r6040_start_xmit,
  900. .ndo_get_stats = r6040_get_stats,
  901. .ndo_set_multicast_list = r6040_multicast_list,
  902. .ndo_change_mtu = eth_change_mtu,
  903. .ndo_validate_addr = eth_validate_addr,
  904. .ndo_set_mac_address = eth_mac_addr,
  905. .ndo_do_ioctl = r6040_ioctl,
  906. .ndo_tx_timeout = r6040_tx_timeout,
  907. #ifdef CONFIG_NET_POLL_CONTROLLER
  908. .ndo_poll_controller = r6040_poll_controller,
  909. #endif
  910. };
  911. static int __devinit r6040_init_one(struct pci_dev *pdev,
  912. const struct pci_device_id *ent)
  913. {
  914. struct net_device *dev;
  915. struct r6040_private *lp;
  916. void __iomem *ioaddr;
  917. int err, io_size = R6040_IO_SIZE;
  918. static int card_idx = -1;
  919. int bar = 0;
  920. long pioaddr;
  921. u16 *adrp;
  922. printk(KERN_INFO "%s\n", version);
  923. err = pci_enable_device(pdev);
  924. if (err)
  925. goto err_out;
  926. /* this should always be supported */
  927. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  928. if (err) {
  929. printk(KERN_ERR DRV_NAME ": 32-bit PCI DMA addresses"
  930. "not supported by the card\n");
  931. goto err_out;
  932. }
  933. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  934. if (err) {
  935. printk(KERN_ERR DRV_NAME ": 32-bit PCI DMA addresses"
  936. "not supported by the card\n");
  937. goto err_out;
  938. }
  939. /* IO Size check */
  940. if (pci_resource_len(pdev, 0) < io_size) {
  941. printk(KERN_ERR DRV_NAME ": Insufficient PCI resources, aborting\n");
  942. err = -EIO;
  943. goto err_out;
  944. }
  945. pioaddr = pci_resource_start(pdev, 0); /* IO map base address */
  946. pci_set_master(pdev);
  947. dev = alloc_etherdev(sizeof(struct r6040_private));
  948. if (!dev) {
  949. printk(KERN_ERR DRV_NAME ": Failed to allocate etherdev\n");
  950. err = -ENOMEM;
  951. goto err_out;
  952. }
  953. SET_NETDEV_DEV(dev, &pdev->dev);
  954. lp = netdev_priv(dev);
  955. err = pci_request_regions(pdev, DRV_NAME);
  956. if (err) {
  957. printk(KERN_ERR DRV_NAME ": Failed to request PCI regions\n");
  958. goto err_out_free_dev;
  959. }
  960. ioaddr = pci_iomap(pdev, bar, io_size);
  961. if (!ioaddr) {
  962. printk(KERN_ERR DRV_NAME ": ioremap failed for device %s\n",
  963. pci_name(pdev));
  964. err = -EIO;
  965. goto err_out_free_res;
  966. }
  967. /* If PHY status change register is still set to zero it means the
  968. * bootloader didn't initialize it */
  969. if (ioread16(ioaddr + PHY_CC) == 0)
  970. iowrite16(0x9f07, ioaddr + PHY_CC);
  971. /* Init system & device */
  972. lp->base = ioaddr;
  973. dev->irq = pdev->irq;
  974. spin_lock_init(&lp->lock);
  975. pci_set_drvdata(pdev, dev);
  976. /* Set MAC address */
  977. card_idx++;
  978. adrp = (u16 *)dev->dev_addr;
  979. adrp[0] = ioread16(ioaddr + MID_0L);
  980. adrp[1] = ioread16(ioaddr + MID_0M);
  981. adrp[2] = ioread16(ioaddr + MID_0H);
  982. /* Some bootloader/BIOSes do not initialize
  983. * MAC address, warn about that */
  984. if (!(adrp[0] || adrp[1] || adrp[2])) {
  985. printk(KERN_WARNING DRV_NAME ": MAC address not initialized, generating random\n");
  986. random_ether_addr(dev->dev_addr);
  987. }
  988. /* Link new device into r6040_root_dev */
  989. lp->pdev = pdev;
  990. lp->dev = dev;
  991. /* Init RDC private data */
  992. lp->mcr0 = 0x1002;
  993. lp->phy_addr = phy_table[card_idx];
  994. lp->switch_sig = 0;
  995. /* The RDC-specific entries in the device structure. */
  996. dev->netdev_ops = &r6040_netdev_ops;
  997. dev->ethtool_ops = &netdev_ethtool_ops;
  998. dev->watchdog_timeo = TX_TIMEOUT;
  999. netif_napi_add(dev, &lp->napi, r6040_poll, 64);
  1000. lp->mii_if.dev = dev;
  1001. lp->mii_if.mdio_read = r6040_mdio_read;
  1002. lp->mii_if.mdio_write = r6040_mdio_write;
  1003. lp->mii_if.phy_id = lp->phy_addr;
  1004. lp->mii_if.phy_id_mask = 0x1f;
  1005. lp->mii_if.reg_num_mask = 0x1f;
  1006. /* Register net device. After this dev->name assign */
  1007. err = register_netdev(dev);
  1008. if (err) {
  1009. printk(KERN_ERR DRV_NAME ": Failed to register net device\n");
  1010. goto err_out_unmap;
  1011. }
  1012. return 0;
  1013. err_out_unmap:
  1014. pci_iounmap(pdev, ioaddr);
  1015. err_out_free_res:
  1016. pci_release_regions(pdev);
  1017. err_out_free_dev:
  1018. free_netdev(dev);
  1019. err_out:
  1020. return err;
  1021. }
  1022. static void __devexit r6040_remove_one(struct pci_dev *pdev)
  1023. {
  1024. struct net_device *dev = pci_get_drvdata(pdev);
  1025. unregister_netdev(dev);
  1026. pci_release_regions(pdev);
  1027. free_netdev(dev);
  1028. pci_disable_device(pdev);
  1029. pci_set_drvdata(pdev, NULL);
  1030. }
  1031. static struct pci_device_id r6040_pci_tbl[] = {
  1032. { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
  1033. { 0 }
  1034. };
  1035. MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
  1036. static struct pci_driver r6040_driver = {
  1037. .name = DRV_NAME,
  1038. .id_table = r6040_pci_tbl,
  1039. .probe = r6040_init_one,
  1040. .remove = __devexit_p(r6040_remove_one),
  1041. };
  1042. static int __init r6040_init(void)
  1043. {
  1044. return pci_register_driver(&r6040_driver);
  1045. }
  1046. static void __exit r6040_cleanup(void)
  1047. {
  1048. pci_unregister_driver(&r6040_driver);
  1049. }
  1050. module_init(r6040_init);
  1051. module_exit(r6040_cleanup);