netxen_nic.h 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. */
  29. #ifndef _NETXEN_NIC_H_
  30. #define _NETXEN_NIC_H_
  31. #include <linux/module.h>
  32. #include <linux/kernel.h>
  33. #include <linux/types.h>
  34. #include <linux/compiler.h>
  35. #include <linux/slab.h>
  36. #include <linux/delay.h>
  37. #include <linux/init.h>
  38. #include <linux/ioport.h>
  39. #include <linux/pci.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/etherdevice.h>
  42. #include <linux/ip.h>
  43. #include <linux/in.h>
  44. #include <linux/tcp.h>
  45. #include <linux/skbuff.h>
  46. #include <linux/ethtool.h>
  47. #include <linux/mii.h>
  48. #include <linux/interrupt.h>
  49. #include <linux/timer.h>
  50. #include <linux/mm.h>
  51. #include <linux/mman.h>
  52. #include <linux/vmalloc.h>
  53. #include <asm/system.h>
  54. #include <asm/io.h>
  55. #include <asm/byteorder.h>
  56. #include <asm/uaccess.h>
  57. #include <asm/pgtable.h>
  58. #include "netxen_nic_hw.h"
  59. #define _NETXEN_NIC_LINUX_MAJOR 4
  60. #define _NETXEN_NIC_LINUX_MINOR 0
  61. #define _NETXEN_NIC_LINUX_SUBVERSION 11
  62. #define NETXEN_NIC_LINUX_VERSIONID "4.0.11"
  63. #define NETXEN_VERSION_CODE(a, b, c) (((a) << 16) + ((b) << 8) + (c))
  64. #define NETXEN_NUM_FLASH_SECTORS (64)
  65. #define NETXEN_FLASH_SECTOR_SIZE (64 * 1024)
  66. #define NETXEN_FLASH_TOTAL_SIZE (NETXEN_NUM_FLASH_SECTORS \
  67. * NETXEN_FLASH_SECTOR_SIZE)
  68. #define PHAN_VENDOR_ID 0x4040
  69. #define RCV_DESC_RINGSIZE \
  70. (sizeof(struct rcv_desc) * adapter->max_rx_desc_count)
  71. #define STATUS_DESC_RINGSIZE \
  72. (sizeof(struct status_desc)* adapter->max_rx_desc_count)
  73. #define LRO_DESC_RINGSIZE \
  74. (sizeof(rcvDesc_t) * adapter->max_lro_rx_desc_count)
  75. #define TX_RINGSIZE \
  76. (sizeof(struct netxen_cmd_buffer) * adapter->max_tx_desc_count)
  77. #define RCV_BUFFSIZE \
  78. (sizeof(struct netxen_rx_buffer) * rds_ring->max_rx_desc_count)
  79. #define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
  80. #define NETXEN_NETDEV_STATUS 0x1
  81. #define NETXEN_RCV_PRODUCER_OFFSET 0
  82. #define NETXEN_RCV_PEG_DB_ID 2
  83. #define NETXEN_HOST_DUMMY_DMA_SIZE 1024
  84. #define FLASH_SUCCESS 0
  85. #define ADDR_IN_WINDOW1(off) \
  86. ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
  87. /*
  88. * normalize a 64MB crb address to 32MB PCI window
  89. * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
  90. */
  91. #define NETXEN_CRB_NORMAL(reg) \
  92. ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
  93. #define NETXEN_CRB_NORMALIZE(adapter, reg) \
  94. pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
  95. #define DB_NORMALIZE(adapter, off) \
  96. (adapter->ahw.db_base + (off))
  97. #define NX_P2_C0 0x24
  98. #define NX_P2_C1 0x25
  99. #define NX_P3_A0 0x30
  100. #define NX_P3_A2 0x30
  101. #define NX_P3_B0 0x40
  102. #define NX_P3_B1 0x41
  103. #define NX_IS_REVISION_P2(REVISION) (REVISION <= NX_P2_C1)
  104. #define NX_IS_REVISION_P3(REVISION) (REVISION >= NX_P3_A0)
  105. #define FIRST_PAGE_GROUP_START 0
  106. #define FIRST_PAGE_GROUP_END 0x100000
  107. #define SECOND_PAGE_GROUP_START 0x6000000
  108. #define SECOND_PAGE_GROUP_END 0x68BC000
  109. #define THIRD_PAGE_GROUP_START 0x70E4000
  110. #define THIRD_PAGE_GROUP_END 0x8000000
  111. #define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
  112. #define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
  113. #define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
  114. #define P2_MAX_MTU (8000)
  115. #define P3_MAX_MTU (9600)
  116. #define NX_ETHERMTU 1500
  117. #define NX_MAX_ETHERHDR 32 /* This contains some padding */
  118. #define NX_RX_NORMAL_BUF_MAX_LEN (NX_MAX_ETHERHDR + NX_ETHERMTU)
  119. #define NX_P2_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P2_MAX_MTU)
  120. #define NX_P3_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P3_MAX_MTU)
  121. #define NX_CT_DEFAULT_RX_BUF_LEN 2048
  122. #define MAX_RX_BUFFER_LENGTH 1760
  123. #define MAX_RX_JUMBO_BUFFER_LENGTH 8062
  124. #define MAX_RX_LRO_BUFFER_LENGTH (8062)
  125. #define RX_DMA_MAP_LEN (MAX_RX_BUFFER_LENGTH - 2)
  126. #define RX_JUMBO_DMA_MAP_LEN \
  127. (MAX_RX_JUMBO_BUFFER_LENGTH - 2)
  128. #define RX_LRO_DMA_MAP_LEN (MAX_RX_LRO_BUFFER_LENGTH - 2)
  129. /*
  130. * Maximum number of ring contexts
  131. */
  132. #define MAX_RING_CTX 1
  133. /* Opcodes to be used with the commands */
  134. #define TX_ETHER_PKT 0x01
  135. #define TX_TCP_PKT 0x02
  136. #define TX_UDP_PKT 0x03
  137. #define TX_IP_PKT 0x04
  138. #define TX_TCP_LSO 0x05
  139. #define TX_TCP_LSO6 0x06
  140. #define TX_IPSEC 0x07
  141. #define TX_IPSEC_CMD 0x0a
  142. #define TX_TCPV6_PKT 0x0b
  143. #define TX_UDPV6_PKT 0x0c
  144. /* The following opcodes are for internal consumption. */
  145. #define NETXEN_CONTROL_OP 0x10
  146. #define PEGNET_REQUEST 0x11
  147. #define MAX_NUM_CARDS 4
  148. #define MAX_BUFFERS_PER_CMD 32
  149. /*
  150. * Following are the states of the Phantom. Phantom will set them and
  151. * Host will read to check if the fields are correct.
  152. */
  153. #define PHAN_INITIALIZE_START 0xff00
  154. #define PHAN_INITIALIZE_FAILED 0xffff
  155. #define PHAN_INITIALIZE_COMPLETE 0xff01
  156. /* Host writes the following to notify that it has done the init-handshake */
  157. #define PHAN_INITIALIZE_ACK 0xf00f
  158. #define NUM_RCV_DESC_RINGS 3 /* No of Rcv Descriptor contexts */
  159. /* descriptor types */
  160. #define RCV_DESC_NORMAL 0x01
  161. #define RCV_DESC_JUMBO 0x02
  162. #define RCV_DESC_LRO 0x04
  163. #define RCV_DESC_NORMAL_CTXID 0
  164. #define RCV_DESC_JUMBO_CTXID 1
  165. #define RCV_DESC_LRO_CTXID 2
  166. #define RCV_DESC_TYPE(ID) \
  167. ((ID == RCV_DESC_JUMBO_CTXID) \
  168. ? RCV_DESC_JUMBO \
  169. : ((ID == RCV_DESC_LRO_CTXID) \
  170. ? RCV_DESC_LRO : \
  171. (RCV_DESC_NORMAL)))
  172. #define MAX_CMD_DESCRIPTORS 4096
  173. #define MAX_RCV_DESCRIPTORS 16384
  174. #define MAX_CMD_DESCRIPTORS_HOST 1024
  175. #define MAX_RCV_DESCRIPTORS_1G 2048
  176. #define MAX_RCV_DESCRIPTORS_10G 4096
  177. #define MAX_JUMBO_RCV_DESCRIPTORS 1024
  178. #define MAX_LRO_RCV_DESCRIPTORS 8
  179. #define MAX_RCVSTATUS_DESCRIPTORS MAX_RCV_DESCRIPTORS
  180. #define MAX_JUMBO_RCV_DESC MAX_JUMBO_RCV_DESCRIPTORS
  181. #define MAX_RCV_DESC MAX_RCV_DESCRIPTORS
  182. #define MAX_RCVSTATUS_DESC MAX_RCV_DESCRIPTORS
  183. #define MAX_EPG_DESCRIPTORS (MAX_CMD_DESCRIPTORS * 8)
  184. #define NUM_RCV_DESC (MAX_RCV_DESC + MAX_JUMBO_RCV_DESCRIPTORS + \
  185. MAX_LRO_RCV_DESCRIPTORS)
  186. #define MIN_TX_COUNT 4096
  187. #define MIN_RX_COUNT 4096
  188. #define NETXEN_CTX_SIGNATURE 0xdee0
  189. #define NETXEN_RCV_PRODUCER(ringid) (ringid)
  190. #define MAX_FRAME_SIZE 0x10000 /* 64K MAX size for LSO */
  191. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  192. #define PHAN_PEG_RCV_START_INITIALIZE 0xff00
  193. #define get_next_index(index, length) \
  194. (((index) + 1) & ((length) - 1))
  195. #define get_index_range(index,length,count) \
  196. (((index) + (count)) & ((length) - 1))
  197. #define MPORT_SINGLE_FUNCTION_MODE 0x1111
  198. #define MPORT_MULTI_FUNCTION_MODE 0x2222
  199. #include "netxen_nic_phan_reg.h"
  200. /*
  201. * NetXen host-peg signal message structure
  202. *
  203. * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
  204. * Bit 2 : priv_id => must be 1
  205. * Bit 3-17 : count => for doorbell
  206. * Bit 18-27 : ctx_id => Context id
  207. * Bit 28-31 : opcode
  208. */
  209. typedef u32 netxen_ctx_msg;
  210. #define netxen_set_msg_peg_id(config_word, val) \
  211. ((config_word) &= ~3, (config_word) |= val & 3)
  212. #define netxen_set_msg_privid(config_word) \
  213. ((config_word) |= 1 << 2)
  214. #define netxen_set_msg_count(config_word, val) \
  215. ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
  216. #define netxen_set_msg_ctxid(config_word, val) \
  217. ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
  218. #define netxen_set_msg_opcode(config_word, val) \
  219. ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
  220. struct netxen_rcv_context {
  221. __le64 rcv_ring_addr;
  222. __le32 rcv_ring_size;
  223. __le32 rsrvd;
  224. };
  225. struct netxen_ring_ctx {
  226. /* one command ring */
  227. __le64 cmd_consumer_offset;
  228. __le64 cmd_ring_addr;
  229. __le32 cmd_ring_size;
  230. __le32 rsrvd;
  231. /* three receive rings */
  232. struct netxen_rcv_context rcv_ctx[3];
  233. /* one status ring */
  234. __le64 sts_ring_addr;
  235. __le32 sts_ring_size;
  236. __le32 ctx_id;
  237. } __attribute__ ((aligned(64)));
  238. /*
  239. * Following data structures describe the descriptors that will be used.
  240. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  241. * we are doing LSO (above the 1500 size packet) only.
  242. */
  243. /*
  244. * The size of reference handle been changed to 16 bits to pass the MSS fields
  245. * for the LSO packet
  246. */
  247. #define FLAGS_CHECKSUM_ENABLED 0x01
  248. #define FLAGS_LSO_ENABLED 0x02
  249. #define FLAGS_IPSEC_SA_ADD 0x04
  250. #define FLAGS_IPSEC_SA_DELETE 0x08
  251. #define FLAGS_VLAN_TAGGED 0x10
  252. #define netxen_set_cmd_desc_port(cmd_desc, var) \
  253. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  254. #define netxen_set_cmd_desc_ctxid(cmd_desc, var) \
  255. ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
  256. #define netxen_set_tx_port(_desc, _port) \
  257. (_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0)
  258. #define netxen_set_tx_flags_opcode(_desc, _flags, _opcode) \
  259. (_desc)->flags_opcode = \
  260. cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7))
  261. #define netxen_set_tx_frags_len(_desc, _frags, _len) \
  262. (_desc)->num_of_buffers_total_length = \
  263. cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8))
  264. struct cmd_desc_type0 {
  265. u8 tcp_hdr_offset; /* For LSO only */
  266. u8 ip_hdr_offset; /* For LSO only */
  267. /* Bit pattern: 0-6 flags, 7-12 opcode, 13-15 unused */
  268. __le16 flags_opcode;
  269. /* Bit pattern: 0-7 total number of segments,
  270. 8-31 Total size of the packet */
  271. __le32 num_of_buffers_total_length;
  272. union {
  273. struct {
  274. __le32 addr_low_part2;
  275. __le32 addr_high_part2;
  276. };
  277. __le64 addr_buffer2;
  278. };
  279. __le16 reference_handle; /* changed to u16 to add mss */
  280. __le16 mss; /* passed by NDIS_PACKET for LSO */
  281. /* Bit pattern 0-3 port, 0-3 ctx id */
  282. u8 port_ctxid;
  283. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  284. __le16 conn_id; /* IPSec offoad only */
  285. union {
  286. struct {
  287. __le32 addr_low_part3;
  288. __le32 addr_high_part3;
  289. };
  290. __le64 addr_buffer3;
  291. };
  292. union {
  293. struct {
  294. __le32 addr_low_part1;
  295. __le32 addr_high_part1;
  296. };
  297. __le64 addr_buffer1;
  298. };
  299. __le16 buffer1_length;
  300. __le16 buffer2_length;
  301. __le16 buffer3_length;
  302. __le16 buffer4_length;
  303. union {
  304. struct {
  305. __le32 addr_low_part4;
  306. __le32 addr_high_part4;
  307. };
  308. __le64 addr_buffer4;
  309. };
  310. __le64 unused;
  311. } __attribute__ ((aligned(64)));
  312. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  313. struct rcv_desc {
  314. __le16 reference_handle;
  315. __le16 reserved;
  316. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  317. __le64 addr_buffer;
  318. };
  319. /* opcode field in status_desc */
  320. #define NETXEN_NIC_RXPKT_DESC 0x04
  321. #define NETXEN_OLD_RXPKT_DESC 0x3f
  322. /* for status field in status_desc */
  323. #define STATUS_NEED_CKSUM (1)
  324. #define STATUS_CKSUM_OK (2)
  325. /* owner bits of status_desc */
  326. #define STATUS_OWNER_HOST (0x1)
  327. #define STATUS_OWNER_PHANTOM (0x2)
  328. #define NETXEN_PROT_IP (1)
  329. #define NETXEN_PROT_UNKNOWN (0)
  330. /* Note: sizeof(status_desc) should always be a mutliple of 2 */
  331. #define netxen_get_sts_desc_lro_cnt(status_desc) \
  332. ((status_desc)->lro & 0x7F)
  333. #define netxen_get_sts_desc_lro_last_frag(status_desc) \
  334. (((status_desc)->lro & 0x80) >> 7)
  335. #define netxen_get_sts_port(sts_data) \
  336. ((sts_data) & 0x0F)
  337. #define netxen_get_sts_status(sts_data) \
  338. (((sts_data) >> 4) & 0x0F)
  339. #define netxen_get_sts_type(sts_data) \
  340. (((sts_data) >> 8) & 0x0F)
  341. #define netxen_get_sts_totallength(sts_data) \
  342. (((sts_data) >> 12) & 0xFFFF)
  343. #define netxen_get_sts_refhandle(sts_data) \
  344. (((sts_data) >> 28) & 0xFFFF)
  345. #define netxen_get_sts_prot(sts_data) \
  346. (((sts_data) >> 44) & 0x0F)
  347. #define netxen_get_sts_pkt_offset(sts_data) \
  348. (((sts_data) >> 48) & 0x1F)
  349. #define netxen_get_sts_opcode(sts_data) \
  350. (((sts_data) >> 58) & 0x03F)
  351. #define netxen_get_sts_owner(status_desc) \
  352. ((le64_to_cpu((status_desc)->status_desc_data) >> 56) & 0x03)
  353. #define netxen_set_sts_owner(status_desc, val) { \
  354. (status_desc)->status_desc_data = \
  355. ((status_desc)->status_desc_data & \
  356. ~cpu_to_le64(0x3ULL << 56)) | \
  357. cpu_to_le64((u64)((val) & 0x3) << 56); \
  358. }
  359. struct status_desc {
  360. /* Bit pattern: 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  361. 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
  362. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  363. */
  364. __le64 status_desc_data;
  365. union {
  366. struct {
  367. __le32 hash_value;
  368. u8 hash_type;
  369. u8 msg_type;
  370. u8 unused;
  371. union {
  372. /* Bit pattern: 0-6 lro_count indicates frag
  373. * sequence, 7 last_frag indicates last frag
  374. */
  375. u8 lro;
  376. /* chained buffers */
  377. u8 nr_frags;
  378. };
  379. };
  380. struct {
  381. __le16 frag_handles[4];
  382. };
  383. };
  384. } __attribute__ ((aligned(16)));
  385. enum {
  386. NETXEN_RCV_PEG_0 = 0,
  387. NETXEN_RCV_PEG_1
  388. };
  389. /* The version of the main data structure */
  390. #define NETXEN_BDINFO_VERSION 1
  391. /* Magic number to let user know flash is programmed */
  392. #define NETXEN_BDINFO_MAGIC 0x12345678
  393. /* Max number of Gig ports on a Phantom board */
  394. #define NETXEN_MAX_PORTS 4
  395. typedef enum {
  396. NETXEN_BRDTYPE_P1_BD = 0x0000,
  397. NETXEN_BRDTYPE_P1_SB = 0x0001,
  398. NETXEN_BRDTYPE_P1_SMAX = 0x0002,
  399. NETXEN_BRDTYPE_P1_SOCK = 0x0003,
  400. NETXEN_BRDTYPE_P2_SOCK_31 = 0x0008,
  401. NETXEN_BRDTYPE_P2_SOCK_35 = 0x0009,
  402. NETXEN_BRDTYPE_P2_SB35_4G = 0x000a,
  403. NETXEN_BRDTYPE_P2_SB31_10G = 0x000b,
  404. NETXEN_BRDTYPE_P2_SB31_2G = 0x000c,
  405. NETXEN_BRDTYPE_P2_SB31_10G_IMEZ = 0x000d,
  406. NETXEN_BRDTYPE_P2_SB31_10G_HMEZ = 0x000e,
  407. NETXEN_BRDTYPE_P2_SB31_10G_CX4 = 0x000f,
  408. NETXEN_BRDTYPE_P3_REF_QG = 0x0021,
  409. NETXEN_BRDTYPE_P3_HMEZ = 0x0022,
  410. NETXEN_BRDTYPE_P3_10G_CX4_LP = 0x0023,
  411. NETXEN_BRDTYPE_P3_4_GB = 0x0024,
  412. NETXEN_BRDTYPE_P3_IMEZ = 0x0025,
  413. NETXEN_BRDTYPE_P3_10G_SFP_PLUS = 0x0026,
  414. NETXEN_BRDTYPE_P3_10000_BASE_T = 0x0027,
  415. NETXEN_BRDTYPE_P3_XG_LOM = 0x0028,
  416. NETXEN_BRDTYPE_P3_4_GB_MM = 0x0029,
  417. NETXEN_BRDTYPE_P3_10G_SFP_CT = 0x002a,
  418. NETXEN_BRDTYPE_P3_10G_SFP_QT = 0x002b,
  419. NETXEN_BRDTYPE_P3_10G_CX4 = 0x0031,
  420. NETXEN_BRDTYPE_P3_10G_XFP = 0x0032,
  421. NETXEN_BRDTYPE_P3_10G_TP = 0x0080
  422. } netxen_brdtype_t;
  423. typedef enum {
  424. NETXEN_BRDMFG_INVENTEC = 1
  425. } netxen_brdmfg;
  426. typedef enum {
  427. MEM_ORG_128Mbx4 = 0x0, /* DDR1 only */
  428. MEM_ORG_128Mbx8 = 0x1, /* DDR1 only */
  429. MEM_ORG_128Mbx16 = 0x2, /* DDR1 only */
  430. MEM_ORG_256Mbx4 = 0x3,
  431. MEM_ORG_256Mbx8 = 0x4,
  432. MEM_ORG_256Mbx16 = 0x5,
  433. MEM_ORG_512Mbx4 = 0x6,
  434. MEM_ORG_512Mbx8 = 0x7,
  435. MEM_ORG_512Mbx16 = 0x8,
  436. MEM_ORG_1Gbx4 = 0x9,
  437. MEM_ORG_1Gbx8 = 0xa,
  438. MEM_ORG_1Gbx16 = 0xb,
  439. MEM_ORG_2Gbx4 = 0xc,
  440. MEM_ORG_2Gbx8 = 0xd,
  441. MEM_ORG_2Gbx16 = 0xe,
  442. MEM_ORG_128Mbx32 = 0x10002, /* GDDR only */
  443. MEM_ORG_256Mbx32 = 0x10005 /* GDDR only */
  444. } netxen_mn_mem_org_t;
  445. typedef enum {
  446. MEM_ORG_512Kx36 = 0x0,
  447. MEM_ORG_1Mx36 = 0x1,
  448. MEM_ORG_2Mx36 = 0x2
  449. } netxen_sn_mem_org_t;
  450. typedef enum {
  451. MEM_DEPTH_4MB = 0x1,
  452. MEM_DEPTH_8MB = 0x2,
  453. MEM_DEPTH_16MB = 0x3,
  454. MEM_DEPTH_32MB = 0x4,
  455. MEM_DEPTH_64MB = 0x5,
  456. MEM_DEPTH_128MB = 0x6,
  457. MEM_DEPTH_256MB = 0x7,
  458. MEM_DEPTH_512MB = 0x8,
  459. MEM_DEPTH_1GB = 0x9,
  460. MEM_DEPTH_2GB = 0xa,
  461. MEM_DEPTH_4GB = 0xb,
  462. MEM_DEPTH_8GB = 0xc,
  463. MEM_DEPTH_16GB = 0xd,
  464. MEM_DEPTH_32GB = 0xe
  465. } netxen_mem_depth_t;
  466. struct netxen_board_info {
  467. u32 header_version;
  468. u32 board_mfg;
  469. u32 board_type;
  470. u32 board_num;
  471. u32 chip_id;
  472. u32 chip_minor;
  473. u32 chip_major;
  474. u32 chip_pkg;
  475. u32 chip_lot;
  476. u32 port_mask; /* available niu ports */
  477. u32 peg_mask; /* available pegs */
  478. u32 icache_ok; /* can we run with icache? */
  479. u32 dcache_ok; /* can we run with dcache? */
  480. u32 casper_ok;
  481. u32 mac_addr_lo_0;
  482. u32 mac_addr_lo_1;
  483. u32 mac_addr_lo_2;
  484. u32 mac_addr_lo_3;
  485. /* MN-related config */
  486. u32 mn_sync_mode; /* enable/ sync shift cclk/ sync shift mclk */
  487. u32 mn_sync_shift_cclk;
  488. u32 mn_sync_shift_mclk;
  489. u32 mn_wb_en;
  490. u32 mn_crystal_freq; /* in MHz */
  491. u32 mn_speed; /* in MHz */
  492. u32 mn_org;
  493. u32 mn_depth;
  494. u32 mn_ranks_0; /* ranks per slot */
  495. u32 mn_ranks_1; /* ranks per slot */
  496. u32 mn_rd_latency_0;
  497. u32 mn_rd_latency_1;
  498. u32 mn_rd_latency_2;
  499. u32 mn_rd_latency_3;
  500. u32 mn_rd_latency_4;
  501. u32 mn_rd_latency_5;
  502. u32 mn_rd_latency_6;
  503. u32 mn_rd_latency_7;
  504. u32 mn_rd_latency_8;
  505. u32 mn_dll_val[18];
  506. u32 mn_mode_reg; /* MIU DDR Mode Register */
  507. u32 mn_ext_mode_reg; /* MIU DDR Extended Mode Register */
  508. u32 mn_timing_0; /* MIU Memory Control Timing Rgister */
  509. u32 mn_timing_1; /* MIU Extended Memory Ctrl Timing Register */
  510. u32 mn_timing_2; /* MIU Extended Memory Ctrl Timing2 Register */
  511. /* SN-related config */
  512. u32 sn_sync_mode; /* enable/ sync shift cclk / sync shift mclk */
  513. u32 sn_pt_mode; /* pass through mode */
  514. u32 sn_ecc_en;
  515. u32 sn_wb_en;
  516. u32 sn_crystal_freq;
  517. u32 sn_speed;
  518. u32 sn_org;
  519. u32 sn_depth;
  520. u32 sn_dll_tap;
  521. u32 sn_rd_latency;
  522. u32 mac_addr_hi_0;
  523. u32 mac_addr_hi_1;
  524. u32 mac_addr_hi_2;
  525. u32 mac_addr_hi_3;
  526. u32 magic; /* indicates flash has been initialized */
  527. u32 mn_rdimm;
  528. u32 mn_dll_override;
  529. };
  530. #define FLASH_NUM_PORTS (4)
  531. struct netxen_flash_mac_addr {
  532. u32 flash_addr[32];
  533. };
  534. struct netxen_user_old_info {
  535. u8 flash_md5[16];
  536. u8 crbinit_md5[16];
  537. u8 brdcfg_md5[16];
  538. /* bootloader */
  539. u32 bootld_version;
  540. u32 bootld_size;
  541. u8 bootld_md5[16];
  542. /* image */
  543. u32 image_version;
  544. u32 image_size;
  545. u8 image_md5[16];
  546. /* primary image status */
  547. u32 primary_status;
  548. u32 secondary_present;
  549. /* MAC address , 4 ports */
  550. struct netxen_flash_mac_addr mac_addr[FLASH_NUM_PORTS];
  551. };
  552. #define FLASH_NUM_MAC_PER_PORT 32
  553. struct netxen_user_info {
  554. u8 flash_md5[16 * 64];
  555. /* bootloader */
  556. u32 bootld_version;
  557. u32 bootld_size;
  558. /* image */
  559. u32 image_version;
  560. u32 image_size;
  561. /* primary image status */
  562. u32 primary_status;
  563. u32 secondary_present;
  564. /* MAC address , 4 ports, 32 address per port */
  565. u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
  566. u32 sub_sys_id;
  567. u8 serial_num[32];
  568. /* Any user defined data */
  569. };
  570. /*
  571. * Flash Layout - new format.
  572. */
  573. struct netxen_new_user_info {
  574. u8 flash_md5[16 * 64];
  575. /* bootloader */
  576. u32 bootld_version;
  577. u32 bootld_size;
  578. /* image */
  579. u32 image_version;
  580. u32 image_size;
  581. /* primary image status */
  582. u32 primary_status;
  583. u32 secondary_present;
  584. /* MAC address , 4 ports, 32 address per port */
  585. u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
  586. u32 sub_sys_id;
  587. u8 serial_num[32];
  588. /* Any user defined data */
  589. };
  590. #define SECONDARY_IMAGE_PRESENT 0xb3b4b5b6
  591. #define SECONDARY_IMAGE_ABSENT 0xffffffff
  592. #define PRIMARY_IMAGE_GOOD 0x5a5a5a5a
  593. #define PRIMARY_IMAGE_BAD 0xffffffff
  594. /* Flash memory map */
  595. typedef enum {
  596. NETXEN_CRBINIT_START = 0, /* Crbinit section */
  597. NETXEN_BRDCFG_START = 0x4000, /* board config */
  598. NETXEN_INITCODE_START = 0x6000, /* pegtune code */
  599. NETXEN_BOOTLD_START = 0x10000, /* bootld */
  600. NETXEN_IMAGE_START = 0x43000, /* compressed image */
  601. NETXEN_SECONDARY_START = 0x200000, /* backup images */
  602. NETXEN_PXE_START = 0x3E0000, /* user defined region */
  603. NETXEN_USER_START = 0x3E8000, /* User defined region for new boards */
  604. NETXEN_FIXED_START = 0x3F0000 /* backup of crbinit */
  605. } netxen_flash_map_t;
  606. #define NETXEN_USER_START_OLD NETXEN_PXE_START /* for backward compatibility */
  607. #define NETXEN_FLASH_START (NETXEN_CRBINIT_START)
  608. #define NETXEN_INIT_SECTOR (0)
  609. #define NETXEN_PRIMARY_START (NETXEN_BOOTLD_START)
  610. #define NETXEN_FLASH_CRBINIT_SIZE (0x4000)
  611. #define NETXEN_FLASH_BRDCFG_SIZE (sizeof(struct netxen_board_info))
  612. #define NETXEN_FLASH_USER_SIZE (sizeof(struct netxen_user_info)/sizeof(u32))
  613. #define NETXEN_FLASH_SECONDARY_SIZE (NETXEN_USER_START-NETXEN_SECONDARY_START)
  614. #define NETXEN_NUM_PRIMARY_SECTORS (0x20)
  615. #define NETXEN_NUM_CONFIG_SECTORS (1)
  616. #define PFX "NetXen: "
  617. extern char netxen_nic_driver_name[];
  618. /* Note: Make sure to not call this before adapter->port is valid */
  619. #if !defined(NETXEN_DEBUG)
  620. #define DPRINTK(klevel, fmt, args...) do { \
  621. } while (0)
  622. #else
  623. #define DPRINTK(klevel, fmt, args...) do { \
  624. printk(KERN_##klevel PFX "%s: %s: " fmt, __func__,\
  625. (adapter != NULL && adapter->netdev != NULL) ? \
  626. adapter->netdev->name : NULL, \
  627. ## args); } while(0)
  628. #endif
  629. /* Number of status descriptors to handle per interrupt */
  630. #define MAX_STATUS_HANDLE (128)
  631. /*
  632. * netxen_skb_frag{} is to contain mapping info for each SG list. This
  633. * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
  634. */
  635. struct netxen_skb_frag {
  636. u64 dma;
  637. ulong length;
  638. };
  639. #define _netxen_set_bits(config_word, start, bits, val) {\
  640. unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start));\
  641. unsigned long long __tvalue = (val); \
  642. (config_word) &= ~__tmask; \
  643. (config_word) |= (((__tvalue) << (start)) & __tmask); \
  644. }
  645. #define _netxen_clear_bits(config_word, start, bits) {\
  646. unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start)); \
  647. (config_word) &= ~__tmask; \
  648. }
  649. /* Following defines are for the state of the buffers */
  650. #define NETXEN_BUFFER_FREE 0
  651. #define NETXEN_BUFFER_BUSY 1
  652. /*
  653. * There will be one netxen_buffer per skb packet. These will be
  654. * used to save the dma info for pci_unmap_page()
  655. */
  656. struct netxen_cmd_buffer {
  657. struct sk_buff *skb;
  658. struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
  659. u32 frag_count;
  660. };
  661. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  662. struct netxen_rx_buffer {
  663. struct list_head list;
  664. struct sk_buff *skb;
  665. u64 dma;
  666. u16 ref_handle;
  667. u16 state;
  668. u32 lro_expected_frags;
  669. u32 lro_current_frags;
  670. u32 lro_length;
  671. };
  672. /* Board types */
  673. #define NETXEN_NIC_GBE 0x01
  674. #define NETXEN_NIC_XGBE 0x02
  675. /*
  676. * One hardware_context{} per adapter
  677. * contains interrupt info as well shared hardware info.
  678. */
  679. struct netxen_hardware_context {
  680. void __iomem *pci_base0;
  681. void __iomem *pci_base1;
  682. void __iomem *pci_base2;
  683. unsigned long first_page_group_end;
  684. unsigned long first_page_group_start;
  685. void __iomem *db_base;
  686. unsigned long db_len;
  687. unsigned long pci_len0;
  688. u8 cut_through;
  689. int qdr_sn_window;
  690. int ddr_mn_window;
  691. unsigned long mn_win_crb;
  692. unsigned long ms_win_crb;
  693. u8 revision_id;
  694. u16 board_type;
  695. struct netxen_board_info boardcfg;
  696. u32 linkup;
  697. /* Address of cmd ring in Phantom */
  698. struct cmd_desc_type0 *cmd_desc_head;
  699. dma_addr_t cmd_desc_phys_addr;
  700. struct netxen_adapter *adapter;
  701. int pci_func;
  702. };
  703. #define RCV_RING_LRO RCV_DESC_LRO
  704. #define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
  705. #define ETHERNET_FCS_SIZE 4
  706. struct netxen_adapter_stats {
  707. u64 rcvdbadskb;
  708. u64 xmitcalled;
  709. u64 xmitedframes;
  710. u64 xmitfinished;
  711. u64 badskblen;
  712. u64 nocmddescriptor;
  713. u64 polled;
  714. u64 rxdropped;
  715. u64 txdropped;
  716. u64 csummed;
  717. u64 no_rcv;
  718. u64 rxbytes;
  719. u64 txbytes;
  720. u64 ints;
  721. };
  722. /*
  723. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  724. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  725. */
  726. struct nx_host_rds_ring {
  727. u32 flags;
  728. u32 producer;
  729. dma_addr_t phys_addr;
  730. u32 crb_rcv_producer; /* reg offset */
  731. struct rcv_desc *desc_head; /* address of rx ring in Phantom */
  732. u32 max_rx_desc_count;
  733. u32 dma_size;
  734. u32 skb_size;
  735. struct netxen_rx_buffer *rx_buf_arr; /* rx buffers for receive */
  736. struct list_head free_list;
  737. };
  738. /*
  739. * Receive context. There is one such structure per instance of the
  740. * receive processing. Any state information that is relevant to
  741. * the receive, and is must be in this structure. The global data may be
  742. * present elsewhere.
  743. */
  744. struct netxen_recv_context {
  745. u32 state;
  746. u16 context_id;
  747. u16 virt_port;
  748. struct nx_host_rds_ring rds_rings[NUM_RCV_DESC_RINGS];
  749. u32 status_rx_consumer;
  750. u32 crb_sts_consumer; /* reg offset */
  751. dma_addr_t rcv_status_desc_phys_addr;
  752. struct status_desc *rcv_status_desc_head;
  753. };
  754. /* New HW context creation */
  755. #define NX_OS_CRB_RETRY_COUNT 4000
  756. #define NX_CDRP_SIGNATURE_MAKE(pcifn, version) \
  757. (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
  758. #define NX_CDRP_CLEAR 0x00000000
  759. #define NX_CDRP_CMD_BIT 0x80000000
  760. /*
  761. * All responses must have the NX_CDRP_CMD_BIT cleared
  762. * in the crb NX_CDRP_CRB_OFFSET.
  763. */
  764. #define NX_CDRP_FORM_RSP(rsp) (rsp)
  765. #define NX_CDRP_IS_RSP(rsp) (((rsp) & NX_CDRP_CMD_BIT) == 0)
  766. #define NX_CDRP_RSP_OK 0x00000001
  767. #define NX_CDRP_RSP_FAIL 0x00000002
  768. #define NX_CDRP_RSP_TIMEOUT 0x00000003
  769. /*
  770. * All commands must have the NX_CDRP_CMD_BIT set in
  771. * the crb NX_CDRP_CRB_OFFSET.
  772. */
  773. #define NX_CDRP_FORM_CMD(cmd) (NX_CDRP_CMD_BIT | (cmd))
  774. #define NX_CDRP_IS_CMD(cmd) (((cmd) & NX_CDRP_CMD_BIT) != 0)
  775. #define NX_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
  776. #define NX_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
  777. #define NX_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
  778. #define NX_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
  779. #define NX_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
  780. #define NX_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
  781. #define NX_CDRP_CMD_CREATE_RX_CTX 0x00000007
  782. #define NX_CDRP_CMD_DESTROY_RX_CTX 0x00000008
  783. #define NX_CDRP_CMD_CREATE_TX_CTX 0x00000009
  784. #define NX_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
  785. #define NX_CDRP_CMD_SETUP_STATISTICS 0x0000000e
  786. #define NX_CDRP_CMD_GET_STATISTICS 0x0000000f
  787. #define NX_CDRP_CMD_DELETE_STATISTICS 0x00000010
  788. #define NX_CDRP_CMD_SET_MTU 0x00000012
  789. #define NX_CDRP_CMD_MAX 0x00000013
  790. #define NX_RCODE_SUCCESS 0
  791. #define NX_RCODE_NO_HOST_MEM 1
  792. #define NX_RCODE_NO_HOST_RESOURCE 2
  793. #define NX_RCODE_NO_CARD_CRB 3
  794. #define NX_RCODE_NO_CARD_MEM 4
  795. #define NX_RCODE_NO_CARD_RESOURCE 5
  796. #define NX_RCODE_INVALID_ARGS 6
  797. #define NX_RCODE_INVALID_ACTION 7
  798. #define NX_RCODE_INVALID_STATE 8
  799. #define NX_RCODE_NOT_SUPPORTED 9
  800. #define NX_RCODE_NOT_PERMITTED 10
  801. #define NX_RCODE_NOT_READY 11
  802. #define NX_RCODE_DOES_NOT_EXIST 12
  803. #define NX_RCODE_ALREADY_EXISTS 13
  804. #define NX_RCODE_BAD_SIGNATURE 14
  805. #define NX_RCODE_CMD_NOT_IMPL 15
  806. #define NX_RCODE_CMD_INVALID 16
  807. #define NX_RCODE_TIMEOUT 17
  808. #define NX_RCODE_CMD_FAILED 18
  809. #define NX_RCODE_MAX_EXCEEDED 19
  810. #define NX_RCODE_MAX 20
  811. #define NX_DESTROY_CTX_RESET 0
  812. #define NX_DESTROY_CTX_D3_RESET 1
  813. #define NX_DESTROY_CTX_MAX 2
  814. /*
  815. * Capabilities
  816. */
  817. #define NX_CAP_BIT(class, bit) (1 << bit)
  818. #define NX_CAP0_LEGACY_CONTEXT NX_CAP_BIT(0, 0)
  819. #define NX_CAP0_MULTI_CONTEXT NX_CAP_BIT(0, 1)
  820. #define NX_CAP0_LEGACY_MN NX_CAP_BIT(0, 2)
  821. #define NX_CAP0_LEGACY_MS NX_CAP_BIT(0, 3)
  822. #define NX_CAP0_CUT_THROUGH NX_CAP_BIT(0, 4)
  823. #define NX_CAP0_LRO NX_CAP_BIT(0, 5)
  824. #define NX_CAP0_LSO NX_CAP_BIT(0, 6)
  825. #define NX_CAP0_JUMBO_CONTIGUOUS NX_CAP_BIT(0, 7)
  826. #define NX_CAP0_LRO_CONTIGUOUS NX_CAP_BIT(0, 8)
  827. /*
  828. * Context state
  829. */
  830. #define NX_HOST_CTX_STATE_FREED 0
  831. #define NX_HOST_CTX_STATE_ALLOCATED 1
  832. #define NX_HOST_CTX_STATE_ACTIVE 2
  833. #define NX_HOST_CTX_STATE_DISABLED 3
  834. #define NX_HOST_CTX_STATE_QUIESCED 4
  835. #define NX_HOST_CTX_STATE_MAX 5
  836. /*
  837. * Rx context
  838. */
  839. typedef struct {
  840. __le64 host_phys_addr; /* Ring base addr */
  841. __le32 ring_size; /* Ring entries */
  842. __le16 msi_index;
  843. __le16 rsvd; /* Padding */
  844. } nx_hostrq_sds_ring_t;
  845. typedef struct {
  846. __le64 host_phys_addr; /* Ring base addr */
  847. __le64 buff_size; /* Packet buffer size */
  848. __le32 ring_size; /* Ring entries */
  849. __le32 ring_kind; /* Class of ring */
  850. } nx_hostrq_rds_ring_t;
  851. typedef struct {
  852. __le64 host_rsp_dma_addr; /* Response dma'd here */
  853. __le32 capabilities[4]; /* Flag bit vector */
  854. __le32 host_int_crb_mode; /* Interrupt crb usage */
  855. __le32 host_rds_crb_mode; /* RDS crb usage */
  856. /* These ring offsets are relative to data[0] below */
  857. __le32 rds_ring_offset; /* Offset to RDS config */
  858. __le32 sds_ring_offset; /* Offset to SDS config */
  859. __le16 num_rds_rings; /* Count of RDS rings */
  860. __le16 num_sds_rings; /* Count of SDS rings */
  861. __le16 rsvd1; /* Padding */
  862. __le16 rsvd2; /* Padding */
  863. u8 reserved[128]; /* reserve space for future expansion*/
  864. /* MUST BE 64-bit aligned.
  865. The following is packed:
  866. - N hostrq_rds_rings
  867. - N hostrq_sds_rings */
  868. char data[0];
  869. } nx_hostrq_rx_ctx_t;
  870. typedef struct {
  871. __le32 host_producer_crb; /* Crb to use */
  872. __le32 rsvd1; /* Padding */
  873. } nx_cardrsp_rds_ring_t;
  874. typedef struct {
  875. __le32 host_consumer_crb; /* Crb to use */
  876. __le32 interrupt_crb; /* Crb to use */
  877. } nx_cardrsp_sds_ring_t;
  878. typedef struct {
  879. /* These ring offsets are relative to data[0] below */
  880. __le32 rds_ring_offset; /* Offset to RDS config */
  881. __le32 sds_ring_offset; /* Offset to SDS config */
  882. __le32 host_ctx_state; /* Starting State */
  883. __le32 num_fn_per_port; /* How many PCI fn share the port */
  884. __le16 num_rds_rings; /* Count of RDS rings */
  885. __le16 num_sds_rings; /* Count of SDS rings */
  886. __le16 context_id; /* Handle for context */
  887. u8 phys_port; /* Physical id of port */
  888. u8 virt_port; /* Virtual/Logical id of port */
  889. u8 reserved[128]; /* save space for future expansion */
  890. /* MUST BE 64-bit aligned.
  891. The following is packed:
  892. - N cardrsp_rds_rings
  893. - N cardrs_sds_rings */
  894. char data[0];
  895. } nx_cardrsp_rx_ctx_t;
  896. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  897. (sizeof(HOSTRQ_RX) + \
  898. (rds_rings)*(sizeof(nx_hostrq_rds_ring_t)) + \
  899. (sds_rings)*(sizeof(nx_hostrq_sds_ring_t)))
  900. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  901. (sizeof(CARDRSP_RX) + \
  902. (rds_rings)*(sizeof(nx_cardrsp_rds_ring_t)) + \
  903. (sds_rings)*(sizeof(nx_cardrsp_sds_ring_t)))
  904. /*
  905. * Tx context
  906. */
  907. typedef struct {
  908. __le64 host_phys_addr; /* Ring base addr */
  909. __le32 ring_size; /* Ring entries */
  910. __le32 rsvd; /* Padding */
  911. } nx_hostrq_cds_ring_t;
  912. typedef struct {
  913. __le64 host_rsp_dma_addr; /* Response dma'd here */
  914. __le64 cmd_cons_dma_addr; /* */
  915. __le64 dummy_dma_addr; /* */
  916. __le32 capabilities[4]; /* Flag bit vector */
  917. __le32 host_int_crb_mode; /* Interrupt crb usage */
  918. __le32 rsvd1; /* Padding */
  919. __le16 rsvd2; /* Padding */
  920. __le16 interrupt_ctl;
  921. __le16 msi_index;
  922. __le16 rsvd3; /* Padding */
  923. nx_hostrq_cds_ring_t cds_ring; /* Desc of cds ring */
  924. u8 reserved[128]; /* future expansion */
  925. } nx_hostrq_tx_ctx_t;
  926. typedef struct {
  927. __le32 host_producer_crb; /* Crb to use */
  928. __le32 interrupt_crb; /* Crb to use */
  929. } nx_cardrsp_cds_ring_t;
  930. typedef struct {
  931. __le32 host_ctx_state; /* Starting state */
  932. __le16 context_id; /* Handle for context */
  933. u8 phys_port; /* Physical id of port */
  934. u8 virt_port; /* Virtual/Logical id of port */
  935. nx_cardrsp_cds_ring_t cds_ring; /* Card cds settings */
  936. u8 reserved[128]; /* future expansion */
  937. } nx_cardrsp_tx_ctx_t;
  938. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  939. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  940. /* CRB */
  941. #define NX_HOST_RDS_CRB_MODE_UNIQUE 0
  942. #define NX_HOST_RDS_CRB_MODE_SHARED 1
  943. #define NX_HOST_RDS_CRB_MODE_CUSTOM 2
  944. #define NX_HOST_RDS_CRB_MODE_MAX 3
  945. #define NX_HOST_INT_CRB_MODE_UNIQUE 0
  946. #define NX_HOST_INT_CRB_MODE_SHARED 1
  947. #define NX_HOST_INT_CRB_MODE_NORX 2
  948. #define NX_HOST_INT_CRB_MODE_NOTX 3
  949. #define NX_HOST_INT_CRB_MODE_NORXTX 4
  950. /* MAC */
  951. #define MC_COUNT_P2 16
  952. #define MC_COUNT_P3 38
  953. #define NETXEN_MAC_NOOP 0
  954. #define NETXEN_MAC_ADD 1
  955. #define NETXEN_MAC_DEL 2
  956. typedef struct nx_mac_list_s {
  957. struct nx_mac_list_s *next;
  958. uint8_t mac_addr[MAX_ADDR_LEN];
  959. } nx_mac_list_t;
  960. /*
  961. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  962. * adjusted based on configured MTU.
  963. */
  964. #define NETXEN_DEFAULT_INTR_COALESCE_RX_TIME_US 3
  965. #define NETXEN_DEFAULT_INTR_COALESCE_RX_PACKETS 256
  966. #define NETXEN_DEFAULT_INTR_COALESCE_TX_PACKETS 64
  967. #define NETXEN_DEFAULT_INTR_COALESCE_TX_TIME_US 4
  968. #define NETXEN_NIC_INTR_DEFAULT 0x04
  969. typedef union {
  970. struct {
  971. uint16_t rx_packets;
  972. uint16_t rx_time_us;
  973. uint16_t tx_packets;
  974. uint16_t tx_time_us;
  975. } data;
  976. uint64_t word;
  977. } nx_nic_intr_coalesce_data_t;
  978. typedef struct {
  979. uint16_t stats_time_us;
  980. uint16_t rate_sample_time;
  981. uint16_t flags;
  982. uint16_t rsvd_1;
  983. uint32_t low_threshold;
  984. uint32_t high_threshold;
  985. nx_nic_intr_coalesce_data_t normal;
  986. nx_nic_intr_coalesce_data_t low;
  987. nx_nic_intr_coalesce_data_t high;
  988. nx_nic_intr_coalesce_data_t irq;
  989. } nx_nic_intr_coalesce_t;
  990. #define NX_HOST_REQUEST 0x13
  991. #define NX_NIC_REQUEST 0x14
  992. #define NX_MAC_EVENT 0x1
  993. enum {
  994. NX_NIC_H2C_OPCODE_START = 0,
  995. NX_NIC_H2C_OPCODE_CONFIG_RSS,
  996. NX_NIC_H2C_OPCODE_CONFIG_RSS_TBL,
  997. NX_NIC_H2C_OPCODE_CONFIG_INTR_COALESCE,
  998. NX_NIC_H2C_OPCODE_CONFIG_LED,
  999. NX_NIC_H2C_OPCODE_CONFIG_PROMISCUOUS,
  1000. NX_NIC_H2C_OPCODE_CONFIG_L2_MAC,
  1001. NX_NIC_H2C_OPCODE_LRO_REQUEST,
  1002. NX_NIC_H2C_OPCODE_GET_SNMP_STATS,
  1003. NX_NIC_H2C_OPCODE_PROXY_START_REQUEST,
  1004. NX_NIC_H2C_OPCODE_PROXY_STOP_REQUEST,
  1005. NX_NIC_H2C_OPCODE_PROXY_SET_MTU,
  1006. NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE,
  1007. NX_H2P_OPCODE_GET_FINGER_PRINT_REQUEST,
  1008. NX_H2P_OPCODE_INSTALL_LICENSE_REQUEST,
  1009. NX_H2P_OPCODE_GET_LICENSE_CAPABILITY_REQUEST,
  1010. NX_NIC_H2C_OPCODE_GET_NET_STATS,
  1011. NX_NIC_H2C_OPCODE_LAST
  1012. };
  1013. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  1014. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  1015. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  1016. typedef struct {
  1017. __le64 qhdr;
  1018. __le64 req_hdr;
  1019. __le64 words[6];
  1020. } nx_nic_req_t;
  1021. typedef struct {
  1022. u8 op;
  1023. u8 tag;
  1024. u8 mac_addr[6];
  1025. } nx_mac_req_t;
  1026. #define MAX_PENDING_DESC_BLOCK_SIZE 64
  1027. #define NETXEN_NIC_MSI_ENABLED 0x02
  1028. #define NETXEN_NIC_MSIX_ENABLED 0x04
  1029. #define NETXEN_IS_MSI_FAMILY(adapter) \
  1030. ((adapter)->flags & (NETXEN_NIC_MSI_ENABLED | NETXEN_NIC_MSIX_ENABLED))
  1031. #define MSIX_ENTRIES_PER_ADAPTER 1
  1032. #define NETXEN_MSIX_TBL_SPACE 8192
  1033. #define NETXEN_PCI_REG_MSIX_TBL 0x44
  1034. #define NETXEN_DB_MAPSIZE_BYTES 0x1000
  1035. #define NETXEN_NETDEV_WEIGHT 120
  1036. #define NETXEN_ADAPTER_UP_MAGIC 777
  1037. #define NETXEN_NIC_PEG_TUNE 0
  1038. struct netxen_dummy_dma {
  1039. void *addr;
  1040. dma_addr_t phys_addr;
  1041. };
  1042. struct netxen_adapter {
  1043. struct netxen_hardware_context ahw;
  1044. struct net_device *netdev;
  1045. struct pci_dev *pdev;
  1046. int pci_using_dac;
  1047. struct napi_struct napi;
  1048. struct net_device_stats net_stats;
  1049. int mtu;
  1050. int portnum;
  1051. u8 physical_port;
  1052. u16 tx_context_id;
  1053. uint8_t mc_enabled;
  1054. uint8_t max_mc_count;
  1055. nx_mac_list_t *mac_list;
  1056. struct netxen_legacy_intr_set legacy_intr;
  1057. u32 crb_intr_mask;
  1058. struct work_struct watchdog_task;
  1059. struct timer_list watchdog_timer;
  1060. struct work_struct tx_timeout_task;
  1061. u32 curr_window;
  1062. u32 crb_win;
  1063. rwlock_t adapter_lock;
  1064. uint64_t dma_mask;
  1065. u32 cmd_producer;
  1066. __le32 *cmd_consumer;
  1067. u32 last_cmd_consumer;
  1068. u32 crb_addr_cmd_producer;
  1069. u32 crb_addr_cmd_consumer;
  1070. u32 max_tx_desc_count;
  1071. u32 max_rx_desc_count;
  1072. u32 max_jumbo_rx_desc_count;
  1073. u32 max_lro_rx_desc_count;
  1074. int max_rds_rings;
  1075. u32 flags;
  1076. u32 irq;
  1077. int driver_mismatch;
  1078. u32 temp;
  1079. u32 fw_major;
  1080. u8 msix_supported;
  1081. u8 max_possible_rss_rings;
  1082. struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
  1083. struct netxen_adapter_stats stats;
  1084. u16 link_speed;
  1085. u16 link_duplex;
  1086. u16 state;
  1087. u16 link_autoneg;
  1088. int rx_csum;
  1089. int status;
  1090. struct netxen_cmd_buffer *cmd_buf_arr; /* Command buffers for xmit */
  1091. /*
  1092. * Receive instances. These can be either one per port,
  1093. * or one per peg, etc.
  1094. */
  1095. struct netxen_recv_context recv_ctx[MAX_RCV_CTX];
  1096. int is_up;
  1097. struct netxen_dummy_dma dummy_dma;
  1098. nx_nic_intr_coalesce_t coal;
  1099. /* Context interface shared between card and host */
  1100. struct netxen_ring_ctx *ctx_desc;
  1101. dma_addr_t ctx_desc_phys_addr;
  1102. int intr_scheme;
  1103. int msi_mode;
  1104. int (*enable_phy_interrupts) (struct netxen_adapter *);
  1105. int (*disable_phy_interrupts) (struct netxen_adapter *);
  1106. int (*macaddr_set) (struct netxen_adapter *, netxen_ethernet_macaddr_t);
  1107. int (*set_mtu) (struct netxen_adapter *, int);
  1108. int (*set_promisc) (struct netxen_adapter *, u32);
  1109. int (*phy_read) (struct netxen_adapter *, long reg, u32 *);
  1110. int (*phy_write) (struct netxen_adapter *, long reg, u32 val);
  1111. int (*init_port) (struct netxen_adapter *, int);
  1112. int (*stop_port) (struct netxen_adapter *);
  1113. int (*hw_read_wx)(struct netxen_adapter *, ulong, void *, int);
  1114. int (*hw_write_wx)(struct netxen_adapter *, ulong, void *, int);
  1115. int (*pci_mem_read)(struct netxen_adapter *, u64, void *, int);
  1116. int (*pci_mem_write)(struct netxen_adapter *, u64, void *, int);
  1117. int (*pci_write_immediate)(struct netxen_adapter *, u64, u32);
  1118. u32 (*pci_read_immediate)(struct netxen_adapter *, u64);
  1119. void (*pci_write_normalize)(struct netxen_adapter *, u64, u32);
  1120. u32 (*pci_read_normalize)(struct netxen_adapter *, u64);
  1121. unsigned long (*pci_set_window)(struct netxen_adapter *,
  1122. unsigned long long);
  1123. }; /* netxen_adapter structure */
  1124. /*
  1125. * NetXen dma watchdog control structure
  1126. *
  1127. * Bit 0 : enabled => R/O: 1 watchdog active, 0 inactive
  1128. * Bit 1 : disable_request => 1 req disable dma watchdog
  1129. * Bit 2 : enable_request => 1 req enable dma watchdog
  1130. * Bit 3-31 : unused
  1131. */
  1132. #define netxen_set_dma_watchdog_disable_req(config_word) \
  1133. _netxen_set_bits(config_word, 1, 1, 1)
  1134. #define netxen_set_dma_watchdog_enable_req(config_word) \
  1135. _netxen_set_bits(config_word, 2, 1, 1)
  1136. #define netxen_get_dma_watchdog_enabled(config_word) \
  1137. ((config_word) & 0x1)
  1138. #define netxen_get_dma_watchdog_disabled(config_word) \
  1139. (((config_word) >> 1) & 0x1)
  1140. /* Max number of xmit producer threads that can run simultaneously */
  1141. #define MAX_XMIT_PRODUCERS 16
  1142. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  1143. ((adapter)->ahw.pci_base0 + (off))
  1144. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  1145. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  1146. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  1147. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  1148. static inline void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  1149. unsigned long off)
  1150. {
  1151. if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
  1152. return (adapter->ahw.pci_base0 + off);
  1153. } else if ((off < SECOND_PAGE_GROUP_END) &&
  1154. (off >= SECOND_PAGE_GROUP_START)) {
  1155. return (adapter->ahw.pci_base1 + off - SECOND_PAGE_GROUP_START);
  1156. } else if ((off < THIRD_PAGE_GROUP_END) &&
  1157. (off >= THIRD_PAGE_GROUP_START)) {
  1158. return (adapter->ahw.pci_base2 + off - THIRD_PAGE_GROUP_START);
  1159. }
  1160. return NULL;
  1161. }
  1162. static inline void __iomem *pci_base(struct netxen_adapter *adapter,
  1163. unsigned long off)
  1164. {
  1165. if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
  1166. return adapter->ahw.pci_base0;
  1167. } else if ((off < SECOND_PAGE_GROUP_END) &&
  1168. (off >= SECOND_PAGE_GROUP_START)) {
  1169. return adapter->ahw.pci_base1;
  1170. } else if ((off < THIRD_PAGE_GROUP_END) &&
  1171. (off >= THIRD_PAGE_GROUP_START)) {
  1172. return adapter->ahw.pci_base2;
  1173. }
  1174. return NULL;
  1175. }
  1176. int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter);
  1177. int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter);
  1178. int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter);
  1179. int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter);
  1180. int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long reg,
  1181. __u32 * readval);
  1182. int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter,
  1183. long reg, __u32 val);
  1184. /* Functions available from netxen_nic_hw.c */
  1185. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
  1186. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu);
  1187. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val);
  1188. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off);
  1189. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value);
  1190. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 *value);
  1191. void netxen_nic_write_w1(struct netxen_adapter *adapter, u32 index, u32 value);
  1192. void netxen_nic_read_w1(struct netxen_adapter *adapter, u32 index, u32 *value);
  1193. int netxen_nic_get_board_info(struct netxen_adapter *adapter);
  1194. int netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter,
  1195. ulong off, void *data, int len);
  1196. int netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
  1197. ulong off, void *data, int len);
  1198. int netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1199. u64 off, void *data, int size);
  1200. int netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1201. u64 off, void *data, int size);
  1202. int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
  1203. u64 off, u32 data);
  1204. u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off);
  1205. void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
  1206. u64 off, u32 data);
  1207. u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off);
  1208. unsigned long netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1209. unsigned long long addr);
  1210. void netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter,
  1211. u32 wndw);
  1212. int netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter,
  1213. ulong off, void *data, int len);
  1214. int netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
  1215. ulong off, void *data, int len);
  1216. int netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1217. u64 off, void *data, int size);
  1218. int netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1219. u64 off, void *data, int size);
  1220. void netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
  1221. unsigned long off, int data);
  1222. int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
  1223. u64 off, u32 data);
  1224. u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off);
  1225. void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
  1226. u64 off, u32 data);
  1227. u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off);
  1228. unsigned long netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1229. unsigned long long addr);
  1230. /* Functions from netxen_nic_init.c */
  1231. void netxen_free_adapter_offload(struct netxen_adapter *adapter);
  1232. int netxen_initialize_adapter_offload(struct netxen_adapter *adapter);
  1233. int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
  1234. int netxen_receive_peg_ready(struct netxen_adapter *adapter);
  1235. int netxen_load_firmware(struct netxen_adapter *adapter);
  1236. int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
  1237. int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
  1238. int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
  1239. u8 *bytes, size_t size);
  1240. int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
  1241. u8 *bytes, size_t size);
  1242. int netxen_flash_unlock(struct netxen_adapter *adapter);
  1243. int netxen_backup_crbinit(struct netxen_adapter *adapter);
  1244. int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
  1245. int netxen_flash_erase_primary(struct netxen_adapter *adapter);
  1246. void netxen_halt_pegs(struct netxen_adapter *adapter);
  1247. int netxen_rom_se(struct netxen_adapter *adapter, int addr);
  1248. int netxen_alloc_sw_resources(struct netxen_adapter *adapter);
  1249. void netxen_free_sw_resources(struct netxen_adapter *adapter);
  1250. int netxen_alloc_hw_resources(struct netxen_adapter *adapter);
  1251. void netxen_free_hw_resources(struct netxen_adapter *adapter);
  1252. void netxen_release_rx_buffers(struct netxen_adapter *adapter);
  1253. void netxen_release_tx_buffers(struct netxen_adapter *adapter);
  1254. void netxen_initialize_adapter_ops(struct netxen_adapter *adapter);
  1255. int netxen_init_firmware(struct netxen_adapter *adapter);
  1256. void netxen_nic_clear_stats(struct netxen_adapter *adapter);
  1257. void netxen_watchdog_task(struct work_struct *work);
  1258. void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ctx,
  1259. u32 ringid);
  1260. int netxen_process_cmd_ring(struct netxen_adapter *adapter);
  1261. u32 netxen_process_rcv_ring(struct netxen_adapter *adapter, int ctx, int max);
  1262. void netxen_p2_nic_set_multi(struct net_device *netdev);
  1263. void netxen_p3_nic_set_multi(struct net_device *netdev);
  1264. void netxen_p3_free_mac_list(struct netxen_adapter *adapter);
  1265. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32);
  1266. int netxen_config_intr_coalesce(struct netxen_adapter *adapter);
  1267. int nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu);
  1268. int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
  1269. int netxen_nic_set_mac(struct net_device *netdev, void *p);
  1270. struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
  1271. void netxen_nic_update_cmd_producer(struct netxen_adapter *adapter,
  1272. uint32_t crb_producer);
  1273. /*
  1274. * NetXen Board information
  1275. */
  1276. #define NETXEN_MAX_SHORT_NAME 32
  1277. struct netxen_brdinfo {
  1278. netxen_brdtype_t brdtype; /* type of board */
  1279. long ports; /* max no of physical ports */
  1280. char short_name[NETXEN_MAX_SHORT_NAME];
  1281. };
  1282. static const struct netxen_brdinfo netxen_boards[] = {
  1283. {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
  1284. {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
  1285. {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
  1286. {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
  1287. {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
  1288. {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
  1289. {NETXEN_BRDTYPE_P3_REF_QG, 4, "Reference Quad Gig "},
  1290. {NETXEN_BRDTYPE_P3_HMEZ, 2, "Dual XGb HMEZ"},
  1291. {NETXEN_BRDTYPE_P3_10G_CX4_LP, 2, "Dual XGb CX4 LP"},
  1292. {NETXEN_BRDTYPE_P3_4_GB, 4, "Quad Gig LP"},
  1293. {NETXEN_BRDTYPE_P3_IMEZ, 2, "Dual XGb IMEZ"},
  1294. {NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"},
  1295. {NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"},
  1296. {NETXEN_BRDTYPE_P3_XG_LOM, 2, "Dual XGb LOM"},
  1297. {NETXEN_BRDTYPE_P3_4_GB_MM, 4, "NX3031 Gigabit Ethernet"},
  1298. {NETXEN_BRDTYPE_P3_10G_SFP_CT, 2, "NX3031 10 Gigabit Ethernet"},
  1299. {NETXEN_BRDTYPE_P3_10G_SFP_QT, 2, "Quanta Dual XGb SFP+"},
  1300. {NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"},
  1301. {NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"}
  1302. };
  1303. #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards)
  1304. static inline void get_brd_name_by_type(u32 type, char *name)
  1305. {
  1306. int i, found = 0;
  1307. for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
  1308. if (netxen_boards[i].brdtype == type) {
  1309. strcpy(name, netxen_boards[i].short_name);
  1310. found = 1;
  1311. break;
  1312. }
  1313. }
  1314. if (!found)
  1315. name = "Unknown";
  1316. }
  1317. static inline int
  1318. dma_watchdog_shutdown_request(struct netxen_adapter *adapter)
  1319. {
  1320. u32 ctrl;
  1321. /* check if already inactive */
  1322. if (adapter->hw_read_wx(adapter,
  1323. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
  1324. printk(KERN_ERR "failed to read dma watchdog status\n");
  1325. if (netxen_get_dma_watchdog_enabled(ctrl) == 0)
  1326. return 1;
  1327. /* Send the disable request */
  1328. netxen_set_dma_watchdog_disable_req(ctrl);
  1329. netxen_crb_writelit_adapter(adapter,
  1330. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), ctrl);
  1331. return 0;
  1332. }
  1333. static inline int
  1334. dma_watchdog_shutdown_poll_result(struct netxen_adapter *adapter)
  1335. {
  1336. u32 ctrl;
  1337. if (adapter->hw_read_wx(adapter,
  1338. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
  1339. printk(KERN_ERR "failed to read dma watchdog status\n");
  1340. return (netxen_get_dma_watchdog_enabled(ctrl) == 0);
  1341. }
  1342. static inline int
  1343. dma_watchdog_wakeup(struct netxen_adapter *adapter)
  1344. {
  1345. u32 ctrl;
  1346. if (adapter->hw_read_wx(adapter,
  1347. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
  1348. printk(KERN_ERR "failed to read dma watchdog status\n");
  1349. if (netxen_get_dma_watchdog_enabled(ctrl))
  1350. return 1;
  1351. /* send the wakeup request */
  1352. netxen_set_dma_watchdog_enable_req(ctrl);
  1353. netxen_crb_writelit_adapter(adapter,
  1354. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), ctrl);
  1355. return 0;
  1356. }
  1357. int netxen_is_flash_supported(struct netxen_adapter *adapter);
  1358. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
  1359. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
  1360. extern void netxen_change_ringparam(struct netxen_adapter *adapter);
  1361. extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
  1362. int *valp);
  1363. extern struct ethtool_ops netxen_nic_ethtool_ops;
  1364. #endif /* __NETXEN_NIC_H_ */