intel_ringbuffer.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. static u32 i915_gem_get_seqno(struct drm_device *dev)
  36. {
  37. drm_i915_private_t *dev_priv = dev->dev_private;
  38. u32 seqno;
  39. seqno = dev_priv->next_seqno;
  40. /* reserve 0 for non-seqno */
  41. if (++dev_priv->next_seqno == 0)
  42. dev_priv->next_seqno = 1;
  43. return seqno;
  44. }
  45. static void
  46. render_ring_flush(struct intel_ring_buffer *ring,
  47. u32 invalidate_domains,
  48. u32 flush_domains)
  49. {
  50. struct drm_device *dev = ring->dev;
  51. drm_i915_private_t *dev_priv = dev->dev_private;
  52. u32 cmd;
  53. #if WATCH_EXEC
  54. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  55. invalidate_domains, flush_domains);
  56. #endif
  57. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  58. invalidate_domains, flush_domains);
  59. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  60. /*
  61. * read/write caches:
  62. *
  63. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  64. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  65. * also flushed at 2d versus 3d pipeline switches.
  66. *
  67. * read-only caches:
  68. *
  69. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  70. * MI_READ_FLUSH is set, and is always flushed on 965.
  71. *
  72. * I915_GEM_DOMAIN_COMMAND may not exist?
  73. *
  74. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  75. * invalidated when MI_EXE_FLUSH is set.
  76. *
  77. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  78. * invalidated with every MI_FLUSH.
  79. *
  80. * TLBs:
  81. *
  82. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  83. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  84. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  85. * are flushed at any MI_FLUSH.
  86. */
  87. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  88. if ((invalidate_domains|flush_domains) &
  89. I915_GEM_DOMAIN_RENDER)
  90. cmd &= ~MI_NO_WRITE_FLUSH;
  91. if (INTEL_INFO(dev)->gen < 4) {
  92. /*
  93. * On the 965, the sampler cache always gets flushed
  94. * and this bit is reserved.
  95. */
  96. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  97. cmd |= MI_READ_FLUSH;
  98. }
  99. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  100. cmd |= MI_EXE_FLUSH;
  101. #if WATCH_EXEC
  102. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  103. #endif
  104. if (intel_ring_begin(ring, 2) == 0) {
  105. intel_ring_emit(ring, cmd);
  106. intel_ring_emit(ring, MI_NOOP);
  107. intel_ring_advance(ring);
  108. }
  109. }
  110. }
  111. static void ring_write_tail(struct intel_ring_buffer *ring,
  112. u32 value)
  113. {
  114. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  115. I915_WRITE_TAIL(ring, value);
  116. }
  117. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  118. {
  119. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  120. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  121. RING_ACTHD(ring->mmio_base) : ACTHD;
  122. return I915_READ(acthd_reg);
  123. }
  124. static int init_ring_common(struct intel_ring_buffer *ring)
  125. {
  126. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  127. struct drm_i915_gem_object *obj_priv = to_intel_bo(ring->gem_object);
  128. u32 head;
  129. /* Stop the ring if it's running. */
  130. I915_WRITE_CTL(ring, 0);
  131. I915_WRITE_HEAD(ring, 0);
  132. ring->write_tail(ring, 0);
  133. /* Initialize the ring. */
  134. I915_WRITE_START(ring, obj_priv->gtt_offset);
  135. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  136. /* G45 ring initialization fails to reset head to zero */
  137. if (head != 0) {
  138. DRM_ERROR("%s head not reset to zero "
  139. "ctl %08x head %08x tail %08x start %08x\n",
  140. ring->name,
  141. I915_READ_CTL(ring),
  142. I915_READ_HEAD(ring),
  143. I915_READ_TAIL(ring),
  144. I915_READ_START(ring));
  145. I915_WRITE_HEAD(ring, 0);
  146. DRM_ERROR("%s head forced to zero "
  147. "ctl %08x head %08x tail %08x start %08x\n",
  148. ring->name,
  149. I915_READ_CTL(ring),
  150. I915_READ_HEAD(ring),
  151. I915_READ_TAIL(ring),
  152. I915_READ_START(ring));
  153. }
  154. I915_WRITE_CTL(ring,
  155. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  156. | RING_REPORT_64K | RING_VALID);
  157. /* If the head is still not zero, the ring is dead */
  158. if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
  159. I915_READ_START(ring) != obj_priv->gtt_offset ||
  160. (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
  161. if (IS_GEN6(ring->dev) && ring->dev->pdev->revision <= 8) {
  162. /* Early revisions of Sandybridge do not like
  163. * revealing the contents of the ring buffer
  164. * registers whilst idle. Fortunately, the
  165. * auto-reporting mechanism prevents most hangs,
  166. * but this will bite us eventually...
  167. */
  168. DRM_DEBUG("%s initialization failed "
  169. "ctl %08x head %08x tail %08x start %08x. Ignoring, hope for the best!\n",
  170. ring->name,
  171. I915_READ_CTL(ring),
  172. I915_READ_HEAD(ring),
  173. I915_READ_TAIL(ring),
  174. I915_READ_START(ring));
  175. } else {
  176. DRM_ERROR("%s initialization failed "
  177. "ctl %08x head %08x tail %08x start %08x\n",
  178. ring->name,
  179. I915_READ_CTL(ring),
  180. I915_READ_HEAD(ring),
  181. I915_READ_TAIL(ring),
  182. I915_READ_START(ring));
  183. return -EIO;
  184. }
  185. }
  186. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  187. i915_kernel_lost_context(ring->dev);
  188. else {
  189. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  190. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  191. ring->space = ring->head - (ring->tail + 8);
  192. if (ring->space < 0)
  193. ring->space += ring->size;
  194. }
  195. return 0;
  196. }
  197. static int init_render_ring(struct intel_ring_buffer *ring)
  198. {
  199. struct drm_device *dev = ring->dev;
  200. int ret = init_ring_common(ring);
  201. if (INTEL_INFO(dev)->gen > 3) {
  202. drm_i915_private_t *dev_priv = dev->dev_private;
  203. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  204. if (IS_GEN6(dev))
  205. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  206. I915_WRITE(MI_MODE, mode);
  207. }
  208. return ret;
  209. }
  210. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  211. do { \
  212. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  213. PIPE_CONTROL_DEPTH_STALL | 2); \
  214. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  215. intel_ring_emit(ring__, 0); \
  216. intel_ring_emit(ring__, 0); \
  217. } while (0)
  218. /**
  219. * Creates a new sequence number, emitting a write of it to the status page
  220. * plus an interrupt, which will trigger i915_user_interrupt_handler.
  221. *
  222. * Must be called with struct_lock held.
  223. *
  224. * Returned sequence numbers are nonzero on success.
  225. */
  226. static int
  227. render_ring_add_request(struct intel_ring_buffer *ring,
  228. u32 *result)
  229. {
  230. struct drm_device *dev = ring->dev;
  231. drm_i915_private_t *dev_priv = dev->dev_private;
  232. u32 seqno = i915_gem_get_seqno(dev);
  233. int ret;
  234. if (IS_GEN6(dev)) {
  235. ret = intel_ring_begin(ring, 6);
  236. if (ret)
  237. return ret;
  238. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | 3);
  239. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE |
  240. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
  241. PIPE_CONTROL_NOTIFY);
  242. intel_ring_emit(ring, dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  243. intel_ring_emit(ring, seqno);
  244. intel_ring_emit(ring, 0);
  245. intel_ring_emit(ring, 0);
  246. } else if (HAS_PIPE_CONTROL(dev)) {
  247. u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;
  248. /*
  249. * Workaround qword write incoherence by flushing the
  250. * PIPE_NOTIFY buffers out to memory before requesting
  251. * an interrupt.
  252. */
  253. ret = intel_ring_begin(ring, 32);
  254. if (ret)
  255. return ret;
  256. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  257. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  258. intel_ring_emit(ring, dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  259. intel_ring_emit(ring, seqno);
  260. intel_ring_emit(ring, 0);
  261. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  262. scratch_addr += 128; /* write to separate cachelines */
  263. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  264. scratch_addr += 128;
  265. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  266. scratch_addr += 128;
  267. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  268. scratch_addr += 128;
  269. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  270. scratch_addr += 128;
  271. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  272. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  273. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  274. PIPE_CONTROL_NOTIFY);
  275. intel_ring_emit(ring, dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  276. intel_ring_emit(ring, seqno);
  277. intel_ring_emit(ring, 0);
  278. } else {
  279. ret = intel_ring_begin(ring, 4);
  280. if (ret)
  281. return ret;
  282. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  283. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  284. intel_ring_emit(ring, seqno);
  285. intel_ring_emit(ring, MI_USER_INTERRUPT);
  286. }
  287. intel_ring_advance(ring);
  288. *result = seqno;
  289. return 0;
  290. }
  291. static u32
  292. render_ring_get_seqno(struct intel_ring_buffer *ring)
  293. {
  294. struct drm_device *dev = ring->dev;
  295. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  296. if (HAS_PIPE_CONTROL(dev))
  297. return ((volatile u32 *)(dev_priv->seqno_page))[0];
  298. else
  299. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  300. }
  301. static void
  302. render_ring_get_user_irq(struct intel_ring_buffer *ring)
  303. {
  304. struct drm_device *dev = ring->dev;
  305. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  306. unsigned long irqflags;
  307. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  308. if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
  309. if (HAS_PCH_SPLIT(dev))
  310. ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  311. else
  312. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  313. }
  314. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  315. }
  316. static void
  317. render_ring_put_user_irq(struct intel_ring_buffer *ring)
  318. {
  319. struct drm_device *dev = ring->dev;
  320. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  321. unsigned long irqflags;
  322. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  323. BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
  324. if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
  325. if (HAS_PCH_SPLIT(dev))
  326. ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  327. else
  328. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  329. }
  330. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  331. }
  332. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  333. {
  334. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  335. u32 mmio = IS_GEN6(ring->dev) ?
  336. RING_HWS_PGA_GEN6(ring->mmio_base) :
  337. RING_HWS_PGA(ring->mmio_base);
  338. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  339. POSTING_READ(mmio);
  340. }
  341. static void
  342. bsd_ring_flush(struct intel_ring_buffer *ring,
  343. u32 invalidate_domains,
  344. u32 flush_domains)
  345. {
  346. if (intel_ring_begin(ring, 2) == 0) {
  347. intel_ring_emit(ring, MI_FLUSH);
  348. intel_ring_emit(ring, MI_NOOP);
  349. intel_ring_advance(ring);
  350. }
  351. }
  352. static int
  353. ring_add_request(struct intel_ring_buffer *ring,
  354. u32 *result)
  355. {
  356. u32 seqno;
  357. int ret;
  358. ret = intel_ring_begin(ring, 4);
  359. if (ret)
  360. return ret;
  361. seqno = i915_gem_get_seqno(ring->dev);
  362. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  363. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  364. intel_ring_emit(ring, seqno);
  365. intel_ring_emit(ring, MI_USER_INTERRUPT);
  366. intel_ring_advance(ring);
  367. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  368. *result = seqno;
  369. return 0;
  370. }
  371. static void
  372. bsd_ring_get_user_irq(struct intel_ring_buffer *ring)
  373. {
  374. /* do nothing */
  375. }
  376. static void
  377. bsd_ring_put_user_irq(struct intel_ring_buffer *ring)
  378. {
  379. /* do nothing */
  380. }
  381. static u32
  382. ring_status_page_get_seqno(struct intel_ring_buffer *ring)
  383. {
  384. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  385. }
  386. static int
  387. ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  388. struct drm_i915_gem_execbuffer2 *exec,
  389. struct drm_clip_rect *cliprects,
  390. uint64_t exec_offset)
  391. {
  392. uint32_t exec_start;
  393. int ret;
  394. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  395. ret = intel_ring_begin(ring, 2);
  396. if (ret)
  397. return ret;
  398. intel_ring_emit(ring,
  399. MI_BATCH_BUFFER_START |
  400. (2 << 6) |
  401. MI_BATCH_NON_SECURE_I965);
  402. intel_ring_emit(ring, exec_start);
  403. intel_ring_advance(ring);
  404. return 0;
  405. }
  406. static int
  407. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  408. struct drm_i915_gem_execbuffer2 *exec,
  409. struct drm_clip_rect *cliprects,
  410. uint64_t exec_offset)
  411. {
  412. struct drm_device *dev = ring->dev;
  413. drm_i915_private_t *dev_priv = dev->dev_private;
  414. int nbox = exec->num_cliprects;
  415. uint32_t exec_start, exec_len;
  416. int i, count, ret;
  417. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  418. exec_len = (uint32_t) exec->batch_len;
  419. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  420. count = nbox ? nbox : 1;
  421. for (i = 0; i < count; i++) {
  422. if (i < nbox) {
  423. ret = i915_emit_box(dev, cliprects, i,
  424. exec->DR1, exec->DR4);
  425. if (ret)
  426. return ret;
  427. }
  428. if (IS_I830(dev) || IS_845G(dev)) {
  429. ret = intel_ring_begin(ring, 4);
  430. if (ret)
  431. return ret;
  432. intel_ring_emit(ring, MI_BATCH_BUFFER);
  433. intel_ring_emit(ring, exec_start | MI_BATCH_NON_SECURE);
  434. intel_ring_emit(ring, exec_start + exec_len - 4);
  435. intel_ring_emit(ring, 0);
  436. } else {
  437. ret = intel_ring_begin(ring, 2);
  438. if (ret)
  439. return ret;
  440. if (INTEL_INFO(dev)->gen >= 4) {
  441. intel_ring_emit(ring,
  442. MI_BATCH_BUFFER_START | (2 << 6)
  443. | MI_BATCH_NON_SECURE_I965);
  444. intel_ring_emit(ring, exec_start);
  445. } else {
  446. intel_ring_emit(ring, MI_BATCH_BUFFER_START
  447. | (2 << 6));
  448. intel_ring_emit(ring, exec_start |
  449. MI_BATCH_NON_SECURE);
  450. }
  451. }
  452. intel_ring_advance(ring);
  453. }
  454. if (IS_G4X(dev) || IS_GEN5(dev)) {
  455. if (intel_ring_begin(ring, 2) == 0) {
  456. intel_ring_emit(ring, MI_FLUSH |
  457. MI_NO_WRITE_FLUSH |
  458. MI_INVALIDATE_ISP );
  459. intel_ring_emit(ring, MI_NOOP);
  460. intel_ring_advance(ring);
  461. }
  462. }
  463. /* XXX breadcrumb */
  464. return 0;
  465. }
  466. static void cleanup_status_page(struct intel_ring_buffer *ring)
  467. {
  468. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  469. struct drm_gem_object *obj;
  470. struct drm_i915_gem_object *obj_priv;
  471. obj = ring->status_page.obj;
  472. if (obj == NULL)
  473. return;
  474. obj_priv = to_intel_bo(obj);
  475. kunmap(obj_priv->pages[0]);
  476. i915_gem_object_unpin(obj);
  477. drm_gem_object_unreference(obj);
  478. ring->status_page.obj = NULL;
  479. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  480. }
  481. static int init_status_page(struct intel_ring_buffer *ring)
  482. {
  483. struct drm_device *dev = ring->dev;
  484. drm_i915_private_t *dev_priv = dev->dev_private;
  485. struct drm_gem_object *obj;
  486. struct drm_i915_gem_object *obj_priv;
  487. int ret;
  488. obj = i915_gem_alloc_object(dev, 4096);
  489. if (obj == NULL) {
  490. DRM_ERROR("Failed to allocate status page\n");
  491. ret = -ENOMEM;
  492. goto err;
  493. }
  494. obj_priv = to_intel_bo(obj);
  495. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  496. ret = i915_gem_object_pin(obj, 4096, true);
  497. if (ret != 0) {
  498. goto err_unref;
  499. }
  500. ring->status_page.gfx_addr = obj_priv->gtt_offset;
  501. ring->status_page.page_addr = kmap(obj_priv->pages[0]);
  502. if (ring->status_page.page_addr == NULL) {
  503. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  504. goto err_unpin;
  505. }
  506. ring->status_page.obj = obj;
  507. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  508. intel_ring_setup_status_page(ring);
  509. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  510. ring->name, ring->status_page.gfx_addr);
  511. return 0;
  512. err_unpin:
  513. i915_gem_object_unpin(obj);
  514. err_unref:
  515. drm_gem_object_unreference(obj);
  516. err:
  517. return ret;
  518. }
  519. int intel_init_ring_buffer(struct drm_device *dev,
  520. struct intel_ring_buffer *ring)
  521. {
  522. struct drm_i915_gem_object *obj_priv;
  523. struct drm_gem_object *obj;
  524. int ret;
  525. ring->dev = dev;
  526. INIT_LIST_HEAD(&ring->active_list);
  527. INIT_LIST_HEAD(&ring->request_list);
  528. INIT_LIST_HEAD(&ring->gpu_write_list);
  529. if (I915_NEED_GFX_HWS(dev)) {
  530. ret = init_status_page(ring);
  531. if (ret)
  532. return ret;
  533. }
  534. obj = i915_gem_alloc_object(dev, ring->size);
  535. if (obj == NULL) {
  536. DRM_ERROR("Failed to allocate ringbuffer\n");
  537. ret = -ENOMEM;
  538. goto err_hws;
  539. }
  540. ring->gem_object = obj;
  541. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  542. if (ret)
  543. goto err_unref;
  544. obj_priv = to_intel_bo(obj);
  545. ring->map.size = ring->size;
  546. ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
  547. ring->map.type = 0;
  548. ring->map.flags = 0;
  549. ring->map.mtrr = 0;
  550. drm_core_ioremap_wc(&ring->map, dev);
  551. if (ring->map.handle == NULL) {
  552. DRM_ERROR("Failed to map ringbuffer.\n");
  553. ret = -EINVAL;
  554. goto err_unpin;
  555. }
  556. ring->virtual_start = ring->map.handle;
  557. ret = ring->init(ring);
  558. if (ret)
  559. goto err_unmap;
  560. return 0;
  561. err_unmap:
  562. drm_core_ioremapfree(&ring->map, dev);
  563. err_unpin:
  564. i915_gem_object_unpin(obj);
  565. err_unref:
  566. drm_gem_object_unreference(obj);
  567. ring->gem_object = NULL;
  568. err_hws:
  569. cleanup_status_page(ring);
  570. return ret;
  571. }
  572. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  573. {
  574. struct drm_i915_private *dev_priv;
  575. int ret;
  576. if (ring->gem_object == NULL)
  577. return;
  578. /* Disable the ring buffer. The ring must be idle at this point */
  579. dev_priv = ring->dev->dev_private;
  580. ret = intel_wait_ring_buffer(ring, ring->size - 8);
  581. I915_WRITE_CTL(ring, 0);
  582. drm_core_ioremapfree(&ring->map, ring->dev);
  583. i915_gem_object_unpin(ring->gem_object);
  584. drm_gem_object_unreference(ring->gem_object);
  585. ring->gem_object = NULL;
  586. if (ring->cleanup)
  587. ring->cleanup(ring);
  588. cleanup_status_page(ring);
  589. }
  590. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  591. {
  592. unsigned int *virt;
  593. int rem;
  594. rem = ring->size - ring->tail;
  595. if (ring->space < rem) {
  596. int ret = intel_wait_ring_buffer(ring, rem);
  597. if (ret)
  598. return ret;
  599. }
  600. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  601. rem /= 8;
  602. while (rem--) {
  603. *virt++ = MI_NOOP;
  604. *virt++ = MI_NOOP;
  605. }
  606. ring->tail = 0;
  607. ring->space = ring->head - 8;
  608. return 0;
  609. }
  610. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  611. {
  612. struct drm_device *dev = ring->dev;
  613. struct drm_i915_private *dev_priv = dev->dev_private;
  614. unsigned long end;
  615. u32 head;
  616. head = intel_read_status_page(ring, 4);
  617. if (head) {
  618. ring->head = head & HEAD_ADDR;
  619. ring->space = ring->head - (ring->tail + 8);
  620. if (ring->space < 0)
  621. ring->space += ring->size;
  622. if (ring->space >= n)
  623. return 0;
  624. }
  625. trace_i915_ring_wait_begin (dev);
  626. end = jiffies + 3 * HZ;
  627. do {
  628. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  629. ring->space = ring->head - (ring->tail + 8);
  630. if (ring->space < 0)
  631. ring->space += ring->size;
  632. if (ring->space >= n) {
  633. trace_i915_ring_wait_end(dev);
  634. return 0;
  635. }
  636. if (dev->primary->master) {
  637. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  638. if (master_priv->sarea_priv)
  639. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  640. }
  641. msleep(1);
  642. if (atomic_read(&dev_priv->mm.wedged))
  643. return -EAGAIN;
  644. } while (!time_after(jiffies, end));
  645. trace_i915_ring_wait_end (dev);
  646. return -EBUSY;
  647. }
  648. int intel_ring_begin(struct intel_ring_buffer *ring,
  649. int num_dwords)
  650. {
  651. int n = 4*num_dwords;
  652. int ret;
  653. if (unlikely(ring->tail + n > ring->size)) {
  654. ret = intel_wrap_ring_buffer(ring);
  655. if (unlikely(ret))
  656. return ret;
  657. }
  658. if (unlikely(ring->space < n)) {
  659. ret = intel_wait_ring_buffer(ring, n);
  660. if (unlikely(ret))
  661. return ret;
  662. }
  663. ring->space -= n;
  664. return 0;
  665. }
  666. void intel_ring_advance(struct intel_ring_buffer *ring)
  667. {
  668. ring->tail &= ring->size - 1;
  669. ring->write_tail(ring, ring->tail);
  670. }
  671. static const struct intel_ring_buffer render_ring = {
  672. .name = "render ring",
  673. .id = RING_RENDER,
  674. .mmio_base = RENDER_RING_BASE,
  675. .size = 32 * PAGE_SIZE,
  676. .init = init_render_ring,
  677. .write_tail = ring_write_tail,
  678. .flush = render_ring_flush,
  679. .add_request = render_ring_add_request,
  680. .get_seqno = render_ring_get_seqno,
  681. .user_irq_get = render_ring_get_user_irq,
  682. .user_irq_put = render_ring_put_user_irq,
  683. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  684. };
  685. /* ring buffer for bit-stream decoder */
  686. static const struct intel_ring_buffer bsd_ring = {
  687. .name = "bsd ring",
  688. .id = RING_BSD,
  689. .mmio_base = BSD_RING_BASE,
  690. .size = 32 * PAGE_SIZE,
  691. .init = init_ring_common,
  692. .write_tail = ring_write_tail,
  693. .flush = bsd_ring_flush,
  694. .add_request = ring_add_request,
  695. .get_seqno = ring_status_page_get_seqno,
  696. .user_irq_get = bsd_ring_get_user_irq,
  697. .user_irq_put = bsd_ring_put_user_irq,
  698. .dispatch_execbuffer = ring_dispatch_execbuffer,
  699. };
  700. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  701. u32 value)
  702. {
  703. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  704. /* Every tail move must follow the sequence below */
  705. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  706. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  707. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  708. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  709. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  710. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  711. 50))
  712. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  713. I915_WRITE_TAIL(ring, value);
  714. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  715. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  716. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  717. }
  718. static void gen6_ring_flush(struct intel_ring_buffer *ring,
  719. u32 invalidate_domains,
  720. u32 flush_domains)
  721. {
  722. if (intel_ring_begin(ring, 4) == 0) {
  723. intel_ring_emit(ring, MI_FLUSH_DW);
  724. intel_ring_emit(ring, 0);
  725. intel_ring_emit(ring, 0);
  726. intel_ring_emit(ring, 0);
  727. intel_ring_advance(ring);
  728. }
  729. }
  730. static int
  731. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  732. struct drm_i915_gem_execbuffer2 *exec,
  733. struct drm_clip_rect *cliprects,
  734. uint64_t exec_offset)
  735. {
  736. uint32_t exec_start;
  737. int ret;
  738. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  739. ret = intel_ring_begin(ring, 2);
  740. if (ret)
  741. return ret;
  742. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  743. /* bit0-7 is the length on GEN6+ */
  744. intel_ring_emit(ring, exec_start);
  745. intel_ring_advance(ring);
  746. return 0;
  747. }
  748. /* ring buffer for Video Codec for Gen6+ */
  749. static const struct intel_ring_buffer gen6_bsd_ring = {
  750. .name = "gen6 bsd ring",
  751. .id = RING_BSD,
  752. .mmio_base = GEN6_BSD_RING_BASE,
  753. .size = 32 * PAGE_SIZE,
  754. .init = init_ring_common,
  755. .write_tail = gen6_bsd_ring_write_tail,
  756. .flush = gen6_ring_flush,
  757. .add_request = ring_add_request,
  758. .get_seqno = ring_status_page_get_seqno,
  759. .user_irq_get = bsd_ring_get_user_irq,
  760. .user_irq_put = bsd_ring_put_user_irq,
  761. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  762. };
  763. /* Blitter support (SandyBridge+) */
  764. static void
  765. blt_ring_get_user_irq(struct intel_ring_buffer *ring)
  766. {
  767. /* do nothing */
  768. }
  769. static void
  770. blt_ring_put_user_irq(struct intel_ring_buffer *ring)
  771. {
  772. /* do nothing */
  773. }
  774. /* Workaround for some stepping of SNB,
  775. * each time when BLT engine ring tail moved,
  776. * the first command in the ring to be parsed
  777. * should be MI_BATCH_BUFFER_START
  778. */
  779. #define NEED_BLT_WORKAROUND(dev) \
  780. (IS_GEN6(dev) && (dev->pdev->revision < 8))
  781. static inline struct drm_i915_gem_object *
  782. to_blt_workaround(struct intel_ring_buffer *ring)
  783. {
  784. return ring->private;
  785. }
  786. static int blt_ring_init(struct intel_ring_buffer *ring)
  787. {
  788. if (NEED_BLT_WORKAROUND(ring->dev)) {
  789. struct drm_i915_gem_object *obj;
  790. u32 *ptr;
  791. int ret;
  792. obj = to_intel_bo(i915_gem_alloc_object(ring->dev, 4096));
  793. if (obj == NULL)
  794. return -ENOMEM;
  795. ret = i915_gem_object_pin(&obj->base, 4096, true);
  796. if (ret) {
  797. drm_gem_object_unreference(&obj->base);
  798. return ret;
  799. }
  800. ptr = kmap(obj->pages[0]);
  801. *ptr++ = MI_BATCH_BUFFER_END;
  802. *ptr++ = MI_NOOP;
  803. kunmap(obj->pages[0]);
  804. ret = i915_gem_object_set_to_gtt_domain(&obj->base, false);
  805. if (ret) {
  806. i915_gem_object_unpin(&obj->base);
  807. drm_gem_object_unreference(&obj->base);
  808. return ret;
  809. }
  810. ring->private = obj;
  811. }
  812. return init_ring_common(ring);
  813. }
  814. static int blt_ring_begin(struct intel_ring_buffer *ring,
  815. int num_dwords)
  816. {
  817. if (ring->private) {
  818. int ret = intel_ring_begin(ring, num_dwords+2);
  819. if (ret)
  820. return ret;
  821. intel_ring_emit(ring, MI_BATCH_BUFFER_START);
  822. intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);
  823. return 0;
  824. } else
  825. return intel_ring_begin(ring, 4);
  826. }
  827. static void blt_ring_flush(struct intel_ring_buffer *ring,
  828. u32 invalidate_domains,
  829. u32 flush_domains)
  830. {
  831. if (blt_ring_begin(ring, 4) == 0) {
  832. intel_ring_emit(ring, MI_FLUSH_DW);
  833. intel_ring_emit(ring, 0);
  834. intel_ring_emit(ring, 0);
  835. intel_ring_emit(ring, 0);
  836. intel_ring_advance(ring);
  837. }
  838. }
  839. static int
  840. blt_ring_add_request(struct intel_ring_buffer *ring,
  841. u32 *result)
  842. {
  843. u32 seqno;
  844. int ret;
  845. ret = blt_ring_begin(ring, 4);
  846. if (ret)
  847. return ret;
  848. seqno = i915_gem_get_seqno(ring->dev);
  849. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  850. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  851. intel_ring_emit(ring, seqno);
  852. intel_ring_emit(ring, MI_USER_INTERRUPT);
  853. intel_ring_advance(ring);
  854. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  855. *result = seqno;
  856. return 0;
  857. }
  858. static void blt_ring_cleanup(struct intel_ring_buffer *ring)
  859. {
  860. if (!ring->private)
  861. return;
  862. i915_gem_object_unpin(ring->private);
  863. drm_gem_object_unreference(ring->private);
  864. ring->private = NULL;
  865. }
  866. static const struct intel_ring_buffer gen6_blt_ring = {
  867. .name = "blt ring",
  868. .id = RING_BLT,
  869. .mmio_base = BLT_RING_BASE,
  870. .size = 32 * PAGE_SIZE,
  871. .init = blt_ring_init,
  872. .write_tail = ring_write_tail,
  873. .flush = blt_ring_flush,
  874. .add_request = blt_ring_add_request,
  875. .get_seqno = ring_status_page_get_seqno,
  876. .user_irq_get = blt_ring_get_user_irq,
  877. .user_irq_put = blt_ring_put_user_irq,
  878. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  879. .cleanup = blt_ring_cleanup,
  880. };
  881. int intel_init_render_ring_buffer(struct drm_device *dev)
  882. {
  883. drm_i915_private_t *dev_priv = dev->dev_private;
  884. dev_priv->render_ring = render_ring;
  885. if (!I915_NEED_GFX_HWS(dev)) {
  886. dev_priv->render_ring.status_page.page_addr
  887. = dev_priv->status_page_dmah->vaddr;
  888. memset(dev_priv->render_ring.status_page.page_addr,
  889. 0, PAGE_SIZE);
  890. }
  891. return intel_init_ring_buffer(dev, &dev_priv->render_ring);
  892. }
  893. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  894. {
  895. drm_i915_private_t *dev_priv = dev->dev_private;
  896. if (IS_GEN6(dev))
  897. dev_priv->bsd_ring = gen6_bsd_ring;
  898. else
  899. dev_priv->bsd_ring = bsd_ring;
  900. return intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
  901. }
  902. int intel_init_blt_ring_buffer(struct drm_device *dev)
  903. {
  904. drm_i915_private_t *dev_priv = dev->dev_private;
  905. dev_priv->blt_ring = gen6_blt_ring;
  906. return intel_init_ring_buffer(dev, &dev_priv->blt_ring);
  907. }