tifm_sd.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987
  1. /*
  2. * tifm_sd.c - TI FlashMedia driver
  3. *
  4. * Copyright (C) 2006 Alex Dubov <oakad@yahoo.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. */
  11. #include <linux/tifm.h>
  12. #include <linux/mmc/protocol.h>
  13. #include <linux/mmc/host.h>
  14. #include <linux/highmem.h>
  15. #include <asm/io.h>
  16. #define DRIVER_NAME "tifm_sd"
  17. #define DRIVER_VERSION "0.7"
  18. static int no_dma = 0;
  19. static int fixed_timeout = 0;
  20. module_param(no_dma, bool, 0644);
  21. module_param(fixed_timeout, bool, 0644);
  22. /* Constants here are mostly from OMAP5912 datasheet */
  23. #define TIFM_MMCSD_RESET 0x0002
  24. #define TIFM_MMCSD_CLKMASK 0x03ff
  25. #define TIFM_MMCSD_POWER 0x0800
  26. #define TIFM_MMCSD_4BBUS 0x8000
  27. #define TIFM_MMCSD_RXDE 0x8000 /* rx dma enable */
  28. #define TIFM_MMCSD_TXDE 0x0080 /* tx dma enable */
  29. #define TIFM_MMCSD_BUFINT 0x0c00 /* set bits: AE, AF */
  30. #define TIFM_MMCSD_DPE 0x0020 /* data timeout counted in kilocycles */
  31. #define TIFM_MMCSD_INAB 0x0080 /* abort / initialize command */
  32. #define TIFM_MMCSD_READ 0x8000
  33. #define TIFM_MMCSD_DATAMASK 0x401d /* set bits: CERR, EOFB, BRS, CB, EOC */
  34. #define TIFM_MMCSD_ERRMASK 0x01e0 /* set bits: CCRC, CTO, DCRC, DTO */
  35. #define TIFM_MMCSD_EOC 0x0001 /* end of command phase */
  36. #define TIFM_MMCSD_CB 0x0004 /* card enter busy state */
  37. #define TIFM_MMCSD_BRS 0x0008 /* block received/sent */
  38. #define TIFM_MMCSD_EOFB 0x0010 /* card exit busy state */
  39. #define TIFM_MMCSD_DTO 0x0020 /* data time-out */
  40. #define TIFM_MMCSD_DCRC 0x0040 /* data crc error */
  41. #define TIFM_MMCSD_CTO 0x0080 /* command time-out */
  42. #define TIFM_MMCSD_CCRC 0x0100 /* command crc error */
  43. #define TIFM_MMCSD_AF 0x0400 /* fifo almost full */
  44. #define TIFM_MMCSD_AE 0x0800 /* fifo almost empty */
  45. #define TIFM_MMCSD_CERR 0x4000 /* card status error */
  46. #define TIFM_MMCSD_FIFO_SIZE 0x0020
  47. #define TIFM_MMCSD_RSP_R0 0x0000
  48. #define TIFM_MMCSD_RSP_R1 0x0100
  49. #define TIFM_MMCSD_RSP_R2 0x0200
  50. #define TIFM_MMCSD_RSP_R3 0x0300
  51. #define TIFM_MMCSD_RSP_R4 0x0400
  52. #define TIFM_MMCSD_RSP_R5 0x0500
  53. #define TIFM_MMCSD_RSP_R6 0x0600
  54. #define TIFM_MMCSD_RSP_BUSY 0x0800
  55. #define TIFM_MMCSD_CMD_BC 0x0000
  56. #define TIFM_MMCSD_CMD_BCR 0x1000
  57. #define TIFM_MMCSD_CMD_AC 0x2000
  58. #define TIFM_MMCSD_CMD_ADTC 0x3000
  59. typedef enum {
  60. IDLE = 0,
  61. CMD, /* main command ended */
  62. BRS, /* block transfer finished */
  63. SCMD, /* stop command ended */
  64. CARD, /* card left busy state */
  65. FIFO, /* FIFO operation completed (uncertain) */
  66. READY
  67. } card_state_t;
  68. enum {
  69. FIFO_RDY = 0x0001, /* hardware dependent value */
  70. EJECT = 0x0004,
  71. EJECT_DONE = 0x0008,
  72. CARD_BUSY = 0x0010,
  73. OPENDRAIN = 0x0040, /* hardware dependent value */
  74. CARD_EVENT = 0x0100, /* hardware dependent value */
  75. CARD_RO = 0x0200, /* hardware dependent value */
  76. FIFO_EVENT = 0x10000 }; /* hardware dependent value */
  77. struct tifm_sd {
  78. struct tifm_dev *dev;
  79. unsigned int flags;
  80. card_state_t state;
  81. unsigned int clk_freq;
  82. unsigned int clk_div;
  83. unsigned long timeout_jiffies;
  84. struct tasklet_struct finish_tasklet;
  85. struct timer_list timer;
  86. struct mmc_request *req;
  87. wait_queue_head_t notify;
  88. size_t written_blocks;
  89. size_t buffer_size;
  90. size_t buffer_pos;
  91. };
  92. static char* tifm_sd_data_buffer(struct mmc_data *data)
  93. {
  94. return page_address(data->sg->page) + data->sg->offset;
  95. }
  96. static int tifm_sd_transfer_data(struct tifm_dev *sock, struct tifm_sd *host,
  97. unsigned int host_status)
  98. {
  99. struct mmc_command *cmd = host->req->cmd;
  100. unsigned int t_val = 0, cnt = 0;
  101. char *buffer;
  102. if (host_status & TIFM_MMCSD_BRS) {
  103. /* in non-dma rx mode BRS fires when fifo is still not empty */
  104. if (no_dma && (cmd->data->flags & MMC_DATA_READ)) {
  105. buffer = tifm_sd_data_buffer(host->req->data);
  106. while (host->buffer_size > host->buffer_pos) {
  107. t_val = readl(sock->addr + SOCK_MMCSD_DATA);
  108. buffer[host->buffer_pos++] = t_val & 0xff;
  109. buffer[host->buffer_pos++] =
  110. (t_val >> 8) & 0xff;
  111. }
  112. }
  113. return 1;
  114. } else if (no_dma) {
  115. buffer = tifm_sd_data_buffer(host->req->data);
  116. if ((cmd->data->flags & MMC_DATA_READ) &&
  117. (host_status & TIFM_MMCSD_AF)) {
  118. for (cnt = 0; cnt < TIFM_MMCSD_FIFO_SIZE; cnt++) {
  119. t_val = readl(sock->addr + SOCK_MMCSD_DATA);
  120. if (host->buffer_size > host->buffer_pos) {
  121. buffer[host->buffer_pos++] =
  122. t_val & 0xff;
  123. buffer[host->buffer_pos++] =
  124. (t_val >> 8) & 0xff;
  125. }
  126. }
  127. } else if ((cmd->data->flags & MMC_DATA_WRITE)
  128. && (host_status & TIFM_MMCSD_AE)) {
  129. for (cnt = 0; cnt < TIFM_MMCSD_FIFO_SIZE; cnt++) {
  130. if (host->buffer_size > host->buffer_pos) {
  131. t_val = buffer[host->buffer_pos++]
  132. & 0x00ff;
  133. t_val |= ((buffer[host->buffer_pos++])
  134. << 8) & 0xff00;
  135. writel(t_val,
  136. sock->addr + SOCK_MMCSD_DATA);
  137. }
  138. }
  139. }
  140. }
  141. return 0;
  142. }
  143. static unsigned int tifm_sd_op_flags(struct mmc_command *cmd)
  144. {
  145. unsigned int rc = 0;
  146. switch (mmc_resp_type(cmd)) {
  147. case MMC_RSP_NONE:
  148. rc |= TIFM_MMCSD_RSP_R0;
  149. break;
  150. case MMC_RSP_R1B:
  151. rc |= TIFM_MMCSD_RSP_BUSY; // deliberate fall-through
  152. case MMC_RSP_R1:
  153. rc |= TIFM_MMCSD_RSP_R1;
  154. break;
  155. case MMC_RSP_R2:
  156. rc |= TIFM_MMCSD_RSP_R2;
  157. break;
  158. case MMC_RSP_R3:
  159. rc |= TIFM_MMCSD_RSP_R3;
  160. break;
  161. default:
  162. BUG();
  163. }
  164. switch (mmc_cmd_type(cmd)) {
  165. case MMC_CMD_BC:
  166. rc |= TIFM_MMCSD_CMD_BC;
  167. break;
  168. case MMC_CMD_BCR:
  169. rc |= TIFM_MMCSD_CMD_BCR;
  170. break;
  171. case MMC_CMD_AC:
  172. rc |= TIFM_MMCSD_CMD_AC;
  173. break;
  174. case MMC_CMD_ADTC:
  175. rc |= TIFM_MMCSD_CMD_ADTC;
  176. break;
  177. default:
  178. BUG();
  179. }
  180. return rc;
  181. }
  182. static void tifm_sd_exec(struct tifm_sd *host, struct mmc_command *cmd)
  183. {
  184. struct tifm_dev *sock = host->dev;
  185. unsigned int cmd_mask = tifm_sd_op_flags(cmd) |
  186. (host->flags & OPENDRAIN);
  187. if (cmd->data && (cmd->data->flags & MMC_DATA_READ))
  188. cmd_mask |= TIFM_MMCSD_READ;
  189. dev_dbg(&sock->dev, "executing opcode 0x%x, arg: 0x%x, mask: 0x%x\n",
  190. cmd->opcode, cmd->arg, cmd_mask);
  191. writel((cmd->arg >> 16) & 0xffff, sock->addr + SOCK_MMCSD_ARG_HIGH);
  192. writel(cmd->arg & 0xffff, sock->addr + SOCK_MMCSD_ARG_LOW);
  193. writel(cmd->opcode | cmd_mask, sock->addr + SOCK_MMCSD_COMMAND);
  194. }
  195. static void tifm_sd_fetch_resp(struct mmc_command *cmd, struct tifm_dev *sock)
  196. {
  197. cmd->resp[0] = (readl(sock->addr + SOCK_MMCSD_RESPONSE + 0x1c) << 16)
  198. | readl(sock->addr + SOCK_MMCSD_RESPONSE + 0x18);
  199. cmd->resp[1] = (readl(sock->addr + SOCK_MMCSD_RESPONSE + 0x14) << 16)
  200. | readl(sock->addr + SOCK_MMCSD_RESPONSE + 0x10);
  201. cmd->resp[2] = (readl(sock->addr + SOCK_MMCSD_RESPONSE + 0x0c) << 16)
  202. | readl(sock->addr + SOCK_MMCSD_RESPONSE + 0x08);
  203. cmd->resp[3] = (readl(sock->addr + SOCK_MMCSD_RESPONSE + 0x04) << 16)
  204. | readl(sock->addr + SOCK_MMCSD_RESPONSE + 0x00);
  205. }
  206. static void tifm_sd_process_cmd(struct tifm_dev *sock, struct tifm_sd *host,
  207. unsigned int host_status)
  208. {
  209. struct mmc_command *cmd = host->req->cmd;
  210. change_state:
  211. switch (host->state) {
  212. case IDLE:
  213. return;
  214. case CMD:
  215. if (host_status & (TIFM_MMCSD_EOC | TIFM_MMCSD_CERR)) {
  216. tifm_sd_fetch_resp(cmd, sock);
  217. if (cmd->data) {
  218. host->state = BRS;
  219. } else {
  220. host->state = READY;
  221. }
  222. goto change_state;
  223. }
  224. break;
  225. case BRS:
  226. if (tifm_sd_transfer_data(sock, host, host_status)) {
  227. if (cmd->data->flags & MMC_DATA_WRITE) {
  228. host->state = CARD;
  229. } else {
  230. if (no_dma) {
  231. if (host->req->stop) {
  232. tifm_sd_exec(host, host->req->stop);
  233. host->state = SCMD;
  234. } else {
  235. host->state = READY;
  236. }
  237. } else {
  238. host->state = FIFO;
  239. }
  240. }
  241. goto change_state;
  242. }
  243. break;
  244. case SCMD:
  245. if (host_status & TIFM_MMCSD_EOC) {
  246. tifm_sd_fetch_resp(host->req->stop, sock);
  247. host->state = READY;
  248. goto change_state;
  249. }
  250. break;
  251. case CARD:
  252. dev_dbg(&sock->dev, "waiting for CARD, have %zd blocks\n",
  253. host->written_blocks);
  254. if (!(host->flags & CARD_BUSY)
  255. && (host->written_blocks == cmd->data->blocks)) {
  256. if (no_dma) {
  257. if (host->req->stop) {
  258. tifm_sd_exec(host, host->req->stop);
  259. host->state = SCMD;
  260. } else {
  261. host->state = READY;
  262. }
  263. } else {
  264. host->state = FIFO;
  265. }
  266. goto change_state;
  267. }
  268. break;
  269. case FIFO:
  270. if (host->flags & FIFO_RDY) {
  271. host->flags &= ~FIFO_RDY;
  272. if (host->req->stop) {
  273. tifm_sd_exec(host, host->req->stop);
  274. host->state = SCMD;
  275. } else {
  276. host->state = READY;
  277. }
  278. goto change_state;
  279. }
  280. break;
  281. case READY:
  282. tasklet_schedule(&host->finish_tasklet);
  283. return;
  284. }
  285. }
  286. /* Called from interrupt handler */
  287. static void tifm_sd_signal_irq(struct tifm_dev *sock,
  288. unsigned int sock_irq_status)
  289. {
  290. struct tifm_sd *host;
  291. unsigned int host_status = 0, fifo_status = 0;
  292. int error_code = 0;
  293. spin_lock(&sock->lock);
  294. host = mmc_priv((struct mmc_host*)tifm_get_drvdata(sock));
  295. if (sock_irq_status & FIFO_EVENT) {
  296. fifo_status = readl(sock->addr + SOCK_DMA_FIFO_STATUS);
  297. writel(fifo_status, sock->addr + SOCK_DMA_FIFO_STATUS);
  298. host->flags |= fifo_status & FIFO_RDY;
  299. }
  300. if (sock_irq_status & CARD_EVENT) {
  301. host_status = readl(sock->addr + SOCK_MMCSD_STATUS);
  302. writel(host_status, sock->addr + SOCK_MMCSD_STATUS);
  303. if (!host->req)
  304. goto done;
  305. if (host_status & TIFM_MMCSD_ERRMASK) {
  306. if (host_status & (TIFM_MMCSD_CTO | TIFM_MMCSD_DTO))
  307. error_code = MMC_ERR_TIMEOUT;
  308. else if (host_status
  309. & (TIFM_MMCSD_CCRC | TIFM_MMCSD_DCRC))
  310. error_code = MMC_ERR_BADCRC;
  311. writel(TIFM_FIFO_INT_SETALL,
  312. sock->addr + SOCK_DMA_FIFO_INT_ENABLE_CLEAR);
  313. writel(TIFM_DMA_RESET, sock->addr + SOCK_DMA_CONTROL);
  314. if (host->req->stop) {
  315. if (host->state == SCMD) {
  316. host->req->stop->error = error_code;
  317. } else if (host->state == BRS
  318. || host->state == CARD
  319. || host->state == FIFO) {
  320. host->req->cmd->error = error_code;
  321. tifm_sd_exec(host, host->req->stop);
  322. host->state = SCMD;
  323. goto done;
  324. } else {
  325. host->req->cmd->error = error_code;
  326. }
  327. } else {
  328. host->req->cmd->error = error_code;
  329. }
  330. host->state = READY;
  331. }
  332. if (host_status & TIFM_MMCSD_CB)
  333. host->flags |= CARD_BUSY;
  334. if ((host_status & TIFM_MMCSD_EOFB)
  335. && (host->flags & CARD_BUSY)) {
  336. host->written_blocks++;
  337. host->flags &= ~CARD_BUSY;
  338. }
  339. }
  340. if (host->req)
  341. tifm_sd_process_cmd(sock, host, host_status);
  342. done:
  343. dev_dbg(&sock->dev, "host_status %x, fifo_status %x\n",
  344. host_status, fifo_status);
  345. spin_unlock(&sock->lock);
  346. }
  347. static void tifm_sd_prepare_data(struct tifm_sd *host, struct mmc_command *cmd)
  348. {
  349. struct tifm_dev *sock = host->dev;
  350. unsigned int dest_cnt;
  351. /* DMA style IO */
  352. dev_dbg(&sock->dev, "setting dma for %d blocks\n",
  353. cmd->data->blocks);
  354. writel(TIFM_FIFO_INT_SETALL,
  355. sock->addr + SOCK_DMA_FIFO_INT_ENABLE_CLEAR);
  356. writel(ilog2(cmd->data->blksz) - 2,
  357. sock->addr + SOCK_FIFO_PAGE_SIZE);
  358. writel(TIFM_FIFO_ENABLE, sock->addr + SOCK_FIFO_CONTROL);
  359. writel(TIFM_FIFO_INTMASK, sock->addr + SOCK_DMA_FIFO_INT_ENABLE_SET);
  360. dest_cnt = (cmd->data->blocks) << 8;
  361. writel(sg_dma_address(cmd->data->sg), sock->addr + SOCK_DMA_ADDRESS);
  362. writel(cmd->data->blocks - 1, sock->addr + SOCK_MMCSD_NUM_BLOCKS);
  363. writel(cmd->data->blksz - 1, sock->addr + SOCK_MMCSD_BLOCK_LEN);
  364. if (cmd->data->flags & MMC_DATA_WRITE) {
  365. writel(TIFM_MMCSD_TXDE, sock->addr + SOCK_MMCSD_BUFFER_CONFIG);
  366. writel(dest_cnt | TIFM_DMA_TX | TIFM_DMA_EN,
  367. sock->addr + SOCK_DMA_CONTROL);
  368. } else {
  369. writel(TIFM_MMCSD_RXDE, sock->addr + SOCK_MMCSD_BUFFER_CONFIG);
  370. writel(dest_cnt | TIFM_DMA_EN, sock->addr + SOCK_DMA_CONTROL);
  371. }
  372. }
  373. static void tifm_sd_set_data_timeout(struct tifm_sd *host,
  374. struct mmc_data *data)
  375. {
  376. struct tifm_dev *sock = host->dev;
  377. unsigned int data_timeout = data->timeout_clks;
  378. if (fixed_timeout)
  379. return;
  380. data_timeout += data->timeout_ns /
  381. ((1000000000UL / host->clk_freq) * host->clk_div);
  382. if (data_timeout < 0xffff) {
  383. writel(data_timeout, sock->addr + SOCK_MMCSD_DATA_TO);
  384. writel((~TIFM_MMCSD_DPE)
  385. & readl(sock->addr + SOCK_MMCSD_SDIO_MODE_CONFIG),
  386. sock->addr + SOCK_MMCSD_SDIO_MODE_CONFIG);
  387. } else {
  388. data_timeout = (data_timeout >> 10) + 1;
  389. if (data_timeout > 0xffff)
  390. data_timeout = 0; /* set to unlimited */
  391. writel(data_timeout, sock->addr + SOCK_MMCSD_DATA_TO);
  392. writel(TIFM_MMCSD_DPE
  393. | readl(sock->addr + SOCK_MMCSD_SDIO_MODE_CONFIG),
  394. sock->addr + SOCK_MMCSD_SDIO_MODE_CONFIG);
  395. }
  396. }
  397. static void tifm_sd_request(struct mmc_host *mmc, struct mmc_request *mrq)
  398. {
  399. struct tifm_sd *host = mmc_priv(mmc);
  400. struct tifm_dev *sock = host->dev;
  401. unsigned long flags;
  402. int sg_count = 0;
  403. struct mmc_data *r_data = mrq->cmd->data;
  404. spin_lock_irqsave(&sock->lock, flags);
  405. if (host->flags & EJECT) {
  406. spin_unlock_irqrestore(&sock->lock, flags);
  407. goto err_out;
  408. }
  409. if (host->req) {
  410. printk(KERN_ERR DRIVER_NAME ": unfinished request detected\n");
  411. spin_unlock_irqrestore(&sock->lock, flags);
  412. goto err_out;
  413. }
  414. if (r_data) {
  415. tifm_sd_set_data_timeout(host, r_data);
  416. sg_count = tifm_map_sg(sock, r_data->sg, r_data->sg_len,
  417. mrq->cmd->flags & MMC_DATA_WRITE
  418. ? PCI_DMA_TODEVICE : PCI_DMA_FROMDEVICE);
  419. if (sg_count != 1) {
  420. printk(KERN_ERR DRIVER_NAME
  421. ": scatterlist map failed\n");
  422. spin_unlock_irqrestore(&sock->lock, flags);
  423. goto err_out;
  424. }
  425. host->written_blocks = 0;
  426. host->flags &= ~CARD_BUSY;
  427. tifm_sd_prepare_data(host, mrq->cmd);
  428. }
  429. host->req = mrq;
  430. mod_timer(&host->timer, jiffies + host->timeout_jiffies);
  431. host->state = CMD;
  432. writel(TIFM_CTRL_LED | readl(sock->addr + SOCK_CONTROL),
  433. sock->addr + SOCK_CONTROL);
  434. tifm_sd_exec(host, mrq->cmd);
  435. spin_unlock_irqrestore(&sock->lock, flags);
  436. return;
  437. err_out:
  438. if (sg_count > 0)
  439. tifm_unmap_sg(sock, r_data->sg, r_data->sg_len,
  440. (r_data->flags & MMC_DATA_WRITE)
  441. ? PCI_DMA_TODEVICE : PCI_DMA_FROMDEVICE);
  442. mrq->cmd->error = MMC_ERR_TIMEOUT;
  443. mmc_request_done(mmc, mrq);
  444. }
  445. static void tifm_sd_end_cmd(unsigned long data)
  446. {
  447. struct tifm_sd *host = (struct tifm_sd*)data;
  448. struct tifm_dev *sock = host->dev;
  449. struct mmc_host *mmc = tifm_get_drvdata(sock);
  450. struct mmc_request *mrq;
  451. struct mmc_data *r_data = NULL;
  452. unsigned long flags;
  453. spin_lock_irqsave(&sock->lock, flags);
  454. del_timer(&host->timer);
  455. mrq = host->req;
  456. host->req = NULL;
  457. host->state = IDLE;
  458. if (!mrq) {
  459. printk(KERN_ERR DRIVER_NAME ": no request to complete?\n");
  460. spin_unlock_irqrestore(&sock->lock, flags);
  461. return;
  462. }
  463. r_data = mrq->cmd->data;
  464. if (r_data) {
  465. if (r_data->flags & MMC_DATA_WRITE) {
  466. r_data->bytes_xfered = host->written_blocks
  467. * r_data->blksz;
  468. } else {
  469. r_data->bytes_xfered = r_data->blocks -
  470. readl(sock->addr + SOCK_MMCSD_NUM_BLOCKS) - 1;
  471. r_data->bytes_xfered *= r_data->blksz;
  472. r_data->bytes_xfered += r_data->blksz -
  473. readl(sock->addr + SOCK_MMCSD_BLOCK_LEN) + 1;
  474. }
  475. tifm_unmap_sg(sock, r_data->sg, r_data->sg_len,
  476. (r_data->flags & MMC_DATA_WRITE)
  477. ? PCI_DMA_TODEVICE : PCI_DMA_FROMDEVICE);
  478. }
  479. writel((~TIFM_CTRL_LED) & readl(sock->addr + SOCK_CONTROL),
  480. sock->addr + SOCK_CONTROL);
  481. spin_unlock_irqrestore(&sock->lock, flags);
  482. mmc_request_done(mmc, mrq);
  483. }
  484. static void tifm_sd_request_nodma(struct mmc_host *mmc, struct mmc_request *mrq)
  485. {
  486. struct tifm_sd *host = mmc_priv(mmc);
  487. struct tifm_dev *sock = host->dev;
  488. unsigned long flags;
  489. struct mmc_data *r_data = mrq->cmd->data;
  490. spin_lock_irqsave(&sock->lock, flags);
  491. if (host->flags & EJECT) {
  492. spin_unlock_irqrestore(&sock->lock, flags);
  493. goto err_out;
  494. }
  495. if (host->req) {
  496. printk(KERN_ERR DRIVER_NAME ": unfinished request detected\n");
  497. spin_unlock_irqrestore(&sock->lock, flags);
  498. goto err_out;
  499. }
  500. if (r_data) {
  501. tifm_sd_set_data_timeout(host, r_data);
  502. host->buffer_size = mrq->cmd->data->blocks
  503. * mrq->cmd->data->blksz;
  504. writel(TIFM_MMCSD_BUFINT
  505. | readl(sock->addr + SOCK_MMCSD_INT_ENABLE),
  506. sock->addr + SOCK_MMCSD_INT_ENABLE);
  507. writel(((TIFM_MMCSD_FIFO_SIZE - 1) << 8)
  508. | (TIFM_MMCSD_FIFO_SIZE - 1),
  509. sock->addr + SOCK_MMCSD_BUFFER_CONFIG);
  510. host->written_blocks = 0;
  511. host->flags &= ~CARD_BUSY;
  512. host->buffer_pos = 0;
  513. writel(r_data->blocks - 1, sock->addr + SOCK_MMCSD_NUM_BLOCKS);
  514. writel(r_data->blksz - 1, sock->addr + SOCK_MMCSD_BLOCK_LEN);
  515. }
  516. host->req = mrq;
  517. mod_timer(&host->timer, jiffies + host->timeout_jiffies);
  518. host->state = CMD;
  519. writel(TIFM_CTRL_LED | readl(sock->addr + SOCK_CONTROL),
  520. sock->addr + SOCK_CONTROL);
  521. tifm_sd_exec(host, mrq->cmd);
  522. spin_unlock_irqrestore(&sock->lock, flags);
  523. return;
  524. err_out:
  525. mrq->cmd->error = MMC_ERR_TIMEOUT;
  526. mmc_request_done(mmc, mrq);
  527. }
  528. static void tifm_sd_end_cmd_nodma(unsigned long data)
  529. {
  530. struct tifm_sd *host = (struct tifm_sd*)data;
  531. struct tifm_dev *sock = host->dev;
  532. struct mmc_host *mmc = tifm_get_drvdata(sock);
  533. struct mmc_request *mrq;
  534. struct mmc_data *r_data = NULL;
  535. unsigned long flags;
  536. spin_lock_irqsave(&sock->lock, flags);
  537. del_timer(&host->timer);
  538. mrq = host->req;
  539. host->req = NULL;
  540. host->state = IDLE;
  541. if (!mrq) {
  542. printk(KERN_ERR DRIVER_NAME ": no request to complete?\n");
  543. spin_unlock_irqrestore(&sock->lock, flags);
  544. return;
  545. }
  546. r_data = mrq->cmd->data;
  547. if (r_data) {
  548. writel((~TIFM_MMCSD_BUFINT) &
  549. readl(sock->addr + SOCK_MMCSD_INT_ENABLE),
  550. sock->addr + SOCK_MMCSD_INT_ENABLE);
  551. if (r_data->flags & MMC_DATA_WRITE) {
  552. r_data->bytes_xfered = host->written_blocks
  553. * r_data->blksz;
  554. } else {
  555. r_data->bytes_xfered = r_data->blocks -
  556. readl(sock->addr + SOCK_MMCSD_NUM_BLOCKS) - 1;
  557. r_data->bytes_xfered *= r_data->blksz;
  558. r_data->bytes_xfered += r_data->blksz -
  559. readl(sock->addr + SOCK_MMCSD_BLOCK_LEN) + 1;
  560. }
  561. host->buffer_pos = 0;
  562. host->buffer_size = 0;
  563. }
  564. writel((~TIFM_CTRL_LED) & readl(sock->addr + SOCK_CONTROL),
  565. sock->addr + SOCK_CONTROL);
  566. spin_unlock_irqrestore(&sock->lock, flags);
  567. mmc_request_done(mmc, mrq);
  568. }
  569. static void tifm_sd_terminate(struct tifm_sd *host)
  570. {
  571. struct tifm_dev *sock = host->dev;
  572. unsigned long flags;
  573. writel(0, sock->addr + SOCK_MMCSD_INT_ENABLE);
  574. mmiowb();
  575. spin_lock_irqsave(&sock->lock, flags);
  576. host->flags |= EJECT;
  577. if (host->req) {
  578. writel(TIFM_FIFO_INT_SETALL,
  579. sock->addr + SOCK_DMA_FIFO_INT_ENABLE_CLEAR);
  580. writel(0, sock->addr + SOCK_DMA_FIFO_INT_ENABLE_SET);
  581. tasklet_schedule(&host->finish_tasklet);
  582. }
  583. spin_unlock_irqrestore(&sock->lock, flags);
  584. }
  585. static void tifm_sd_abort(unsigned long data)
  586. {
  587. struct tifm_sd *host = (struct tifm_sd*)data;
  588. printk(KERN_ERR DRIVER_NAME
  589. ": card failed to respond for a long period of time");
  590. tifm_sd_terminate(host);
  591. tifm_eject(host->dev);
  592. }
  593. static void tifm_sd_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  594. {
  595. struct tifm_sd *host = mmc_priv(mmc);
  596. struct tifm_dev *sock = host->dev;
  597. unsigned int clk_div1, clk_div2;
  598. unsigned long flags;
  599. spin_lock_irqsave(&sock->lock, flags);
  600. dev_dbg(&sock->dev, "Setting bus width %d, power %d\n", ios->bus_width,
  601. ios->power_mode);
  602. if (ios->bus_width == MMC_BUS_WIDTH_4) {
  603. writel(TIFM_MMCSD_4BBUS | readl(sock->addr + SOCK_MMCSD_CONFIG),
  604. sock->addr + SOCK_MMCSD_CONFIG);
  605. } else {
  606. writel((~TIFM_MMCSD_4BBUS)
  607. & readl(sock->addr + SOCK_MMCSD_CONFIG),
  608. sock->addr + SOCK_MMCSD_CONFIG);
  609. }
  610. if (ios->clock) {
  611. clk_div1 = 20000000 / ios->clock;
  612. if (!clk_div1)
  613. clk_div1 = 1;
  614. clk_div2 = 24000000 / ios->clock;
  615. if (!clk_div2)
  616. clk_div2 = 1;
  617. if ((20000000 / clk_div1) > ios->clock)
  618. clk_div1++;
  619. if ((24000000 / clk_div2) > ios->clock)
  620. clk_div2++;
  621. if ((20000000 / clk_div1) > (24000000 / clk_div2)) {
  622. host->clk_freq = 20000000;
  623. host->clk_div = clk_div1;
  624. writel((~TIFM_CTRL_FAST_CLK)
  625. & readl(sock->addr + SOCK_CONTROL),
  626. sock->addr + SOCK_CONTROL);
  627. } else {
  628. host->clk_freq = 24000000;
  629. host->clk_div = clk_div2;
  630. writel(TIFM_CTRL_FAST_CLK
  631. | readl(sock->addr + SOCK_CONTROL),
  632. sock->addr + SOCK_CONTROL);
  633. }
  634. } else {
  635. host->clk_div = 0;
  636. }
  637. host->clk_div &= TIFM_MMCSD_CLKMASK;
  638. writel(host->clk_div
  639. | ((~TIFM_MMCSD_CLKMASK)
  640. & readl(sock->addr + SOCK_MMCSD_CONFIG)),
  641. sock->addr + SOCK_MMCSD_CONFIG);
  642. if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
  643. host->flags |= OPENDRAIN;
  644. else
  645. host->flags &= ~OPENDRAIN;
  646. /* chip_select : maybe later */
  647. //vdd
  648. //power is set before probe / after remove
  649. //I believe, power_off when already marked for eject is sufficient to
  650. // allow removal.
  651. if ((host->flags & EJECT) && ios->power_mode == MMC_POWER_OFF) {
  652. host->flags |= EJECT_DONE;
  653. wake_up_all(&host->notify);
  654. }
  655. spin_unlock_irqrestore(&sock->lock, flags);
  656. }
  657. static int tifm_sd_ro(struct mmc_host *mmc)
  658. {
  659. int rc;
  660. struct tifm_sd *host = mmc_priv(mmc);
  661. struct tifm_dev *sock = host->dev;
  662. unsigned long flags;
  663. spin_lock_irqsave(&sock->lock, flags);
  664. host->flags |= (CARD_RO & readl(sock->addr + SOCK_PRESENT_STATE));
  665. rc = (host->flags & CARD_RO) ? 1 : 0;
  666. spin_unlock_irqrestore(&sock->lock, flags);
  667. return rc;
  668. }
  669. static struct mmc_host_ops tifm_sd_ops = {
  670. .request = tifm_sd_request,
  671. .set_ios = tifm_sd_ios,
  672. .get_ro = tifm_sd_ro
  673. };
  674. static int tifm_sd_initialize_host(struct tifm_sd *host)
  675. {
  676. int rc;
  677. unsigned int host_status = 0;
  678. struct tifm_dev *sock = host->dev;
  679. writel(0, sock->addr + SOCK_MMCSD_INT_ENABLE);
  680. mmiowb();
  681. host->clk_div = 61;
  682. host->clk_freq = 20000000;
  683. writel(TIFM_MMCSD_RESET, sock->addr + SOCK_MMCSD_SYSTEM_CONTROL);
  684. writel(host->clk_div | TIFM_MMCSD_POWER,
  685. sock->addr + SOCK_MMCSD_CONFIG);
  686. /* wait up to 0.51 sec for reset */
  687. for (rc = 2; rc <= 256; rc <<= 1) {
  688. if (1 & readl(sock->addr + SOCK_MMCSD_SYSTEM_STATUS)) {
  689. rc = 0;
  690. break;
  691. }
  692. msleep(rc);
  693. }
  694. if (rc) {
  695. printk(KERN_ERR DRIVER_NAME
  696. ": controller failed to reset\n");
  697. return -ENODEV;
  698. }
  699. writel(0, sock->addr + SOCK_MMCSD_NUM_BLOCKS);
  700. writel(host->clk_div | TIFM_MMCSD_POWER,
  701. sock->addr + SOCK_MMCSD_CONFIG);
  702. writel(TIFM_MMCSD_RXDE, sock->addr + SOCK_MMCSD_BUFFER_CONFIG);
  703. // command timeout fixed to 64 clocks for now
  704. writel(64, sock->addr + SOCK_MMCSD_COMMAND_TO);
  705. writel(TIFM_MMCSD_INAB, sock->addr + SOCK_MMCSD_COMMAND);
  706. /* INAB should take much less than reset */
  707. for (rc = 1; rc <= 16; rc <<= 1) {
  708. host_status = readl(sock->addr + SOCK_MMCSD_STATUS);
  709. writel(host_status, sock->addr + SOCK_MMCSD_STATUS);
  710. if (!(host_status & TIFM_MMCSD_ERRMASK)
  711. && (host_status & TIFM_MMCSD_EOC)) {
  712. rc = 0;
  713. break;
  714. }
  715. msleep(rc);
  716. }
  717. if (rc) {
  718. printk(KERN_ERR DRIVER_NAME
  719. ": card not ready - probe failed on initialization\n");
  720. return -ENODEV;
  721. }
  722. writel(TIFM_MMCSD_DATAMASK | TIFM_MMCSD_ERRMASK,
  723. sock->addr + SOCK_MMCSD_INT_ENABLE);
  724. mmiowb();
  725. return 0;
  726. }
  727. static int tifm_sd_probe(struct tifm_dev *sock)
  728. {
  729. struct mmc_host *mmc;
  730. struct tifm_sd *host;
  731. int rc = -EIO;
  732. if (!(TIFM_SOCK_STATE_OCCUPIED
  733. & readl(sock->addr + SOCK_PRESENT_STATE))) {
  734. printk(KERN_WARNING DRIVER_NAME ": card gone, unexpectedly\n");
  735. return rc;
  736. }
  737. mmc = mmc_alloc_host(sizeof(struct tifm_sd), &sock->dev);
  738. if (!mmc)
  739. return -ENOMEM;
  740. host = mmc_priv(mmc);
  741. tifm_set_drvdata(sock, mmc);
  742. host->dev = sock;
  743. host->timeout_jiffies = msecs_to_jiffies(1000);
  744. init_waitqueue_head(&host->notify);
  745. tasklet_init(&host->finish_tasklet,
  746. no_dma ? tifm_sd_end_cmd_nodma : tifm_sd_end_cmd,
  747. (unsigned long)host);
  748. setup_timer(&host->timer, tifm_sd_abort, (unsigned long)host);
  749. tifm_sd_ops.request = no_dma ? tifm_sd_request_nodma : tifm_sd_request;
  750. mmc->ops = &tifm_sd_ops;
  751. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  752. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_MULTIWRITE;
  753. mmc->f_min = 20000000 / 60;
  754. mmc->f_max = 24000000;
  755. mmc->max_hw_segs = 1;
  756. mmc->max_phys_segs = 1;
  757. // limited by DMA counter - it's safer to stick with
  758. // block counter has 11 bits though
  759. mmc->max_blk_count = 256;
  760. // 2k maximum hw block length
  761. mmc->max_blk_size = 2048;
  762. mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
  763. mmc->max_seg_size = mmc->max_req_size;
  764. sock->signal_irq = tifm_sd_signal_irq;
  765. rc = tifm_sd_initialize_host(host);
  766. if (!rc)
  767. rc = mmc_add_host(mmc);
  768. if (rc)
  769. goto out_free_mmc;
  770. return 0;
  771. out_free_mmc:
  772. mmc_free_host(mmc);
  773. return rc;
  774. }
  775. static void tifm_sd_remove(struct tifm_dev *sock)
  776. {
  777. struct mmc_host *mmc = tifm_get_drvdata(sock);
  778. struct tifm_sd *host = mmc_priv(mmc);
  779. del_timer_sync(&host->timer);
  780. tifm_sd_terminate(host);
  781. wait_event_timeout(host->notify, host->flags & EJECT_DONE,
  782. host->timeout_jiffies);
  783. tasklet_kill(&host->finish_tasklet);
  784. mmc_remove_host(mmc);
  785. /* The meaning of the bit majority in this constant is unknown. */
  786. writel(0xfff8 & readl(sock->addr + SOCK_CONTROL),
  787. sock->addr + SOCK_CONTROL);
  788. tifm_set_drvdata(sock, NULL);
  789. mmc_free_host(mmc);
  790. }
  791. #ifdef CONFIG_PM
  792. static int tifm_sd_suspend(struct tifm_dev *sock, pm_message_t state)
  793. {
  794. struct mmc_host *mmc = tifm_get_drvdata(sock);
  795. int rc;
  796. rc = mmc_suspend_host(mmc, state);
  797. /* The meaning of the bit majority in this constant is unknown. */
  798. writel(0xfff8 & readl(sock->addr + SOCK_CONTROL),
  799. sock->addr + SOCK_CONTROL);
  800. return rc;
  801. }
  802. static int tifm_sd_resume(struct tifm_dev *sock)
  803. {
  804. struct mmc_host *mmc = tifm_get_drvdata(sock);
  805. struct tifm_sd *host = mmc_priv(mmc);
  806. if (sock->media_id != FM_SD
  807. || tifm_sd_initialize_host(host)) {
  808. tifm_eject(sock);
  809. return 0;
  810. } else {
  811. return mmc_resume_host(mmc);
  812. }
  813. }
  814. #else
  815. #define tifm_sd_suspend NULL
  816. #define tifm_sd_resume NULL
  817. #endif /* CONFIG_PM */
  818. static tifm_media_id tifm_sd_id_tbl[] = {
  819. FM_SD, 0
  820. };
  821. static struct tifm_driver tifm_sd_driver = {
  822. .driver = {
  823. .name = DRIVER_NAME,
  824. .owner = THIS_MODULE
  825. },
  826. .id_table = tifm_sd_id_tbl,
  827. .probe = tifm_sd_probe,
  828. .remove = tifm_sd_remove,
  829. .suspend = tifm_sd_suspend,
  830. .resume = tifm_sd_resume
  831. };
  832. static int __init tifm_sd_init(void)
  833. {
  834. return tifm_register_driver(&tifm_sd_driver);
  835. }
  836. static void __exit tifm_sd_exit(void)
  837. {
  838. tifm_unregister_driver(&tifm_sd_driver);
  839. }
  840. MODULE_AUTHOR("Alex Dubov");
  841. MODULE_DESCRIPTION("TI FlashMedia SD driver");
  842. MODULE_LICENSE("GPL");
  843. MODULE_DEVICE_TABLE(tifm, tifm_sd_id_tbl);
  844. MODULE_VERSION(DRIVER_VERSION);
  845. module_init(tifm_sd_init);
  846. module_exit(tifm_sd_exit);