sdhci.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543
  1. /*
  2. * linux/drivers/mmc/sdhci.c - Secure Digital Host Controller Interface driver
  3. *
  4. * Copyright (C) 2005-2006 Pierre Ossman, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or (at
  9. * your option) any later version.
  10. */
  11. #include <linux/delay.h>
  12. #include <linux/highmem.h>
  13. #include <linux/pci.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/mmc/host.h>
  16. #include <linux/mmc/protocol.h>
  17. #include <asm/scatterlist.h>
  18. #include "sdhci.h"
  19. #define DRIVER_NAME "sdhci"
  20. #define DBG(f, x...) \
  21. pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
  22. static unsigned int debug_nodma = 0;
  23. static unsigned int debug_forcedma = 0;
  24. static unsigned int debug_quirks = 0;
  25. #define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
  26. #define SDHCI_QUIRK_FORCE_DMA (1<<1)
  27. /* Controller doesn't like some resets when there is no card inserted. */
  28. #define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
  29. #define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
  30. static const struct pci_device_id pci_ids[] __devinitdata = {
  31. {
  32. .vendor = PCI_VENDOR_ID_RICOH,
  33. .device = PCI_DEVICE_ID_RICOH_R5C822,
  34. .subvendor = PCI_VENDOR_ID_IBM,
  35. .subdevice = PCI_ANY_ID,
  36. .driver_data = SDHCI_QUIRK_CLOCK_BEFORE_RESET |
  37. SDHCI_QUIRK_FORCE_DMA,
  38. },
  39. {
  40. .vendor = PCI_VENDOR_ID_RICOH,
  41. .device = PCI_DEVICE_ID_RICOH_R5C822,
  42. .subvendor = PCI_ANY_ID,
  43. .subdevice = PCI_ANY_ID,
  44. .driver_data = SDHCI_QUIRK_FORCE_DMA |
  45. SDHCI_QUIRK_NO_CARD_NO_RESET,
  46. },
  47. {
  48. .vendor = PCI_VENDOR_ID_TI,
  49. .device = PCI_DEVICE_ID_TI_XX21_XX11_SD,
  50. .subvendor = PCI_ANY_ID,
  51. .subdevice = PCI_ANY_ID,
  52. .driver_data = SDHCI_QUIRK_FORCE_DMA,
  53. },
  54. {
  55. .vendor = PCI_VENDOR_ID_ENE,
  56. .device = PCI_DEVICE_ID_ENE_CB712_SD,
  57. .subvendor = PCI_ANY_ID,
  58. .subdevice = PCI_ANY_ID,
  59. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE,
  60. },
  61. { /* Generic SD host controller */
  62. PCI_DEVICE_CLASS((PCI_CLASS_SYSTEM_SDHCI << 8), 0xFFFF00)
  63. },
  64. { /* end: all zeroes */ },
  65. };
  66. MODULE_DEVICE_TABLE(pci, pci_ids);
  67. static void sdhci_prepare_data(struct sdhci_host *, struct mmc_data *);
  68. static void sdhci_finish_data(struct sdhci_host *);
  69. static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
  70. static void sdhci_finish_command(struct sdhci_host *);
  71. static void sdhci_dumpregs(struct sdhci_host *host)
  72. {
  73. printk(KERN_DEBUG DRIVER_NAME ": ============== REGISTER DUMP ==============\n");
  74. printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
  75. readl(host->ioaddr + SDHCI_DMA_ADDRESS),
  76. readw(host->ioaddr + SDHCI_HOST_VERSION));
  77. printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
  78. readw(host->ioaddr + SDHCI_BLOCK_SIZE),
  79. readw(host->ioaddr + SDHCI_BLOCK_COUNT));
  80. printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
  81. readl(host->ioaddr + SDHCI_ARGUMENT),
  82. readw(host->ioaddr + SDHCI_TRANSFER_MODE));
  83. printk(KERN_DEBUG DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
  84. readl(host->ioaddr + SDHCI_PRESENT_STATE),
  85. readb(host->ioaddr + SDHCI_HOST_CONTROL));
  86. printk(KERN_DEBUG DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
  87. readb(host->ioaddr + SDHCI_POWER_CONTROL),
  88. readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL));
  89. printk(KERN_DEBUG DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
  90. readb(host->ioaddr + SDHCI_WALK_UP_CONTROL),
  91. readw(host->ioaddr + SDHCI_CLOCK_CONTROL));
  92. printk(KERN_DEBUG DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
  93. readb(host->ioaddr + SDHCI_TIMEOUT_CONTROL),
  94. readl(host->ioaddr + SDHCI_INT_STATUS));
  95. printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
  96. readl(host->ioaddr + SDHCI_INT_ENABLE),
  97. readl(host->ioaddr + SDHCI_SIGNAL_ENABLE));
  98. printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
  99. readw(host->ioaddr + SDHCI_ACMD12_ERR),
  100. readw(host->ioaddr + SDHCI_SLOT_INT_STATUS));
  101. printk(KERN_DEBUG DRIVER_NAME ": Caps: 0x%08x | Max curr: 0x%08x\n",
  102. readl(host->ioaddr + SDHCI_CAPABILITIES),
  103. readl(host->ioaddr + SDHCI_MAX_CURRENT));
  104. printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
  105. }
  106. /*****************************************************************************\
  107. * *
  108. * Low level functions *
  109. * *
  110. \*****************************************************************************/
  111. static void sdhci_reset(struct sdhci_host *host, u8 mask)
  112. {
  113. unsigned long timeout;
  114. if (host->chip->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
  115. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
  116. SDHCI_CARD_PRESENT))
  117. return;
  118. }
  119. writeb(mask, host->ioaddr + SDHCI_SOFTWARE_RESET);
  120. if (mask & SDHCI_RESET_ALL)
  121. host->clock = 0;
  122. /* Wait max 100 ms */
  123. timeout = 100;
  124. /* hw clears the bit when it's done */
  125. while (readb(host->ioaddr + SDHCI_SOFTWARE_RESET) & mask) {
  126. if (timeout == 0) {
  127. printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
  128. mmc_hostname(host->mmc), (int)mask);
  129. sdhci_dumpregs(host);
  130. return;
  131. }
  132. timeout--;
  133. mdelay(1);
  134. }
  135. }
  136. static void sdhci_init(struct sdhci_host *host)
  137. {
  138. u32 intmask;
  139. sdhci_reset(host, SDHCI_RESET_ALL);
  140. intmask = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
  141. SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
  142. SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
  143. SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT |
  144. SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL |
  145. SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE;
  146. writel(intmask, host->ioaddr + SDHCI_INT_ENABLE);
  147. writel(intmask, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  148. }
  149. static void sdhci_activate_led(struct sdhci_host *host)
  150. {
  151. u8 ctrl;
  152. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  153. ctrl |= SDHCI_CTRL_LED;
  154. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  155. }
  156. static void sdhci_deactivate_led(struct sdhci_host *host)
  157. {
  158. u8 ctrl;
  159. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  160. ctrl &= ~SDHCI_CTRL_LED;
  161. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  162. }
  163. /*****************************************************************************\
  164. * *
  165. * Core functions *
  166. * *
  167. \*****************************************************************************/
  168. static inline char* sdhci_sg_to_buffer(struct sdhci_host* host)
  169. {
  170. return page_address(host->cur_sg->page) + host->cur_sg->offset;
  171. }
  172. static inline int sdhci_next_sg(struct sdhci_host* host)
  173. {
  174. /*
  175. * Skip to next SG entry.
  176. */
  177. host->cur_sg++;
  178. host->num_sg--;
  179. /*
  180. * Any entries left?
  181. */
  182. if (host->num_sg > 0) {
  183. host->offset = 0;
  184. host->remain = host->cur_sg->length;
  185. }
  186. return host->num_sg;
  187. }
  188. static void sdhci_read_block_pio(struct sdhci_host *host)
  189. {
  190. int blksize, chunk_remain;
  191. u32 data;
  192. char *buffer;
  193. int size;
  194. DBG("PIO reading\n");
  195. blksize = host->data->blksz;
  196. chunk_remain = 0;
  197. data = 0;
  198. buffer = sdhci_sg_to_buffer(host) + host->offset;
  199. while (blksize) {
  200. if (chunk_remain == 0) {
  201. data = readl(host->ioaddr + SDHCI_BUFFER);
  202. chunk_remain = min(blksize, 4);
  203. }
  204. size = min(host->size, host->remain);
  205. size = min(size, chunk_remain);
  206. chunk_remain -= size;
  207. blksize -= size;
  208. host->offset += size;
  209. host->remain -= size;
  210. host->size -= size;
  211. while (size) {
  212. *buffer = data & 0xFF;
  213. buffer++;
  214. data >>= 8;
  215. size--;
  216. }
  217. if (host->remain == 0) {
  218. if (sdhci_next_sg(host) == 0) {
  219. BUG_ON(blksize != 0);
  220. return;
  221. }
  222. buffer = sdhci_sg_to_buffer(host);
  223. }
  224. }
  225. }
  226. static void sdhci_write_block_pio(struct sdhci_host *host)
  227. {
  228. int blksize, chunk_remain;
  229. u32 data;
  230. char *buffer;
  231. int bytes, size;
  232. DBG("PIO writing\n");
  233. blksize = host->data->blksz;
  234. chunk_remain = 4;
  235. data = 0;
  236. bytes = 0;
  237. buffer = sdhci_sg_to_buffer(host) + host->offset;
  238. while (blksize) {
  239. size = min(host->size, host->remain);
  240. size = min(size, chunk_remain);
  241. chunk_remain -= size;
  242. blksize -= size;
  243. host->offset += size;
  244. host->remain -= size;
  245. host->size -= size;
  246. while (size) {
  247. data >>= 8;
  248. data |= (u32)*buffer << 24;
  249. buffer++;
  250. size--;
  251. }
  252. if (chunk_remain == 0) {
  253. writel(data, host->ioaddr + SDHCI_BUFFER);
  254. chunk_remain = min(blksize, 4);
  255. }
  256. if (host->remain == 0) {
  257. if (sdhci_next_sg(host) == 0) {
  258. BUG_ON(blksize != 0);
  259. return;
  260. }
  261. buffer = sdhci_sg_to_buffer(host);
  262. }
  263. }
  264. }
  265. static void sdhci_transfer_pio(struct sdhci_host *host)
  266. {
  267. u32 mask;
  268. BUG_ON(!host->data);
  269. if (host->size == 0)
  270. return;
  271. if (host->data->flags & MMC_DATA_READ)
  272. mask = SDHCI_DATA_AVAILABLE;
  273. else
  274. mask = SDHCI_SPACE_AVAILABLE;
  275. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  276. if (host->data->flags & MMC_DATA_READ)
  277. sdhci_read_block_pio(host);
  278. else
  279. sdhci_write_block_pio(host);
  280. if (host->size == 0)
  281. break;
  282. BUG_ON(host->num_sg == 0);
  283. }
  284. DBG("PIO transfer complete.\n");
  285. }
  286. static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_data *data)
  287. {
  288. u8 count;
  289. unsigned target_timeout, current_timeout;
  290. WARN_ON(host->data);
  291. if (data == NULL)
  292. return;
  293. DBG("blksz %04x blks %04x flags %08x\n",
  294. data->blksz, data->blocks, data->flags);
  295. DBG("tsac %d ms nsac %d clk\n",
  296. data->timeout_ns / 1000000, data->timeout_clks);
  297. /* Sanity checks */
  298. BUG_ON(data->blksz * data->blocks > 524288);
  299. BUG_ON(data->blksz > host->mmc->max_blk_size);
  300. BUG_ON(data->blocks > 65535);
  301. /* timeout in us */
  302. target_timeout = data->timeout_ns / 1000 +
  303. data->timeout_clks / host->clock;
  304. /*
  305. * Figure out needed cycles.
  306. * We do this in steps in order to fit inside a 32 bit int.
  307. * The first step is the minimum timeout, which will have a
  308. * minimum resolution of 6 bits:
  309. * (1) 2^13*1000 > 2^22,
  310. * (2) host->timeout_clk < 2^16
  311. * =>
  312. * (1) / (2) > 2^6
  313. */
  314. count = 0;
  315. current_timeout = (1 << 13) * 1000 / host->timeout_clk;
  316. while (current_timeout < target_timeout) {
  317. count++;
  318. current_timeout <<= 1;
  319. if (count >= 0xF)
  320. break;
  321. }
  322. if (count >= 0xF) {
  323. printk(KERN_WARNING "%s: Too large timeout requested!\n",
  324. mmc_hostname(host->mmc));
  325. count = 0xE;
  326. }
  327. writeb(count, host->ioaddr + SDHCI_TIMEOUT_CONTROL);
  328. if (host->flags & SDHCI_USE_DMA) {
  329. int count;
  330. count = pci_map_sg(host->chip->pdev, data->sg, data->sg_len,
  331. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  332. BUG_ON(count != 1);
  333. writel(sg_dma_address(data->sg), host->ioaddr + SDHCI_DMA_ADDRESS);
  334. } else {
  335. host->size = data->blksz * data->blocks;
  336. host->cur_sg = data->sg;
  337. host->num_sg = data->sg_len;
  338. host->offset = 0;
  339. host->remain = host->cur_sg->length;
  340. }
  341. /* We do not handle DMA boundaries, so set it to max (512 KiB) */
  342. writew(SDHCI_MAKE_BLKSZ(7, data->blksz),
  343. host->ioaddr + SDHCI_BLOCK_SIZE);
  344. writew(data->blocks, host->ioaddr + SDHCI_BLOCK_COUNT);
  345. }
  346. static void sdhci_set_transfer_mode(struct sdhci_host *host,
  347. struct mmc_data *data)
  348. {
  349. u16 mode;
  350. WARN_ON(host->data);
  351. if (data == NULL)
  352. return;
  353. mode = SDHCI_TRNS_BLK_CNT_EN;
  354. if (data->blocks > 1)
  355. mode |= SDHCI_TRNS_MULTI;
  356. if (data->flags & MMC_DATA_READ)
  357. mode |= SDHCI_TRNS_READ;
  358. if (host->flags & SDHCI_USE_DMA)
  359. mode |= SDHCI_TRNS_DMA;
  360. writew(mode, host->ioaddr + SDHCI_TRANSFER_MODE);
  361. }
  362. static void sdhci_finish_data(struct sdhci_host *host)
  363. {
  364. struct mmc_data *data;
  365. u16 blocks;
  366. BUG_ON(!host->data);
  367. data = host->data;
  368. host->data = NULL;
  369. if (host->flags & SDHCI_USE_DMA) {
  370. pci_unmap_sg(host->chip->pdev, data->sg, data->sg_len,
  371. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  372. }
  373. /*
  374. * Controller doesn't count down when in single block mode.
  375. */
  376. if ((data->blocks == 1) && (data->error == MMC_ERR_NONE))
  377. blocks = 0;
  378. else
  379. blocks = readw(host->ioaddr + SDHCI_BLOCK_COUNT);
  380. data->bytes_xfered = data->blksz * (data->blocks - blocks);
  381. if ((data->error == MMC_ERR_NONE) && blocks) {
  382. printk(KERN_ERR "%s: Controller signalled completion even "
  383. "though there were blocks left.\n",
  384. mmc_hostname(host->mmc));
  385. data->error = MMC_ERR_FAILED;
  386. } else if (host->size != 0) {
  387. printk(KERN_ERR "%s: %d bytes were left untransferred.\n",
  388. mmc_hostname(host->mmc), host->size);
  389. data->error = MMC_ERR_FAILED;
  390. }
  391. DBG("Ending data transfer (%d bytes)\n", data->bytes_xfered);
  392. if (data->stop) {
  393. /*
  394. * The controller needs a reset of internal state machines
  395. * upon error conditions.
  396. */
  397. if (data->error != MMC_ERR_NONE) {
  398. sdhci_reset(host, SDHCI_RESET_CMD);
  399. sdhci_reset(host, SDHCI_RESET_DATA);
  400. }
  401. sdhci_send_command(host, data->stop);
  402. } else
  403. tasklet_schedule(&host->finish_tasklet);
  404. }
  405. static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
  406. {
  407. int flags;
  408. u32 mask;
  409. unsigned long timeout;
  410. WARN_ON(host->cmd);
  411. DBG("Sending cmd (%x)\n", cmd->opcode);
  412. /* Wait max 10 ms */
  413. timeout = 10;
  414. mask = SDHCI_CMD_INHIBIT;
  415. if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
  416. mask |= SDHCI_DATA_INHIBIT;
  417. /* We shouldn't wait for data inihibit for stop commands, even
  418. though they might use busy signaling */
  419. if (host->mrq->data && (cmd == host->mrq->data->stop))
  420. mask &= ~SDHCI_DATA_INHIBIT;
  421. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  422. if (timeout == 0) {
  423. printk(KERN_ERR "%s: Controller never released "
  424. "inhibit bit(s).\n", mmc_hostname(host->mmc));
  425. sdhci_dumpregs(host);
  426. cmd->error = MMC_ERR_FAILED;
  427. tasklet_schedule(&host->finish_tasklet);
  428. return;
  429. }
  430. timeout--;
  431. mdelay(1);
  432. }
  433. mod_timer(&host->timer, jiffies + 10 * HZ);
  434. host->cmd = cmd;
  435. sdhci_prepare_data(host, cmd->data);
  436. writel(cmd->arg, host->ioaddr + SDHCI_ARGUMENT);
  437. sdhci_set_transfer_mode(host, cmd->data);
  438. if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
  439. printk(KERN_ERR "%s: Unsupported response type!\n",
  440. mmc_hostname(host->mmc));
  441. cmd->error = MMC_ERR_INVALID;
  442. tasklet_schedule(&host->finish_tasklet);
  443. return;
  444. }
  445. if (!(cmd->flags & MMC_RSP_PRESENT))
  446. flags = SDHCI_CMD_RESP_NONE;
  447. else if (cmd->flags & MMC_RSP_136)
  448. flags = SDHCI_CMD_RESP_LONG;
  449. else if (cmd->flags & MMC_RSP_BUSY)
  450. flags = SDHCI_CMD_RESP_SHORT_BUSY;
  451. else
  452. flags = SDHCI_CMD_RESP_SHORT;
  453. if (cmd->flags & MMC_RSP_CRC)
  454. flags |= SDHCI_CMD_CRC;
  455. if (cmd->flags & MMC_RSP_OPCODE)
  456. flags |= SDHCI_CMD_INDEX;
  457. if (cmd->data)
  458. flags |= SDHCI_CMD_DATA;
  459. writew(SDHCI_MAKE_CMD(cmd->opcode, flags),
  460. host->ioaddr + SDHCI_COMMAND);
  461. }
  462. static void sdhci_finish_command(struct sdhci_host *host)
  463. {
  464. int i;
  465. BUG_ON(host->cmd == NULL);
  466. if (host->cmd->flags & MMC_RSP_PRESENT) {
  467. if (host->cmd->flags & MMC_RSP_136) {
  468. /* CRC is stripped so we need to do some shifting. */
  469. for (i = 0;i < 4;i++) {
  470. host->cmd->resp[i] = readl(host->ioaddr +
  471. SDHCI_RESPONSE + (3-i)*4) << 8;
  472. if (i != 3)
  473. host->cmd->resp[i] |=
  474. readb(host->ioaddr +
  475. SDHCI_RESPONSE + (3-i)*4-1);
  476. }
  477. } else {
  478. host->cmd->resp[0] = readl(host->ioaddr + SDHCI_RESPONSE);
  479. }
  480. }
  481. host->cmd->error = MMC_ERR_NONE;
  482. DBG("Ending cmd (%x)\n", host->cmd->opcode);
  483. if (host->cmd->data)
  484. host->data = host->cmd->data;
  485. else
  486. tasklet_schedule(&host->finish_tasklet);
  487. host->cmd = NULL;
  488. }
  489. static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
  490. {
  491. int div;
  492. u8 ctrl;
  493. u16 clk;
  494. unsigned long timeout;
  495. if (clock == host->clock)
  496. return;
  497. writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
  498. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  499. if (clock > 25000000)
  500. ctrl |= SDHCI_CTRL_HISPD;
  501. else
  502. ctrl &= ~SDHCI_CTRL_HISPD;
  503. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  504. if (clock == 0)
  505. goto out;
  506. for (div = 1;div < 256;div *= 2) {
  507. if ((host->max_clk / div) <= clock)
  508. break;
  509. }
  510. div >>= 1;
  511. clk = div << SDHCI_DIVIDER_SHIFT;
  512. clk |= SDHCI_CLOCK_INT_EN;
  513. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  514. /* Wait max 10 ms */
  515. timeout = 10;
  516. while (!((clk = readw(host->ioaddr + SDHCI_CLOCK_CONTROL))
  517. & SDHCI_CLOCK_INT_STABLE)) {
  518. if (timeout == 0) {
  519. printk(KERN_ERR "%s: Internal clock never "
  520. "stabilised.\n", mmc_hostname(host->mmc));
  521. sdhci_dumpregs(host);
  522. return;
  523. }
  524. timeout--;
  525. mdelay(1);
  526. }
  527. clk |= SDHCI_CLOCK_CARD_EN;
  528. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  529. out:
  530. host->clock = clock;
  531. }
  532. static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
  533. {
  534. u8 pwr;
  535. if (host->power == power)
  536. return;
  537. if (power == (unsigned short)-1) {
  538. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  539. goto out;
  540. }
  541. /*
  542. * Spec says that we should clear the power reg before setting
  543. * a new value. Some controllers don't seem to like this though.
  544. */
  545. if (!(host->chip->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
  546. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  547. pwr = SDHCI_POWER_ON;
  548. switch (power) {
  549. case MMC_VDD_170:
  550. case MMC_VDD_180:
  551. case MMC_VDD_190:
  552. pwr |= SDHCI_POWER_180;
  553. break;
  554. case MMC_VDD_290:
  555. case MMC_VDD_300:
  556. case MMC_VDD_310:
  557. pwr |= SDHCI_POWER_300;
  558. break;
  559. case MMC_VDD_320:
  560. case MMC_VDD_330:
  561. case MMC_VDD_340:
  562. pwr |= SDHCI_POWER_330;
  563. break;
  564. default:
  565. BUG();
  566. }
  567. writeb(pwr, host->ioaddr + SDHCI_POWER_CONTROL);
  568. out:
  569. host->power = power;
  570. }
  571. /*****************************************************************************\
  572. * *
  573. * MMC callbacks *
  574. * *
  575. \*****************************************************************************/
  576. static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
  577. {
  578. struct sdhci_host *host;
  579. unsigned long flags;
  580. host = mmc_priv(mmc);
  581. spin_lock_irqsave(&host->lock, flags);
  582. WARN_ON(host->mrq != NULL);
  583. sdhci_activate_led(host);
  584. host->mrq = mrq;
  585. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  586. host->mrq->cmd->error = MMC_ERR_TIMEOUT;
  587. tasklet_schedule(&host->finish_tasklet);
  588. } else
  589. sdhci_send_command(host, mrq->cmd);
  590. mmiowb();
  591. spin_unlock_irqrestore(&host->lock, flags);
  592. }
  593. static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  594. {
  595. struct sdhci_host *host;
  596. unsigned long flags;
  597. u8 ctrl;
  598. host = mmc_priv(mmc);
  599. spin_lock_irqsave(&host->lock, flags);
  600. /*
  601. * Reset the chip on each power off.
  602. * Should clear out any weird states.
  603. */
  604. if (ios->power_mode == MMC_POWER_OFF) {
  605. writel(0, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  606. sdhci_init(host);
  607. }
  608. sdhci_set_clock(host, ios->clock);
  609. if (ios->power_mode == MMC_POWER_OFF)
  610. sdhci_set_power(host, -1);
  611. else
  612. sdhci_set_power(host, ios->vdd);
  613. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  614. if (ios->bus_width == MMC_BUS_WIDTH_4)
  615. ctrl |= SDHCI_CTRL_4BITBUS;
  616. else
  617. ctrl &= ~SDHCI_CTRL_4BITBUS;
  618. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  619. mmiowb();
  620. spin_unlock_irqrestore(&host->lock, flags);
  621. }
  622. static int sdhci_get_ro(struct mmc_host *mmc)
  623. {
  624. struct sdhci_host *host;
  625. unsigned long flags;
  626. int present;
  627. host = mmc_priv(mmc);
  628. spin_lock_irqsave(&host->lock, flags);
  629. present = readl(host->ioaddr + SDHCI_PRESENT_STATE);
  630. spin_unlock_irqrestore(&host->lock, flags);
  631. return !(present & SDHCI_WRITE_PROTECT);
  632. }
  633. static const struct mmc_host_ops sdhci_ops = {
  634. .request = sdhci_request,
  635. .set_ios = sdhci_set_ios,
  636. .get_ro = sdhci_get_ro,
  637. };
  638. /*****************************************************************************\
  639. * *
  640. * Tasklets *
  641. * *
  642. \*****************************************************************************/
  643. static void sdhci_tasklet_card(unsigned long param)
  644. {
  645. struct sdhci_host *host;
  646. unsigned long flags;
  647. host = (struct sdhci_host*)param;
  648. spin_lock_irqsave(&host->lock, flags);
  649. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  650. if (host->mrq) {
  651. printk(KERN_ERR "%s: Card removed during transfer!\n",
  652. mmc_hostname(host->mmc));
  653. printk(KERN_ERR "%s: Resetting controller.\n",
  654. mmc_hostname(host->mmc));
  655. sdhci_reset(host, SDHCI_RESET_CMD);
  656. sdhci_reset(host, SDHCI_RESET_DATA);
  657. host->mrq->cmd->error = MMC_ERR_FAILED;
  658. tasklet_schedule(&host->finish_tasklet);
  659. }
  660. }
  661. spin_unlock_irqrestore(&host->lock, flags);
  662. mmc_detect_change(host->mmc, msecs_to_jiffies(500));
  663. }
  664. static void sdhci_tasklet_finish(unsigned long param)
  665. {
  666. struct sdhci_host *host;
  667. unsigned long flags;
  668. struct mmc_request *mrq;
  669. host = (struct sdhci_host*)param;
  670. spin_lock_irqsave(&host->lock, flags);
  671. del_timer(&host->timer);
  672. mrq = host->mrq;
  673. DBG("Ending request, cmd (%x)\n", mrq->cmd->opcode);
  674. /*
  675. * The controller needs a reset of internal state machines
  676. * upon error conditions.
  677. */
  678. if ((mrq->cmd->error != MMC_ERR_NONE) ||
  679. (mrq->data && ((mrq->data->error != MMC_ERR_NONE) ||
  680. (mrq->data->stop && (mrq->data->stop->error != MMC_ERR_NONE))))) {
  681. /* Some controllers need this kick or reset won't work here */
  682. if (host->chip->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
  683. unsigned int clock;
  684. /* This is to force an update */
  685. clock = host->clock;
  686. host->clock = 0;
  687. sdhci_set_clock(host, clock);
  688. }
  689. /* Spec says we should do both at the same time, but Ricoh
  690. controllers do not like that. */
  691. sdhci_reset(host, SDHCI_RESET_CMD);
  692. sdhci_reset(host, SDHCI_RESET_DATA);
  693. }
  694. host->mrq = NULL;
  695. host->cmd = NULL;
  696. host->data = NULL;
  697. sdhci_deactivate_led(host);
  698. mmiowb();
  699. spin_unlock_irqrestore(&host->lock, flags);
  700. mmc_request_done(host->mmc, mrq);
  701. }
  702. static void sdhci_timeout_timer(unsigned long data)
  703. {
  704. struct sdhci_host *host;
  705. unsigned long flags;
  706. host = (struct sdhci_host*)data;
  707. spin_lock_irqsave(&host->lock, flags);
  708. if (host->mrq) {
  709. printk(KERN_ERR "%s: Timeout waiting for hardware "
  710. "interrupt.\n", mmc_hostname(host->mmc));
  711. sdhci_dumpregs(host);
  712. if (host->data) {
  713. host->data->error = MMC_ERR_TIMEOUT;
  714. sdhci_finish_data(host);
  715. } else {
  716. if (host->cmd)
  717. host->cmd->error = MMC_ERR_TIMEOUT;
  718. else
  719. host->mrq->cmd->error = MMC_ERR_TIMEOUT;
  720. tasklet_schedule(&host->finish_tasklet);
  721. }
  722. }
  723. mmiowb();
  724. spin_unlock_irqrestore(&host->lock, flags);
  725. }
  726. /*****************************************************************************\
  727. * *
  728. * Interrupt handling *
  729. * *
  730. \*****************************************************************************/
  731. static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
  732. {
  733. BUG_ON(intmask == 0);
  734. if (!host->cmd) {
  735. printk(KERN_ERR "%s: Got command interrupt even though no "
  736. "command operation was in progress.\n",
  737. mmc_hostname(host->mmc));
  738. sdhci_dumpregs(host);
  739. return;
  740. }
  741. if (intmask & SDHCI_INT_RESPONSE)
  742. sdhci_finish_command(host);
  743. else {
  744. if (intmask & SDHCI_INT_TIMEOUT)
  745. host->cmd->error = MMC_ERR_TIMEOUT;
  746. else if (intmask & SDHCI_INT_CRC)
  747. host->cmd->error = MMC_ERR_BADCRC;
  748. else if (intmask & (SDHCI_INT_END_BIT | SDHCI_INT_INDEX))
  749. host->cmd->error = MMC_ERR_FAILED;
  750. else
  751. host->cmd->error = MMC_ERR_INVALID;
  752. tasklet_schedule(&host->finish_tasklet);
  753. }
  754. }
  755. static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
  756. {
  757. BUG_ON(intmask == 0);
  758. if (!host->data) {
  759. /*
  760. * A data end interrupt is sent together with the response
  761. * for the stop command.
  762. */
  763. if (intmask & SDHCI_INT_DATA_END)
  764. return;
  765. printk(KERN_ERR "%s: Got data interrupt even though no "
  766. "data operation was in progress.\n",
  767. mmc_hostname(host->mmc));
  768. sdhci_dumpregs(host);
  769. return;
  770. }
  771. if (intmask & SDHCI_INT_DATA_TIMEOUT)
  772. host->data->error = MMC_ERR_TIMEOUT;
  773. else if (intmask & SDHCI_INT_DATA_CRC)
  774. host->data->error = MMC_ERR_BADCRC;
  775. else if (intmask & SDHCI_INT_DATA_END_BIT)
  776. host->data->error = MMC_ERR_FAILED;
  777. if (host->data->error != MMC_ERR_NONE)
  778. sdhci_finish_data(host);
  779. else {
  780. if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
  781. sdhci_transfer_pio(host);
  782. if (intmask & SDHCI_INT_DATA_END)
  783. sdhci_finish_data(host);
  784. }
  785. }
  786. static irqreturn_t sdhci_irq(int irq, void *dev_id)
  787. {
  788. irqreturn_t result;
  789. struct sdhci_host* host = dev_id;
  790. u32 intmask;
  791. spin_lock(&host->lock);
  792. intmask = readl(host->ioaddr + SDHCI_INT_STATUS);
  793. if (!intmask) {
  794. result = IRQ_NONE;
  795. goto out;
  796. }
  797. DBG("*** %s got interrupt: 0x%08x\n", host->slot_descr, intmask);
  798. if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
  799. writel(intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE),
  800. host->ioaddr + SDHCI_INT_STATUS);
  801. tasklet_schedule(&host->card_tasklet);
  802. }
  803. intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
  804. if (intmask & SDHCI_INT_CMD_MASK) {
  805. writel(intmask & SDHCI_INT_CMD_MASK,
  806. host->ioaddr + SDHCI_INT_STATUS);
  807. sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
  808. }
  809. if (intmask & SDHCI_INT_DATA_MASK) {
  810. writel(intmask & SDHCI_INT_DATA_MASK,
  811. host->ioaddr + SDHCI_INT_STATUS);
  812. sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
  813. }
  814. intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
  815. if (intmask & SDHCI_INT_BUS_POWER) {
  816. printk(KERN_ERR "%s: Card is consuming too much power!\n",
  817. mmc_hostname(host->mmc));
  818. writel(SDHCI_INT_BUS_POWER, host->ioaddr + SDHCI_INT_STATUS);
  819. }
  820. intmask &= SDHCI_INT_BUS_POWER;
  821. if (intmask) {
  822. printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
  823. mmc_hostname(host->mmc), intmask);
  824. sdhci_dumpregs(host);
  825. writel(intmask, host->ioaddr + SDHCI_INT_STATUS);
  826. }
  827. result = IRQ_HANDLED;
  828. mmiowb();
  829. out:
  830. spin_unlock(&host->lock);
  831. return result;
  832. }
  833. /*****************************************************************************\
  834. * *
  835. * Suspend/resume *
  836. * *
  837. \*****************************************************************************/
  838. #ifdef CONFIG_PM
  839. static int sdhci_suspend (struct pci_dev *pdev, pm_message_t state)
  840. {
  841. struct sdhci_chip *chip;
  842. int i, ret;
  843. chip = pci_get_drvdata(pdev);
  844. if (!chip)
  845. return 0;
  846. DBG("Suspending...\n");
  847. for (i = 0;i < chip->num_slots;i++) {
  848. if (!chip->hosts[i])
  849. continue;
  850. ret = mmc_suspend_host(chip->hosts[i]->mmc, state);
  851. if (ret) {
  852. for (i--;i >= 0;i--)
  853. mmc_resume_host(chip->hosts[i]->mmc);
  854. return ret;
  855. }
  856. }
  857. pci_save_state(pdev);
  858. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  859. pci_disable_device(pdev);
  860. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  861. return 0;
  862. }
  863. static int sdhci_resume (struct pci_dev *pdev)
  864. {
  865. struct sdhci_chip *chip;
  866. int i, ret;
  867. chip = pci_get_drvdata(pdev);
  868. if (!chip)
  869. return 0;
  870. DBG("Resuming...\n");
  871. pci_set_power_state(pdev, PCI_D0);
  872. pci_restore_state(pdev);
  873. ret = pci_enable_device(pdev);
  874. if (ret)
  875. return ret;
  876. for (i = 0;i < chip->num_slots;i++) {
  877. if (!chip->hosts[i])
  878. continue;
  879. if (chip->hosts[i]->flags & SDHCI_USE_DMA)
  880. pci_set_master(pdev);
  881. sdhci_init(chip->hosts[i]);
  882. mmiowb();
  883. ret = mmc_resume_host(chip->hosts[i]->mmc);
  884. if (ret)
  885. return ret;
  886. }
  887. return 0;
  888. }
  889. #else /* CONFIG_PM */
  890. #define sdhci_suspend NULL
  891. #define sdhci_resume NULL
  892. #endif /* CONFIG_PM */
  893. /*****************************************************************************\
  894. * *
  895. * Device probing/removal *
  896. * *
  897. \*****************************************************************************/
  898. static int __devinit sdhci_probe_slot(struct pci_dev *pdev, int slot)
  899. {
  900. int ret;
  901. unsigned int version;
  902. struct sdhci_chip *chip;
  903. struct mmc_host *mmc;
  904. struct sdhci_host *host;
  905. u8 first_bar;
  906. unsigned int caps;
  907. chip = pci_get_drvdata(pdev);
  908. BUG_ON(!chip);
  909. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &first_bar);
  910. if (ret)
  911. return ret;
  912. first_bar &= PCI_SLOT_INFO_FIRST_BAR_MASK;
  913. if (first_bar > 5) {
  914. printk(KERN_ERR DRIVER_NAME ": Invalid first BAR. Aborting.\n");
  915. return -ENODEV;
  916. }
  917. if (!(pci_resource_flags(pdev, first_bar + slot) & IORESOURCE_MEM)) {
  918. printk(KERN_ERR DRIVER_NAME ": BAR is not iomem. Aborting.\n");
  919. return -ENODEV;
  920. }
  921. if (pci_resource_len(pdev, first_bar + slot) != 0x100) {
  922. printk(KERN_ERR DRIVER_NAME ": Invalid iomem size. "
  923. "You may experience problems.\n");
  924. }
  925. if ((pdev->class & 0x0000FF) == PCI_SDHCI_IFVENDOR) {
  926. printk(KERN_ERR DRIVER_NAME ": Vendor specific interface. Aborting.\n");
  927. return -ENODEV;
  928. }
  929. if ((pdev->class & 0x0000FF) > PCI_SDHCI_IFVENDOR) {
  930. printk(KERN_ERR DRIVER_NAME ": Unknown interface. Aborting.\n");
  931. return -ENODEV;
  932. }
  933. mmc = mmc_alloc_host(sizeof(struct sdhci_host), &pdev->dev);
  934. if (!mmc)
  935. return -ENOMEM;
  936. host = mmc_priv(mmc);
  937. host->mmc = mmc;
  938. host->chip = chip;
  939. chip->hosts[slot] = host;
  940. host->bar = first_bar + slot;
  941. host->addr = pci_resource_start(pdev, host->bar);
  942. host->irq = pdev->irq;
  943. DBG("slot %d at 0x%08lx, irq %d\n", slot, host->addr, host->irq);
  944. snprintf(host->slot_descr, 20, "sdhci:slot%d", slot);
  945. ret = pci_request_region(pdev, host->bar, host->slot_descr);
  946. if (ret)
  947. goto free;
  948. host->ioaddr = ioremap_nocache(host->addr,
  949. pci_resource_len(pdev, host->bar));
  950. if (!host->ioaddr) {
  951. ret = -ENOMEM;
  952. goto release;
  953. }
  954. sdhci_reset(host, SDHCI_RESET_ALL);
  955. version = readw(host->ioaddr + SDHCI_HOST_VERSION);
  956. version = (version & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
  957. if (version != 0) {
  958. printk(KERN_ERR "%s: Unknown controller version (%d). "
  959. "You may experience problems.\n", host->slot_descr,
  960. version);
  961. }
  962. caps = readl(host->ioaddr + SDHCI_CAPABILITIES);
  963. if (debug_nodma)
  964. DBG("DMA forced off\n");
  965. else if (debug_forcedma) {
  966. DBG("DMA forced on\n");
  967. host->flags |= SDHCI_USE_DMA;
  968. } else if (chip->quirks & SDHCI_QUIRK_FORCE_DMA)
  969. host->flags |= SDHCI_USE_DMA;
  970. else if ((pdev->class & 0x0000FF) != PCI_SDHCI_IFDMA)
  971. DBG("Controller doesn't have DMA interface\n");
  972. else if (!(caps & SDHCI_CAN_DO_DMA))
  973. DBG("Controller doesn't have DMA capability\n");
  974. else
  975. host->flags |= SDHCI_USE_DMA;
  976. if (host->flags & SDHCI_USE_DMA) {
  977. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  978. printk(KERN_WARNING "%s: No suitable DMA available. "
  979. "Falling back to PIO.\n", host->slot_descr);
  980. host->flags &= ~SDHCI_USE_DMA;
  981. }
  982. }
  983. if (host->flags & SDHCI_USE_DMA)
  984. pci_set_master(pdev);
  985. else /* XXX: Hack to get MMC layer to avoid highmem */
  986. pdev->dma_mask = 0;
  987. host->max_clk =
  988. (caps & SDHCI_CLOCK_BASE_MASK) >> SDHCI_CLOCK_BASE_SHIFT;
  989. if (host->max_clk == 0) {
  990. printk(KERN_ERR "%s: Hardware doesn't specify base clock "
  991. "frequency.\n", host->slot_descr);
  992. ret = -ENODEV;
  993. goto unmap;
  994. }
  995. host->max_clk *= 1000000;
  996. host->timeout_clk =
  997. (caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
  998. if (host->timeout_clk == 0) {
  999. printk(KERN_ERR "%s: Hardware doesn't specify timeout clock "
  1000. "frequency.\n", host->slot_descr);
  1001. ret = -ENODEV;
  1002. goto unmap;
  1003. }
  1004. if (caps & SDHCI_TIMEOUT_CLK_UNIT)
  1005. host->timeout_clk *= 1000;
  1006. /*
  1007. * Set host parameters.
  1008. */
  1009. mmc->ops = &sdhci_ops;
  1010. mmc->f_min = host->max_clk / 256;
  1011. mmc->f_max = host->max_clk;
  1012. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_MULTIWRITE | MMC_CAP_BYTEBLOCK;
  1013. mmc->ocr_avail = 0;
  1014. if (caps & SDHCI_CAN_VDD_330)
  1015. mmc->ocr_avail |= MMC_VDD_32_33|MMC_VDD_33_34;
  1016. if (caps & SDHCI_CAN_VDD_300)
  1017. mmc->ocr_avail |= MMC_VDD_29_30|MMC_VDD_30_31;
  1018. if (caps & SDHCI_CAN_VDD_180)
  1019. mmc->ocr_avail |= MMC_VDD_17_18|MMC_VDD_18_19;
  1020. if ((host->max_clk > 25000000) && !(caps & SDHCI_CAN_DO_HISPD)) {
  1021. printk(KERN_ERR "%s: Controller reports > 25 MHz base clock,"
  1022. " but no high speed support.\n",
  1023. host->slot_descr);
  1024. mmc->f_max = 25000000;
  1025. }
  1026. if (mmc->ocr_avail == 0) {
  1027. printk(KERN_ERR "%s: Hardware doesn't report any "
  1028. "support voltages.\n", host->slot_descr);
  1029. ret = -ENODEV;
  1030. goto unmap;
  1031. }
  1032. spin_lock_init(&host->lock);
  1033. /*
  1034. * Maximum number of segments. Hardware cannot do scatter lists.
  1035. */
  1036. if (host->flags & SDHCI_USE_DMA)
  1037. mmc->max_hw_segs = 1;
  1038. else
  1039. mmc->max_hw_segs = 16;
  1040. mmc->max_phys_segs = 16;
  1041. /*
  1042. * Maximum number of sectors in one transfer. Limited by DMA boundary
  1043. * size (512KiB).
  1044. */
  1045. mmc->max_req_size = 524288;
  1046. /*
  1047. * Maximum segment size. Could be one segment with the maximum number
  1048. * of bytes.
  1049. */
  1050. mmc->max_seg_size = mmc->max_req_size;
  1051. /*
  1052. * Maximum block size. This varies from controller to controller and
  1053. * is specified in the capabilities register.
  1054. */
  1055. mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >> SDHCI_MAX_BLOCK_SHIFT;
  1056. if (mmc->max_blk_size >= 3) {
  1057. printk(KERN_ERR "%s: Invalid maximum block size.\n",
  1058. host->slot_descr);
  1059. ret = -ENODEV;
  1060. goto unmap;
  1061. }
  1062. mmc->max_blk_size = 512 << mmc->max_blk_size;
  1063. /*
  1064. * Maximum block count.
  1065. */
  1066. mmc->max_blk_count = 65535;
  1067. /*
  1068. * Init tasklets.
  1069. */
  1070. tasklet_init(&host->card_tasklet,
  1071. sdhci_tasklet_card, (unsigned long)host);
  1072. tasklet_init(&host->finish_tasklet,
  1073. sdhci_tasklet_finish, (unsigned long)host);
  1074. setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
  1075. ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
  1076. host->slot_descr, host);
  1077. if (ret)
  1078. goto untasklet;
  1079. sdhci_init(host);
  1080. #ifdef CONFIG_MMC_DEBUG
  1081. sdhci_dumpregs(host);
  1082. #endif
  1083. mmiowb();
  1084. mmc_add_host(mmc);
  1085. printk(KERN_INFO "%s: SDHCI at 0x%08lx irq %d %s\n", mmc_hostname(mmc),
  1086. host->addr, host->irq,
  1087. (host->flags & SDHCI_USE_DMA)?"DMA":"PIO");
  1088. return 0;
  1089. untasklet:
  1090. tasklet_kill(&host->card_tasklet);
  1091. tasklet_kill(&host->finish_tasklet);
  1092. unmap:
  1093. iounmap(host->ioaddr);
  1094. release:
  1095. pci_release_region(pdev, host->bar);
  1096. free:
  1097. mmc_free_host(mmc);
  1098. return ret;
  1099. }
  1100. static void sdhci_remove_slot(struct pci_dev *pdev, int slot)
  1101. {
  1102. struct sdhci_chip *chip;
  1103. struct mmc_host *mmc;
  1104. struct sdhci_host *host;
  1105. chip = pci_get_drvdata(pdev);
  1106. host = chip->hosts[slot];
  1107. mmc = host->mmc;
  1108. chip->hosts[slot] = NULL;
  1109. mmc_remove_host(mmc);
  1110. sdhci_reset(host, SDHCI_RESET_ALL);
  1111. free_irq(host->irq, host);
  1112. del_timer_sync(&host->timer);
  1113. tasklet_kill(&host->card_tasklet);
  1114. tasklet_kill(&host->finish_tasklet);
  1115. iounmap(host->ioaddr);
  1116. pci_release_region(pdev, host->bar);
  1117. mmc_free_host(mmc);
  1118. }
  1119. static int __devinit sdhci_probe(struct pci_dev *pdev,
  1120. const struct pci_device_id *ent)
  1121. {
  1122. int ret, i;
  1123. u8 slots, rev;
  1124. struct sdhci_chip *chip;
  1125. BUG_ON(pdev == NULL);
  1126. BUG_ON(ent == NULL);
  1127. pci_read_config_byte(pdev, PCI_CLASS_REVISION, &rev);
  1128. printk(KERN_INFO DRIVER_NAME
  1129. ": SDHCI controller found at %s [%04x:%04x] (rev %x)\n",
  1130. pci_name(pdev), (int)pdev->vendor, (int)pdev->device,
  1131. (int)rev);
  1132. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &slots);
  1133. if (ret)
  1134. return ret;
  1135. slots = PCI_SLOT_INFO_SLOTS(slots) + 1;
  1136. DBG("found %d slot(s)\n", slots);
  1137. if (slots == 0)
  1138. return -ENODEV;
  1139. ret = pci_enable_device(pdev);
  1140. if (ret)
  1141. return ret;
  1142. chip = kzalloc(sizeof(struct sdhci_chip) +
  1143. sizeof(struct sdhci_host*) * slots, GFP_KERNEL);
  1144. if (!chip) {
  1145. ret = -ENOMEM;
  1146. goto err;
  1147. }
  1148. chip->pdev = pdev;
  1149. chip->quirks = ent->driver_data;
  1150. if (debug_quirks)
  1151. chip->quirks = debug_quirks;
  1152. chip->num_slots = slots;
  1153. pci_set_drvdata(pdev, chip);
  1154. for (i = 0;i < slots;i++) {
  1155. ret = sdhci_probe_slot(pdev, i);
  1156. if (ret) {
  1157. for (i--;i >= 0;i--)
  1158. sdhci_remove_slot(pdev, i);
  1159. goto free;
  1160. }
  1161. }
  1162. return 0;
  1163. free:
  1164. pci_set_drvdata(pdev, NULL);
  1165. kfree(chip);
  1166. err:
  1167. pci_disable_device(pdev);
  1168. return ret;
  1169. }
  1170. static void __devexit sdhci_remove(struct pci_dev *pdev)
  1171. {
  1172. int i;
  1173. struct sdhci_chip *chip;
  1174. chip = pci_get_drvdata(pdev);
  1175. if (chip) {
  1176. for (i = 0;i < chip->num_slots;i++)
  1177. sdhci_remove_slot(pdev, i);
  1178. pci_set_drvdata(pdev, NULL);
  1179. kfree(chip);
  1180. }
  1181. pci_disable_device(pdev);
  1182. }
  1183. static struct pci_driver sdhci_driver = {
  1184. .name = DRIVER_NAME,
  1185. .id_table = pci_ids,
  1186. .probe = sdhci_probe,
  1187. .remove = __devexit_p(sdhci_remove),
  1188. .suspend = sdhci_suspend,
  1189. .resume = sdhci_resume,
  1190. };
  1191. /*****************************************************************************\
  1192. * *
  1193. * Driver init/exit *
  1194. * *
  1195. \*****************************************************************************/
  1196. static int __init sdhci_drv_init(void)
  1197. {
  1198. printk(KERN_INFO DRIVER_NAME
  1199. ": Secure Digital Host Controller Interface driver\n");
  1200. printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
  1201. return pci_register_driver(&sdhci_driver);
  1202. }
  1203. static void __exit sdhci_drv_exit(void)
  1204. {
  1205. DBG("Exiting\n");
  1206. pci_unregister_driver(&sdhci_driver);
  1207. }
  1208. module_init(sdhci_drv_init);
  1209. module_exit(sdhci_drv_exit);
  1210. module_param(debug_nodma, uint, 0444);
  1211. module_param(debug_forcedma, uint, 0444);
  1212. module_param(debug_quirks, uint, 0444);
  1213. MODULE_AUTHOR("Pierre Ossman <drzeus@drzeus.cx>");
  1214. MODULE_DESCRIPTION("Secure Digital Host Controller Interface driver");
  1215. MODULE_LICENSE("GPL");
  1216. MODULE_PARM_DESC(debug_nodma, "Forcefully disable DMA transfers. (default 0)");
  1217. MODULE_PARM_DESC(debug_forcedma, "Forcefully enable DMA transfers. (default 0)");
  1218. MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");