bcm43xx_main.c 118 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320
  1. /*
  2. Broadcom BCM43xx wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>,
  4. Stefano Brivio <st3@riseup.net>
  5. Michael Buesch <mbuesch@freenet.de>
  6. Danny van Dyk <kugelfang@gentoo.org>
  7. Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Some parts of the code in this file are derived from the ipw2200
  9. driver Copyright(c) 2003 - 2004 Intel Corporation.
  10. This program is free software; you can redistribute it and/or modify
  11. it under the terms of the GNU General Public License as published by
  12. the Free Software Foundation; either version 2 of the License, or
  13. (at your option) any later version.
  14. This program is distributed in the hope that it will be useful,
  15. but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. GNU General Public License for more details.
  18. You should have received a copy of the GNU General Public License
  19. along with this program; see the file COPYING. If not, write to
  20. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  21. Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/if_arp.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/version.h>
  29. #include <linux/firmware.h>
  30. #include <linux/wireless.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/dma-mapping.h>
  34. #include <net/iw_handler.h>
  35. #include "bcm43xx.h"
  36. #include "bcm43xx_main.h"
  37. #include "bcm43xx_debugfs.h"
  38. #include "bcm43xx_radio.h"
  39. #include "bcm43xx_phy.h"
  40. #include "bcm43xx_dma.h"
  41. #include "bcm43xx_pio.h"
  42. #include "bcm43xx_power.h"
  43. #include "bcm43xx_wx.h"
  44. #include "bcm43xx_ethtool.h"
  45. #include "bcm43xx_xmit.h"
  46. #include "bcm43xx_sysfs.h"
  47. MODULE_DESCRIPTION("Broadcom BCM43xx wireless driver");
  48. MODULE_AUTHOR("Martin Langer");
  49. MODULE_AUTHOR("Stefano Brivio");
  50. MODULE_AUTHOR("Michael Buesch");
  51. MODULE_LICENSE("GPL");
  52. #ifdef CONFIG_BCM947XX
  53. extern char *nvram_get(char *name);
  54. #endif
  55. #if defined(CONFIG_BCM43XX_DMA) && defined(CONFIG_BCM43XX_PIO)
  56. static int modparam_pio;
  57. module_param_named(pio, modparam_pio, int, 0444);
  58. MODULE_PARM_DESC(pio, "enable(1) / disable(0) PIO mode");
  59. #elif defined(CONFIG_BCM43XX_DMA)
  60. # define modparam_pio 0
  61. #elif defined(CONFIG_BCM43XX_PIO)
  62. # define modparam_pio 1
  63. #endif
  64. static int modparam_bad_frames_preempt;
  65. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  66. MODULE_PARM_DESC(bad_frames_preempt, "enable(1) / disable(0) Bad Frames Preemption");
  67. static int modparam_short_retry = BCM43xx_DEFAULT_SHORT_RETRY_LIMIT;
  68. module_param_named(short_retry, modparam_short_retry, int, 0444);
  69. MODULE_PARM_DESC(short_retry, "Short-Retry-Limit (0 - 15)");
  70. static int modparam_long_retry = BCM43xx_DEFAULT_LONG_RETRY_LIMIT;
  71. module_param_named(long_retry, modparam_long_retry, int, 0444);
  72. MODULE_PARM_DESC(long_retry, "Long-Retry-Limit (0 - 15)");
  73. static int modparam_locale = -1;
  74. module_param_named(locale, modparam_locale, int, 0444);
  75. MODULE_PARM_DESC(country, "Select LocaleCode 0-11 (For travelers)");
  76. static int modparam_noleds;
  77. module_param_named(noleds, modparam_noleds, int, 0444);
  78. MODULE_PARM_DESC(noleds, "Turn off all LED activity");
  79. static char modparam_fwpostfix[64];
  80. module_param_string(fwpostfix, modparam_fwpostfix, 64, 0444);
  81. MODULE_PARM_DESC(fwpostfix, "Postfix for .fw files. Useful for using multiple firmware image versions.");
  82. /* If you want to debug with just a single device, enable this,
  83. * where the string is the pci device ID (as given by the kernel's
  84. * pci_name function) of the device to be used.
  85. */
  86. //#define DEBUG_SINGLE_DEVICE_ONLY "0001:11:00.0"
  87. /* If you want to enable printing of each MMIO access, enable this. */
  88. //#define DEBUG_ENABLE_MMIO_PRINT
  89. /* If you want to enable printing of MMIO access within
  90. * ucode/pcm upload, initvals write, enable this.
  91. */
  92. //#define DEBUG_ENABLE_UCODE_MMIO_PRINT
  93. /* If you want to enable printing of PCI Config Space access, enable this */
  94. //#define DEBUG_ENABLE_PCILOG
  95. /* Detailed list maintained at:
  96. * http://openfacts.berlios.de/index-en.phtml?title=Bcm43xxDevices
  97. */
  98. static struct pci_device_id bcm43xx_pci_tbl[] = {
  99. /* Broadcom 4303 802.11b */
  100. { PCI_VENDOR_ID_BROADCOM, 0x4301, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  101. /* Broadcom 4307 802.11b */
  102. { PCI_VENDOR_ID_BROADCOM, 0x4307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  103. /* Broadcom 4311 802.11(a)/b/g */
  104. { PCI_VENDOR_ID_BROADCOM, 0x4311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  105. /* Broadcom 4312 802.11a/b/g */
  106. { PCI_VENDOR_ID_BROADCOM, 0x4312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  107. /* Broadcom 4318 802.11b/g */
  108. { PCI_VENDOR_ID_BROADCOM, 0x4318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  109. /* Broadcom 4319 802.11a/b/g */
  110. { PCI_VENDOR_ID_BROADCOM, 0x4319, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  111. /* Broadcom 4306 802.11b/g */
  112. { PCI_VENDOR_ID_BROADCOM, 0x4320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  113. /* Broadcom 4306 802.11a */
  114. // { PCI_VENDOR_ID_BROADCOM, 0x4321, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  115. /* Broadcom 4309 802.11a/b/g */
  116. { PCI_VENDOR_ID_BROADCOM, 0x4324, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  117. /* Broadcom 43XG 802.11b/g */
  118. { PCI_VENDOR_ID_BROADCOM, 0x4325, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  119. #ifdef CONFIG_BCM947XX
  120. /* SB bus on BCM947xx */
  121. { PCI_VENDOR_ID_BROADCOM, 0x0800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  122. #endif
  123. { 0 },
  124. };
  125. MODULE_DEVICE_TABLE(pci, bcm43xx_pci_tbl);
  126. static void bcm43xx_ram_write(struct bcm43xx_private *bcm, u16 offset, u32 val)
  127. {
  128. u32 status;
  129. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  130. if (!(status & BCM43xx_SBF_XFER_REG_BYTESWAP))
  131. val = swab32(val);
  132. bcm43xx_write32(bcm, BCM43xx_MMIO_RAM_CONTROL, offset);
  133. mmiowb();
  134. bcm43xx_write32(bcm, BCM43xx_MMIO_RAM_DATA, val);
  135. }
  136. static inline
  137. void bcm43xx_shm_control_word(struct bcm43xx_private *bcm,
  138. u16 routing, u16 offset)
  139. {
  140. u32 control;
  141. /* "offset" is the WORD offset. */
  142. control = routing;
  143. control <<= 16;
  144. control |= offset;
  145. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_CONTROL, control);
  146. }
  147. u32 bcm43xx_shm_read32(struct bcm43xx_private *bcm,
  148. u16 routing, u16 offset)
  149. {
  150. u32 ret;
  151. if (routing == BCM43xx_SHM_SHARED) {
  152. if (offset & 0x0003) {
  153. /* Unaligned access */
  154. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  155. ret = bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED);
  156. ret <<= 16;
  157. bcm43xx_shm_control_word(bcm, routing, (offset >> 2) + 1);
  158. ret |= bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA);
  159. return ret;
  160. }
  161. offset >>= 2;
  162. }
  163. bcm43xx_shm_control_word(bcm, routing, offset);
  164. ret = bcm43xx_read32(bcm, BCM43xx_MMIO_SHM_DATA);
  165. return ret;
  166. }
  167. u16 bcm43xx_shm_read16(struct bcm43xx_private *bcm,
  168. u16 routing, u16 offset)
  169. {
  170. u16 ret;
  171. if (routing == BCM43xx_SHM_SHARED) {
  172. if (offset & 0x0003) {
  173. /* Unaligned access */
  174. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  175. ret = bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED);
  176. return ret;
  177. }
  178. offset >>= 2;
  179. }
  180. bcm43xx_shm_control_word(bcm, routing, offset);
  181. ret = bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA);
  182. return ret;
  183. }
  184. void bcm43xx_shm_write32(struct bcm43xx_private *bcm,
  185. u16 routing, u16 offset,
  186. u32 value)
  187. {
  188. if (routing == BCM43xx_SHM_SHARED) {
  189. if (offset & 0x0003) {
  190. /* Unaligned access */
  191. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  192. mmiowb();
  193. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED,
  194. (value >> 16) & 0xffff);
  195. mmiowb();
  196. bcm43xx_shm_control_word(bcm, routing, (offset >> 2) + 1);
  197. mmiowb();
  198. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA,
  199. value & 0xffff);
  200. return;
  201. }
  202. offset >>= 2;
  203. }
  204. bcm43xx_shm_control_word(bcm, routing, offset);
  205. mmiowb();
  206. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA, value);
  207. }
  208. void bcm43xx_shm_write16(struct bcm43xx_private *bcm,
  209. u16 routing, u16 offset,
  210. u16 value)
  211. {
  212. if (routing == BCM43xx_SHM_SHARED) {
  213. if (offset & 0x0003) {
  214. /* Unaligned access */
  215. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  216. mmiowb();
  217. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED,
  218. value);
  219. return;
  220. }
  221. offset >>= 2;
  222. }
  223. bcm43xx_shm_control_word(bcm, routing, offset);
  224. mmiowb();
  225. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA, value);
  226. }
  227. void bcm43xx_tsf_read(struct bcm43xx_private *bcm, u64 *tsf)
  228. {
  229. /* We need to be careful. As we read the TSF from multiple
  230. * registers, we should take care of register overflows.
  231. * In theory, the whole tsf read process should be atomic.
  232. * We try to be atomic here, by restaring the read process,
  233. * if any of the high registers changed (overflew).
  234. */
  235. if (bcm->current_core->rev >= 3) {
  236. u32 low, high, high2;
  237. do {
  238. high = bcm43xx_read32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_HIGH);
  239. low = bcm43xx_read32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_LOW);
  240. high2 = bcm43xx_read32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_HIGH);
  241. } while (unlikely(high != high2));
  242. *tsf = high;
  243. *tsf <<= 32;
  244. *tsf |= low;
  245. } else {
  246. u64 tmp;
  247. u16 v0, v1, v2, v3;
  248. u16 test1, test2, test3;
  249. do {
  250. v3 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_3);
  251. v2 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_2);
  252. v1 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_1);
  253. v0 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_0);
  254. test3 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_3);
  255. test2 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_2);
  256. test1 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_1);
  257. } while (v3 != test3 || v2 != test2 || v1 != test1);
  258. *tsf = v3;
  259. *tsf <<= 48;
  260. tmp = v2;
  261. tmp <<= 32;
  262. *tsf |= tmp;
  263. tmp = v1;
  264. tmp <<= 16;
  265. *tsf |= tmp;
  266. *tsf |= v0;
  267. }
  268. }
  269. void bcm43xx_tsf_write(struct bcm43xx_private *bcm, u64 tsf)
  270. {
  271. u32 status;
  272. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  273. status |= BCM43xx_SBF_TIME_UPDATE;
  274. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, status);
  275. mmiowb();
  276. /* Be careful with the in-progress timer.
  277. * First zero out the low register, so we have a full
  278. * register-overflow duration to complete the operation.
  279. */
  280. if (bcm->current_core->rev >= 3) {
  281. u32 lo = (tsf & 0x00000000FFFFFFFFULL);
  282. u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
  283. bcm43xx_write32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_LOW, 0);
  284. mmiowb();
  285. bcm43xx_write32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_HIGH, hi);
  286. mmiowb();
  287. bcm43xx_write32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_LOW, lo);
  288. } else {
  289. u16 v0 = (tsf & 0x000000000000FFFFULL);
  290. u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
  291. u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
  292. u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
  293. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_0, 0);
  294. mmiowb();
  295. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_3, v3);
  296. mmiowb();
  297. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_2, v2);
  298. mmiowb();
  299. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_1, v1);
  300. mmiowb();
  301. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_0, v0);
  302. }
  303. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  304. status &= ~BCM43xx_SBF_TIME_UPDATE;
  305. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, status);
  306. }
  307. static
  308. void bcm43xx_macfilter_set(struct bcm43xx_private *bcm,
  309. u16 offset,
  310. const u8 *mac)
  311. {
  312. u16 data;
  313. offset |= 0x0020;
  314. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_CONTROL, offset);
  315. data = mac[0];
  316. data |= mac[1] << 8;
  317. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_DATA, data);
  318. data = mac[2];
  319. data |= mac[3] << 8;
  320. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_DATA, data);
  321. data = mac[4];
  322. data |= mac[5] << 8;
  323. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_DATA, data);
  324. }
  325. static void bcm43xx_macfilter_clear(struct bcm43xx_private *bcm,
  326. u16 offset)
  327. {
  328. const u8 zero_addr[ETH_ALEN] = { 0 };
  329. bcm43xx_macfilter_set(bcm, offset, zero_addr);
  330. }
  331. static void bcm43xx_write_mac_bssid_templates(struct bcm43xx_private *bcm)
  332. {
  333. const u8 *mac = (const u8 *)(bcm->net_dev->dev_addr);
  334. const u8 *bssid = (const u8 *)(bcm->ieee->bssid);
  335. u8 mac_bssid[ETH_ALEN * 2];
  336. int i;
  337. memcpy(mac_bssid, mac, ETH_ALEN);
  338. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  339. /* Write our MAC address and BSSID to template ram */
  340. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32))
  341. bcm43xx_ram_write(bcm, 0x20 + i, *((u32 *)(mac_bssid + i)));
  342. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32))
  343. bcm43xx_ram_write(bcm, 0x78 + i, *((u32 *)(mac_bssid + i)));
  344. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32))
  345. bcm43xx_ram_write(bcm, 0x478 + i, *((u32 *)(mac_bssid + i)));
  346. }
  347. //FIXME: Well, we should probably call them from somewhere.
  348. #if 0
  349. static void bcm43xx_set_slot_time(struct bcm43xx_private *bcm, u16 slot_time)
  350. {
  351. /* slot_time is in usec. */
  352. if (bcm43xx_current_phy(bcm)->type != BCM43xx_PHYTYPE_G)
  353. return;
  354. bcm43xx_write16(bcm, 0x684, 510 + slot_time);
  355. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0010, slot_time);
  356. }
  357. static void bcm43xx_short_slot_timing_enable(struct bcm43xx_private *bcm)
  358. {
  359. bcm43xx_set_slot_time(bcm, 9);
  360. }
  361. static void bcm43xx_short_slot_timing_disable(struct bcm43xx_private *bcm)
  362. {
  363. bcm43xx_set_slot_time(bcm, 20);
  364. }
  365. #endif
  366. /* FIXME: To get the MAC-filter working, we need to implement the
  367. * following functions (and rename them :)
  368. */
  369. #if 0
  370. static void bcm43xx_disassociate(struct bcm43xx_private *bcm)
  371. {
  372. bcm43xx_mac_suspend(bcm);
  373. bcm43xx_macfilter_clear(bcm, BCM43xx_MACFILTER_ASSOC);
  374. bcm43xx_ram_write(bcm, 0x0026, 0x0000);
  375. bcm43xx_ram_write(bcm, 0x0028, 0x0000);
  376. bcm43xx_ram_write(bcm, 0x007E, 0x0000);
  377. bcm43xx_ram_write(bcm, 0x0080, 0x0000);
  378. bcm43xx_ram_write(bcm, 0x047E, 0x0000);
  379. bcm43xx_ram_write(bcm, 0x0480, 0x0000);
  380. if (bcm->current_core->rev < 3) {
  381. bcm43xx_write16(bcm, 0x0610, 0x8000);
  382. bcm43xx_write16(bcm, 0x060E, 0x0000);
  383. } else
  384. bcm43xx_write32(bcm, 0x0188, 0x80000000);
  385. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0004, 0x000003ff);
  386. if (bcm43xx_current_phy(bcm)->type == BCM43xx_PHYTYPE_G &&
  387. ieee80211_is_ofdm_rate(bcm->softmac->txrates.default_rate))
  388. bcm43xx_short_slot_timing_enable(bcm);
  389. bcm43xx_mac_enable(bcm);
  390. }
  391. static void bcm43xx_associate(struct bcm43xx_private *bcm,
  392. const u8 *mac)
  393. {
  394. memcpy(bcm->ieee->bssid, mac, ETH_ALEN);
  395. bcm43xx_mac_suspend(bcm);
  396. bcm43xx_macfilter_set(bcm, BCM43xx_MACFILTER_ASSOC, mac);
  397. bcm43xx_write_mac_bssid_templates(bcm);
  398. bcm43xx_mac_enable(bcm);
  399. }
  400. #endif
  401. /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
  402. * Returns the _previously_ enabled IRQ mask.
  403. */
  404. static inline u32 bcm43xx_interrupt_enable(struct bcm43xx_private *bcm, u32 mask)
  405. {
  406. u32 old_mask;
  407. old_mask = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK);
  408. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK, old_mask | mask);
  409. return old_mask;
  410. }
  411. /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
  412. * Returns the _previously_ enabled IRQ mask.
  413. */
  414. static inline u32 bcm43xx_interrupt_disable(struct bcm43xx_private *bcm, u32 mask)
  415. {
  416. u32 old_mask;
  417. old_mask = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK);
  418. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
  419. return old_mask;
  420. }
  421. /* Synchronize IRQ top- and bottom-half.
  422. * IRQs must be masked before calling this.
  423. * This must not be called with the irq_lock held.
  424. */
  425. static void bcm43xx_synchronize_irq(struct bcm43xx_private *bcm)
  426. {
  427. synchronize_irq(bcm->irq);
  428. tasklet_disable(&bcm->isr_tasklet);
  429. }
  430. /* Make sure we don't receive more data from the device. */
  431. static int bcm43xx_disable_interrupts_sync(struct bcm43xx_private *bcm)
  432. {
  433. unsigned long flags;
  434. spin_lock_irqsave(&bcm->irq_lock, flags);
  435. if (unlikely(bcm43xx_status(bcm) != BCM43xx_STAT_INITIALIZED)) {
  436. spin_unlock_irqrestore(&bcm->irq_lock, flags);
  437. return -EBUSY;
  438. }
  439. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  440. bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK); /* flush */
  441. spin_unlock_irqrestore(&bcm->irq_lock, flags);
  442. bcm43xx_synchronize_irq(bcm);
  443. return 0;
  444. }
  445. static int bcm43xx_read_radioinfo(struct bcm43xx_private *bcm)
  446. {
  447. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  448. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  449. u32 radio_id;
  450. u16 manufact;
  451. u16 version;
  452. u8 revision;
  453. if (bcm->chip_id == 0x4317) {
  454. if (bcm->chip_rev == 0x00)
  455. radio_id = 0x3205017F;
  456. else if (bcm->chip_rev == 0x01)
  457. radio_id = 0x4205017F;
  458. else
  459. radio_id = 0x5205017F;
  460. } else {
  461. bcm43xx_write16(bcm, BCM43xx_MMIO_RADIO_CONTROL, BCM43xx_RADIOCTL_ID);
  462. radio_id = bcm43xx_read16(bcm, BCM43xx_MMIO_RADIO_DATA_HIGH);
  463. radio_id <<= 16;
  464. bcm43xx_write16(bcm, BCM43xx_MMIO_RADIO_CONTROL, BCM43xx_RADIOCTL_ID);
  465. radio_id |= bcm43xx_read16(bcm, BCM43xx_MMIO_RADIO_DATA_LOW);
  466. }
  467. manufact = (radio_id & 0x00000FFF);
  468. version = (radio_id & 0x0FFFF000) >> 12;
  469. revision = (radio_id & 0xF0000000) >> 28;
  470. dprintk(KERN_INFO PFX "Detected Radio: ID: %x (Manuf: %x Ver: %x Rev: %x)\n",
  471. radio_id, manufact, version, revision);
  472. switch (phy->type) {
  473. case BCM43xx_PHYTYPE_A:
  474. if ((version != 0x2060) || (revision != 1) || (manufact != 0x17f))
  475. goto err_unsupported_radio;
  476. break;
  477. case BCM43xx_PHYTYPE_B:
  478. if ((version & 0xFFF0) != 0x2050)
  479. goto err_unsupported_radio;
  480. break;
  481. case BCM43xx_PHYTYPE_G:
  482. if (version != 0x2050)
  483. goto err_unsupported_radio;
  484. break;
  485. }
  486. radio->manufact = manufact;
  487. radio->version = version;
  488. radio->revision = revision;
  489. if (phy->type == BCM43xx_PHYTYPE_A)
  490. radio->txpower_desired = bcm->sprom.maxpower_aphy;
  491. else
  492. radio->txpower_desired = bcm->sprom.maxpower_bgphy;
  493. return 0;
  494. err_unsupported_radio:
  495. printk(KERN_ERR PFX "Unsupported Radio connected to the PHY!\n");
  496. return -ENODEV;
  497. }
  498. static const char * bcm43xx_locale_iso(u8 locale)
  499. {
  500. /* ISO 3166-1 country codes.
  501. * Note that there aren't ISO 3166-1 codes for
  502. * all or locales. (Not all locales are countries)
  503. */
  504. switch (locale) {
  505. case BCM43xx_LOCALE_WORLD:
  506. case BCM43xx_LOCALE_ALL:
  507. return "XX";
  508. case BCM43xx_LOCALE_THAILAND:
  509. return "TH";
  510. case BCM43xx_LOCALE_ISRAEL:
  511. return "IL";
  512. case BCM43xx_LOCALE_JORDAN:
  513. return "JO";
  514. case BCM43xx_LOCALE_CHINA:
  515. return "CN";
  516. case BCM43xx_LOCALE_JAPAN:
  517. case BCM43xx_LOCALE_JAPAN_HIGH:
  518. return "JP";
  519. case BCM43xx_LOCALE_USA_CANADA_ANZ:
  520. case BCM43xx_LOCALE_USA_LOW:
  521. return "US";
  522. case BCM43xx_LOCALE_EUROPE:
  523. return "EU";
  524. case BCM43xx_LOCALE_NONE:
  525. return " ";
  526. }
  527. assert(0);
  528. return " ";
  529. }
  530. static const char * bcm43xx_locale_string(u8 locale)
  531. {
  532. switch (locale) {
  533. case BCM43xx_LOCALE_WORLD:
  534. return "World";
  535. case BCM43xx_LOCALE_THAILAND:
  536. return "Thailand";
  537. case BCM43xx_LOCALE_ISRAEL:
  538. return "Israel";
  539. case BCM43xx_LOCALE_JORDAN:
  540. return "Jordan";
  541. case BCM43xx_LOCALE_CHINA:
  542. return "China";
  543. case BCM43xx_LOCALE_JAPAN:
  544. return "Japan";
  545. case BCM43xx_LOCALE_USA_CANADA_ANZ:
  546. return "USA/Canada/ANZ";
  547. case BCM43xx_LOCALE_EUROPE:
  548. return "Europe";
  549. case BCM43xx_LOCALE_USA_LOW:
  550. return "USAlow";
  551. case BCM43xx_LOCALE_JAPAN_HIGH:
  552. return "JapanHigh";
  553. case BCM43xx_LOCALE_ALL:
  554. return "All";
  555. case BCM43xx_LOCALE_NONE:
  556. return "None";
  557. }
  558. assert(0);
  559. return "";
  560. }
  561. static inline u8 bcm43xx_crc8(u8 crc, u8 data)
  562. {
  563. static const u8 t[] = {
  564. 0x00, 0xF7, 0xB9, 0x4E, 0x25, 0xD2, 0x9C, 0x6B,
  565. 0x4A, 0xBD, 0xF3, 0x04, 0x6F, 0x98, 0xD6, 0x21,
  566. 0x94, 0x63, 0x2D, 0xDA, 0xB1, 0x46, 0x08, 0xFF,
  567. 0xDE, 0x29, 0x67, 0x90, 0xFB, 0x0C, 0x42, 0xB5,
  568. 0x7F, 0x88, 0xC6, 0x31, 0x5A, 0xAD, 0xE3, 0x14,
  569. 0x35, 0xC2, 0x8C, 0x7B, 0x10, 0xE7, 0xA9, 0x5E,
  570. 0xEB, 0x1C, 0x52, 0xA5, 0xCE, 0x39, 0x77, 0x80,
  571. 0xA1, 0x56, 0x18, 0xEF, 0x84, 0x73, 0x3D, 0xCA,
  572. 0xFE, 0x09, 0x47, 0xB0, 0xDB, 0x2C, 0x62, 0x95,
  573. 0xB4, 0x43, 0x0D, 0xFA, 0x91, 0x66, 0x28, 0xDF,
  574. 0x6A, 0x9D, 0xD3, 0x24, 0x4F, 0xB8, 0xF6, 0x01,
  575. 0x20, 0xD7, 0x99, 0x6E, 0x05, 0xF2, 0xBC, 0x4B,
  576. 0x81, 0x76, 0x38, 0xCF, 0xA4, 0x53, 0x1D, 0xEA,
  577. 0xCB, 0x3C, 0x72, 0x85, 0xEE, 0x19, 0x57, 0xA0,
  578. 0x15, 0xE2, 0xAC, 0x5B, 0x30, 0xC7, 0x89, 0x7E,
  579. 0x5F, 0xA8, 0xE6, 0x11, 0x7A, 0x8D, 0xC3, 0x34,
  580. 0xAB, 0x5C, 0x12, 0xE5, 0x8E, 0x79, 0x37, 0xC0,
  581. 0xE1, 0x16, 0x58, 0xAF, 0xC4, 0x33, 0x7D, 0x8A,
  582. 0x3F, 0xC8, 0x86, 0x71, 0x1A, 0xED, 0xA3, 0x54,
  583. 0x75, 0x82, 0xCC, 0x3B, 0x50, 0xA7, 0xE9, 0x1E,
  584. 0xD4, 0x23, 0x6D, 0x9A, 0xF1, 0x06, 0x48, 0xBF,
  585. 0x9E, 0x69, 0x27, 0xD0, 0xBB, 0x4C, 0x02, 0xF5,
  586. 0x40, 0xB7, 0xF9, 0x0E, 0x65, 0x92, 0xDC, 0x2B,
  587. 0x0A, 0xFD, 0xB3, 0x44, 0x2F, 0xD8, 0x96, 0x61,
  588. 0x55, 0xA2, 0xEC, 0x1B, 0x70, 0x87, 0xC9, 0x3E,
  589. 0x1F, 0xE8, 0xA6, 0x51, 0x3A, 0xCD, 0x83, 0x74,
  590. 0xC1, 0x36, 0x78, 0x8F, 0xE4, 0x13, 0x5D, 0xAA,
  591. 0x8B, 0x7C, 0x32, 0xC5, 0xAE, 0x59, 0x17, 0xE0,
  592. 0x2A, 0xDD, 0x93, 0x64, 0x0F, 0xF8, 0xB6, 0x41,
  593. 0x60, 0x97, 0xD9, 0x2E, 0x45, 0xB2, 0xFC, 0x0B,
  594. 0xBE, 0x49, 0x07, 0xF0, 0x9B, 0x6C, 0x22, 0xD5,
  595. 0xF4, 0x03, 0x4D, 0xBA, 0xD1, 0x26, 0x68, 0x9F,
  596. };
  597. return t[crc ^ data];
  598. }
  599. static u8 bcm43xx_sprom_crc(const u16 *sprom)
  600. {
  601. int word;
  602. u8 crc = 0xFF;
  603. for (word = 0; word < BCM43xx_SPROM_SIZE - 1; word++) {
  604. crc = bcm43xx_crc8(crc, sprom[word] & 0x00FF);
  605. crc = bcm43xx_crc8(crc, (sprom[word] & 0xFF00) >> 8);
  606. }
  607. crc = bcm43xx_crc8(crc, sprom[BCM43xx_SPROM_VERSION] & 0x00FF);
  608. crc ^= 0xFF;
  609. return crc;
  610. }
  611. int bcm43xx_sprom_read(struct bcm43xx_private *bcm, u16 *sprom)
  612. {
  613. int i;
  614. u8 crc, expected_crc;
  615. for (i = 0; i < BCM43xx_SPROM_SIZE; i++)
  616. sprom[i] = bcm43xx_read16(bcm, BCM43xx_SPROM_BASE + (i * 2));
  617. /* CRC-8 check. */
  618. crc = bcm43xx_sprom_crc(sprom);
  619. expected_crc = (sprom[BCM43xx_SPROM_VERSION] & 0xFF00) >> 8;
  620. if (crc != expected_crc) {
  621. printk(KERN_WARNING PFX "WARNING: Invalid SPROM checksum "
  622. "(0x%02X, expected: 0x%02X)\n",
  623. crc, expected_crc);
  624. return -EINVAL;
  625. }
  626. return 0;
  627. }
  628. int bcm43xx_sprom_write(struct bcm43xx_private *bcm, const u16 *sprom)
  629. {
  630. int i, err;
  631. u8 crc, expected_crc;
  632. u32 spromctl;
  633. /* CRC-8 validation of the input data. */
  634. crc = bcm43xx_sprom_crc(sprom);
  635. expected_crc = (sprom[BCM43xx_SPROM_VERSION] & 0xFF00) >> 8;
  636. if (crc != expected_crc) {
  637. printk(KERN_ERR PFX "SPROM input data: Invalid CRC\n");
  638. return -EINVAL;
  639. }
  640. printk(KERN_INFO PFX "Writing SPROM. Do NOT turn off the power! Please stand by...\n");
  641. err = bcm43xx_pci_read_config32(bcm, BCM43xx_PCICFG_SPROMCTL, &spromctl);
  642. if (err)
  643. goto err_ctlreg;
  644. spromctl |= 0x10; /* SPROM WRITE enable. */
  645. err = bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_SPROMCTL, spromctl);
  646. if (err)
  647. goto err_ctlreg;
  648. /* We must burn lots of CPU cycles here, but that does not
  649. * really matter as one does not write the SPROM every other minute...
  650. */
  651. printk(KERN_INFO PFX "[ 0%%");
  652. mdelay(500);
  653. for (i = 0; i < BCM43xx_SPROM_SIZE; i++) {
  654. if (i == 16)
  655. printk("25%%");
  656. else if (i == 32)
  657. printk("50%%");
  658. else if (i == 48)
  659. printk("75%%");
  660. else if (i % 2)
  661. printk(".");
  662. bcm43xx_write16(bcm, BCM43xx_SPROM_BASE + (i * 2), sprom[i]);
  663. mmiowb();
  664. mdelay(20);
  665. }
  666. spromctl &= ~0x10; /* SPROM WRITE enable. */
  667. err = bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_SPROMCTL, spromctl);
  668. if (err)
  669. goto err_ctlreg;
  670. mdelay(500);
  671. printk("100%% ]\n");
  672. printk(KERN_INFO PFX "SPROM written.\n");
  673. bcm43xx_controller_restart(bcm, "SPROM update");
  674. return 0;
  675. err_ctlreg:
  676. printk(KERN_ERR PFX "Could not access SPROM control register.\n");
  677. return -ENODEV;
  678. }
  679. static int bcm43xx_sprom_extract(struct bcm43xx_private *bcm)
  680. {
  681. u16 value;
  682. u16 *sprom;
  683. #ifdef CONFIG_BCM947XX
  684. char *c;
  685. #endif
  686. sprom = kzalloc(BCM43xx_SPROM_SIZE * sizeof(u16),
  687. GFP_KERNEL);
  688. if (!sprom) {
  689. printk(KERN_ERR PFX "sprom_extract OOM\n");
  690. return -ENOMEM;
  691. }
  692. #ifdef CONFIG_BCM947XX
  693. sprom[BCM43xx_SPROM_BOARDFLAGS2] = atoi(nvram_get("boardflags2"));
  694. sprom[BCM43xx_SPROM_BOARDFLAGS] = atoi(nvram_get("boardflags"));
  695. if ((c = nvram_get("il0macaddr")) != NULL)
  696. e_aton(c, (char *) &(sprom[BCM43xx_SPROM_IL0MACADDR]));
  697. if ((c = nvram_get("et1macaddr")) != NULL)
  698. e_aton(c, (char *) &(sprom[BCM43xx_SPROM_ET1MACADDR]));
  699. sprom[BCM43xx_SPROM_PA0B0] = atoi(nvram_get("pa0b0"));
  700. sprom[BCM43xx_SPROM_PA0B1] = atoi(nvram_get("pa0b1"));
  701. sprom[BCM43xx_SPROM_PA0B2] = atoi(nvram_get("pa0b2"));
  702. sprom[BCM43xx_SPROM_PA1B0] = atoi(nvram_get("pa1b0"));
  703. sprom[BCM43xx_SPROM_PA1B1] = atoi(nvram_get("pa1b1"));
  704. sprom[BCM43xx_SPROM_PA1B2] = atoi(nvram_get("pa1b2"));
  705. sprom[BCM43xx_SPROM_BOARDREV] = atoi(nvram_get("boardrev"));
  706. #else
  707. bcm43xx_sprom_read(bcm, sprom);
  708. #endif
  709. /* boardflags2 */
  710. value = sprom[BCM43xx_SPROM_BOARDFLAGS2];
  711. bcm->sprom.boardflags2 = value;
  712. /* il0macaddr */
  713. value = sprom[BCM43xx_SPROM_IL0MACADDR + 0];
  714. *(((u16 *)bcm->sprom.il0macaddr) + 0) = cpu_to_be16(value);
  715. value = sprom[BCM43xx_SPROM_IL0MACADDR + 1];
  716. *(((u16 *)bcm->sprom.il0macaddr) + 1) = cpu_to_be16(value);
  717. value = sprom[BCM43xx_SPROM_IL0MACADDR + 2];
  718. *(((u16 *)bcm->sprom.il0macaddr) + 2) = cpu_to_be16(value);
  719. /* et0macaddr */
  720. value = sprom[BCM43xx_SPROM_ET0MACADDR + 0];
  721. *(((u16 *)bcm->sprom.et0macaddr) + 0) = cpu_to_be16(value);
  722. value = sprom[BCM43xx_SPROM_ET0MACADDR + 1];
  723. *(((u16 *)bcm->sprom.et0macaddr) + 1) = cpu_to_be16(value);
  724. value = sprom[BCM43xx_SPROM_ET0MACADDR + 2];
  725. *(((u16 *)bcm->sprom.et0macaddr) + 2) = cpu_to_be16(value);
  726. /* et1macaddr */
  727. value = sprom[BCM43xx_SPROM_ET1MACADDR + 0];
  728. *(((u16 *)bcm->sprom.et1macaddr) + 0) = cpu_to_be16(value);
  729. value = sprom[BCM43xx_SPROM_ET1MACADDR + 1];
  730. *(((u16 *)bcm->sprom.et1macaddr) + 1) = cpu_to_be16(value);
  731. value = sprom[BCM43xx_SPROM_ET1MACADDR + 2];
  732. *(((u16 *)bcm->sprom.et1macaddr) + 2) = cpu_to_be16(value);
  733. /* ethernet phy settings */
  734. value = sprom[BCM43xx_SPROM_ETHPHY];
  735. bcm->sprom.et0phyaddr = (value & 0x001F);
  736. bcm->sprom.et1phyaddr = (value & 0x03E0) >> 5;
  737. bcm->sprom.et0mdcport = (value & (1 << 14)) >> 14;
  738. bcm->sprom.et1mdcport = (value & (1 << 15)) >> 15;
  739. /* boardrev, antennas, locale */
  740. value = sprom[BCM43xx_SPROM_BOARDREV];
  741. bcm->sprom.boardrev = (value & 0x00FF);
  742. bcm->sprom.locale = (value & 0x0F00) >> 8;
  743. bcm->sprom.antennas_aphy = (value & 0x3000) >> 12;
  744. bcm->sprom.antennas_bgphy = (value & 0xC000) >> 14;
  745. if (modparam_locale != -1) {
  746. if (modparam_locale >= 0 && modparam_locale <= 11) {
  747. bcm->sprom.locale = modparam_locale;
  748. printk(KERN_WARNING PFX "Operating with modified "
  749. "LocaleCode %u (%s)\n",
  750. bcm->sprom.locale,
  751. bcm43xx_locale_string(bcm->sprom.locale));
  752. } else {
  753. printk(KERN_WARNING PFX "Module parameter \"locale\" "
  754. "invalid value. (0 - 11)\n");
  755. }
  756. }
  757. /* pa0b* */
  758. value = sprom[BCM43xx_SPROM_PA0B0];
  759. bcm->sprom.pa0b0 = value;
  760. value = sprom[BCM43xx_SPROM_PA0B1];
  761. bcm->sprom.pa0b1 = value;
  762. value = sprom[BCM43xx_SPROM_PA0B2];
  763. bcm->sprom.pa0b2 = value;
  764. /* wl0gpio* */
  765. value = sprom[BCM43xx_SPROM_WL0GPIO0];
  766. if (value == 0x0000)
  767. value = 0xFFFF;
  768. bcm->sprom.wl0gpio0 = value & 0x00FF;
  769. bcm->sprom.wl0gpio1 = (value & 0xFF00) >> 8;
  770. value = sprom[BCM43xx_SPROM_WL0GPIO2];
  771. if (value == 0x0000)
  772. value = 0xFFFF;
  773. bcm->sprom.wl0gpio2 = value & 0x00FF;
  774. bcm->sprom.wl0gpio3 = (value & 0xFF00) >> 8;
  775. /* maxpower */
  776. value = sprom[BCM43xx_SPROM_MAXPWR];
  777. bcm->sprom.maxpower_aphy = (value & 0xFF00) >> 8;
  778. bcm->sprom.maxpower_bgphy = value & 0x00FF;
  779. /* pa1b* */
  780. value = sprom[BCM43xx_SPROM_PA1B0];
  781. bcm->sprom.pa1b0 = value;
  782. value = sprom[BCM43xx_SPROM_PA1B1];
  783. bcm->sprom.pa1b1 = value;
  784. value = sprom[BCM43xx_SPROM_PA1B2];
  785. bcm->sprom.pa1b2 = value;
  786. /* idle tssi target */
  787. value = sprom[BCM43xx_SPROM_IDL_TSSI_TGT];
  788. bcm->sprom.idle_tssi_tgt_aphy = value & 0x00FF;
  789. bcm->sprom.idle_tssi_tgt_bgphy = (value & 0xFF00) >> 8;
  790. /* boardflags */
  791. value = sprom[BCM43xx_SPROM_BOARDFLAGS];
  792. if (value == 0xFFFF)
  793. value = 0x0000;
  794. bcm->sprom.boardflags = value;
  795. /* boardflags workarounds */
  796. if (bcm->board_vendor == PCI_VENDOR_ID_DELL &&
  797. bcm->chip_id == 0x4301 &&
  798. bcm->board_revision == 0x74)
  799. bcm->sprom.boardflags |= BCM43xx_BFL_BTCOEXIST;
  800. if (bcm->board_vendor == PCI_VENDOR_ID_APPLE &&
  801. bcm->board_type == 0x4E &&
  802. bcm->board_revision > 0x40)
  803. bcm->sprom.boardflags |= BCM43xx_BFL_PACTRL;
  804. /* antenna gain */
  805. value = sprom[BCM43xx_SPROM_ANTENNA_GAIN];
  806. if (value == 0x0000 || value == 0xFFFF)
  807. value = 0x0202;
  808. /* convert values to Q5.2 */
  809. bcm->sprom.antennagain_aphy = ((value & 0xFF00) >> 8) * 4;
  810. bcm->sprom.antennagain_bgphy = (value & 0x00FF) * 4;
  811. kfree(sprom);
  812. return 0;
  813. }
  814. static int bcm43xx_geo_init(struct bcm43xx_private *bcm)
  815. {
  816. struct ieee80211_geo *geo;
  817. struct ieee80211_channel *chan;
  818. int have_a = 0, have_bg = 0;
  819. int i;
  820. u8 channel;
  821. struct bcm43xx_phyinfo *phy;
  822. const char *iso_country;
  823. geo = kzalloc(sizeof(*geo), GFP_KERNEL);
  824. if (!geo)
  825. return -ENOMEM;
  826. for (i = 0; i < bcm->nr_80211_available; i++) {
  827. phy = &(bcm->core_80211_ext[i].phy);
  828. switch (phy->type) {
  829. case BCM43xx_PHYTYPE_B:
  830. case BCM43xx_PHYTYPE_G:
  831. have_bg = 1;
  832. break;
  833. case BCM43xx_PHYTYPE_A:
  834. have_a = 1;
  835. break;
  836. default:
  837. assert(0);
  838. }
  839. }
  840. iso_country = bcm43xx_locale_iso(bcm->sprom.locale);
  841. if (have_a) {
  842. for (i = 0, channel = IEEE80211_52GHZ_MIN_CHANNEL;
  843. channel <= IEEE80211_52GHZ_MAX_CHANNEL; channel++) {
  844. chan = &geo->a[i++];
  845. chan->freq = bcm43xx_channel_to_freq_a(channel);
  846. chan->channel = channel;
  847. }
  848. geo->a_channels = i;
  849. }
  850. if (have_bg) {
  851. for (i = 0, channel = IEEE80211_24GHZ_MIN_CHANNEL;
  852. channel <= IEEE80211_24GHZ_MAX_CHANNEL; channel++) {
  853. chan = &geo->bg[i++];
  854. chan->freq = bcm43xx_channel_to_freq_bg(channel);
  855. chan->channel = channel;
  856. }
  857. geo->bg_channels = i;
  858. }
  859. memcpy(geo->name, iso_country, 2);
  860. if (0 /*TODO: Outdoor use only */)
  861. geo->name[2] = 'O';
  862. else if (0 /*TODO: Indoor use only */)
  863. geo->name[2] = 'I';
  864. else
  865. geo->name[2] = ' ';
  866. geo->name[3] = '\0';
  867. ieee80211_set_geo(bcm->ieee, geo);
  868. kfree(geo);
  869. return 0;
  870. }
  871. /* DummyTransmission function, as documented on
  872. * http://bcm-specs.sipsolutions.net/DummyTransmission
  873. */
  874. void bcm43xx_dummy_transmission(struct bcm43xx_private *bcm)
  875. {
  876. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  877. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  878. unsigned int i, max_loop;
  879. u16 value = 0;
  880. u32 buffer[5] = {
  881. 0x00000000,
  882. 0x0000D400,
  883. 0x00000000,
  884. 0x00000001,
  885. 0x00000000,
  886. };
  887. switch (phy->type) {
  888. case BCM43xx_PHYTYPE_A:
  889. max_loop = 0x1E;
  890. buffer[0] = 0xCC010200;
  891. break;
  892. case BCM43xx_PHYTYPE_B:
  893. case BCM43xx_PHYTYPE_G:
  894. max_loop = 0xFA;
  895. buffer[0] = 0x6E840B00;
  896. break;
  897. default:
  898. assert(0);
  899. return;
  900. }
  901. for (i = 0; i < 5; i++)
  902. bcm43xx_ram_write(bcm, i * 4, buffer[i]);
  903. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD); /* dummy read */
  904. bcm43xx_write16(bcm, 0x0568, 0x0000);
  905. bcm43xx_write16(bcm, 0x07C0, 0x0000);
  906. bcm43xx_write16(bcm, 0x050C, ((phy->type == BCM43xx_PHYTYPE_A) ? 1 : 0));
  907. bcm43xx_write16(bcm, 0x0508, 0x0000);
  908. bcm43xx_write16(bcm, 0x050A, 0x0000);
  909. bcm43xx_write16(bcm, 0x054C, 0x0000);
  910. bcm43xx_write16(bcm, 0x056A, 0x0014);
  911. bcm43xx_write16(bcm, 0x0568, 0x0826);
  912. bcm43xx_write16(bcm, 0x0500, 0x0000);
  913. bcm43xx_write16(bcm, 0x0502, 0x0030);
  914. if (radio->version == 0x2050 && radio->revision <= 0x5)
  915. bcm43xx_radio_write16(bcm, 0x0051, 0x0017);
  916. for (i = 0x00; i < max_loop; i++) {
  917. value = bcm43xx_read16(bcm, 0x050E);
  918. if (value & 0x0080)
  919. break;
  920. udelay(10);
  921. }
  922. for (i = 0x00; i < 0x0A; i++) {
  923. value = bcm43xx_read16(bcm, 0x050E);
  924. if (value & 0x0400)
  925. break;
  926. udelay(10);
  927. }
  928. for (i = 0x00; i < 0x0A; i++) {
  929. value = bcm43xx_read16(bcm, 0x0690);
  930. if (!(value & 0x0100))
  931. break;
  932. udelay(10);
  933. }
  934. if (radio->version == 0x2050 && radio->revision <= 0x5)
  935. bcm43xx_radio_write16(bcm, 0x0051, 0x0037);
  936. }
  937. static void key_write(struct bcm43xx_private *bcm,
  938. u8 index, u8 algorithm, const u16 *key)
  939. {
  940. unsigned int i, basic_wep = 0;
  941. u32 offset;
  942. u16 value;
  943. /* Write associated key information */
  944. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x100 + (index * 2),
  945. ((index << 4) | (algorithm & 0x0F)));
  946. /* The first 4 WEP keys need extra love */
  947. if (((algorithm == BCM43xx_SEC_ALGO_WEP) ||
  948. (algorithm == BCM43xx_SEC_ALGO_WEP104)) && (index < 4))
  949. basic_wep = 1;
  950. /* Write key payload, 8 little endian words */
  951. offset = bcm->security_offset + (index * BCM43xx_SEC_KEYSIZE);
  952. for (i = 0; i < (BCM43xx_SEC_KEYSIZE / sizeof(u16)); i++) {
  953. value = cpu_to_le16(key[i]);
  954. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  955. offset + (i * 2), value);
  956. if (!basic_wep)
  957. continue;
  958. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  959. offset + (i * 2) + 4 * BCM43xx_SEC_KEYSIZE,
  960. value);
  961. }
  962. }
  963. static void keymac_write(struct bcm43xx_private *bcm,
  964. u8 index, const u32 *addr)
  965. {
  966. /* for keys 0-3 there is no associated mac address */
  967. if (index < 4)
  968. return;
  969. index -= 4;
  970. if (bcm->current_core->rev >= 5) {
  971. bcm43xx_shm_write32(bcm,
  972. BCM43xx_SHM_HWMAC,
  973. index * 2,
  974. cpu_to_be32(*addr));
  975. bcm43xx_shm_write16(bcm,
  976. BCM43xx_SHM_HWMAC,
  977. (index * 2) + 1,
  978. cpu_to_be16(*((u16 *)(addr + 1))));
  979. } else {
  980. if (index < 8) {
  981. TODO(); /* Put them in the macaddress filter */
  982. } else {
  983. TODO();
  984. /* Put them BCM43xx_SHM_SHARED, stating index 0x0120.
  985. Keep in mind to update the count of keymacs in 0x003E as well! */
  986. }
  987. }
  988. }
  989. static int bcm43xx_key_write(struct bcm43xx_private *bcm,
  990. u8 index, u8 algorithm,
  991. const u8 *_key, int key_len,
  992. const u8 *mac_addr)
  993. {
  994. u8 key[BCM43xx_SEC_KEYSIZE] = { 0 };
  995. if (index >= ARRAY_SIZE(bcm->key))
  996. return -EINVAL;
  997. if (key_len > ARRAY_SIZE(key))
  998. return -EINVAL;
  999. if (algorithm < 1 || algorithm > 5)
  1000. return -EINVAL;
  1001. memcpy(key, _key, key_len);
  1002. key_write(bcm, index, algorithm, (const u16 *)key);
  1003. keymac_write(bcm, index, (const u32 *)mac_addr);
  1004. bcm->key[index].algorithm = algorithm;
  1005. return 0;
  1006. }
  1007. static void bcm43xx_clear_keys(struct bcm43xx_private *bcm)
  1008. {
  1009. static const u32 zero_mac[2] = { 0 };
  1010. unsigned int i,j, nr_keys = 54;
  1011. u16 offset;
  1012. if (bcm->current_core->rev < 5)
  1013. nr_keys = 16;
  1014. assert(nr_keys <= ARRAY_SIZE(bcm->key));
  1015. for (i = 0; i < nr_keys; i++) {
  1016. bcm->key[i].enabled = 0;
  1017. /* returns for i < 4 immediately */
  1018. keymac_write(bcm, i, zero_mac);
  1019. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  1020. 0x100 + (i * 2), 0x0000);
  1021. for (j = 0; j < 8; j++) {
  1022. offset = bcm->security_offset + (j * 4) + (i * BCM43xx_SEC_KEYSIZE);
  1023. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  1024. offset, 0x0000);
  1025. }
  1026. }
  1027. dprintk(KERN_INFO PFX "Keys cleared\n");
  1028. }
  1029. /* Lowlevel core-switch function. This is only to be used in
  1030. * bcm43xx_switch_core() and bcm43xx_probe_cores()
  1031. */
  1032. static int _switch_core(struct bcm43xx_private *bcm, int core)
  1033. {
  1034. int err;
  1035. int attempts = 0;
  1036. u32 current_core;
  1037. assert(core >= 0);
  1038. while (1) {
  1039. err = bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_ACTIVE_CORE,
  1040. (core * 0x1000) + 0x18000000);
  1041. if (unlikely(err))
  1042. goto error;
  1043. err = bcm43xx_pci_read_config32(bcm, BCM43xx_PCICFG_ACTIVE_CORE,
  1044. &current_core);
  1045. if (unlikely(err))
  1046. goto error;
  1047. current_core = (current_core - 0x18000000) / 0x1000;
  1048. if (current_core == core)
  1049. break;
  1050. if (unlikely(attempts++ > BCM43xx_SWITCH_CORE_MAX_RETRIES))
  1051. goto error;
  1052. udelay(10);
  1053. }
  1054. #ifdef CONFIG_BCM947XX
  1055. if (bcm->pci_dev->bus->number == 0)
  1056. bcm->current_core_offset = 0x1000 * core;
  1057. else
  1058. bcm->current_core_offset = 0;
  1059. #endif
  1060. return 0;
  1061. error:
  1062. printk(KERN_ERR PFX "Failed to switch to core %d\n", core);
  1063. return -ENODEV;
  1064. }
  1065. int bcm43xx_switch_core(struct bcm43xx_private *bcm, struct bcm43xx_coreinfo *new_core)
  1066. {
  1067. int err;
  1068. if (unlikely(!new_core))
  1069. return 0;
  1070. if (!new_core->available)
  1071. return -ENODEV;
  1072. if (bcm->current_core == new_core)
  1073. return 0;
  1074. err = _switch_core(bcm, new_core->index);
  1075. if (unlikely(err))
  1076. goto out;
  1077. bcm->current_core = new_core;
  1078. out:
  1079. return err;
  1080. }
  1081. static int bcm43xx_core_enabled(struct bcm43xx_private *bcm)
  1082. {
  1083. u32 value;
  1084. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1085. value &= BCM43xx_SBTMSTATELOW_CLOCK | BCM43xx_SBTMSTATELOW_RESET
  1086. | BCM43xx_SBTMSTATELOW_REJECT;
  1087. return (value == BCM43xx_SBTMSTATELOW_CLOCK);
  1088. }
  1089. /* disable current core */
  1090. static int bcm43xx_core_disable(struct bcm43xx_private *bcm, u32 core_flags)
  1091. {
  1092. u32 sbtmstatelow;
  1093. u32 sbtmstatehigh;
  1094. int i;
  1095. /* fetch sbtmstatelow from core information registers */
  1096. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1097. /* core is already in reset */
  1098. if (sbtmstatelow & BCM43xx_SBTMSTATELOW_RESET)
  1099. goto out;
  1100. if (sbtmstatelow & BCM43xx_SBTMSTATELOW_CLOCK) {
  1101. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK |
  1102. BCM43xx_SBTMSTATELOW_REJECT;
  1103. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1104. for (i = 0; i < 1000; i++) {
  1105. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1106. if (sbtmstatelow & BCM43xx_SBTMSTATELOW_REJECT) {
  1107. i = -1;
  1108. break;
  1109. }
  1110. udelay(10);
  1111. }
  1112. if (i != -1) {
  1113. printk(KERN_ERR PFX "Error: core_disable() REJECT timeout!\n");
  1114. return -EBUSY;
  1115. }
  1116. for (i = 0; i < 1000; i++) {
  1117. sbtmstatehigh = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATEHIGH);
  1118. if (!(sbtmstatehigh & BCM43xx_SBTMSTATEHIGH_BUSY)) {
  1119. i = -1;
  1120. break;
  1121. }
  1122. udelay(10);
  1123. }
  1124. if (i != -1) {
  1125. printk(KERN_ERR PFX "Error: core_disable() BUSY timeout!\n");
  1126. return -EBUSY;
  1127. }
  1128. sbtmstatelow = BCM43xx_SBTMSTATELOW_FORCE_GATE_CLOCK |
  1129. BCM43xx_SBTMSTATELOW_REJECT |
  1130. BCM43xx_SBTMSTATELOW_RESET |
  1131. BCM43xx_SBTMSTATELOW_CLOCK |
  1132. core_flags;
  1133. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1134. udelay(10);
  1135. }
  1136. sbtmstatelow = BCM43xx_SBTMSTATELOW_RESET |
  1137. BCM43xx_SBTMSTATELOW_REJECT |
  1138. core_flags;
  1139. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1140. out:
  1141. bcm->current_core->enabled = 0;
  1142. return 0;
  1143. }
  1144. /* enable (reset) current core */
  1145. static int bcm43xx_core_enable(struct bcm43xx_private *bcm, u32 core_flags)
  1146. {
  1147. u32 sbtmstatelow;
  1148. u32 sbtmstatehigh;
  1149. u32 sbimstate;
  1150. int err;
  1151. err = bcm43xx_core_disable(bcm, core_flags);
  1152. if (err)
  1153. goto out;
  1154. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK |
  1155. BCM43xx_SBTMSTATELOW_RESET |
  1156. BCM43xx_SBTMSTATELOW_FORCE_GATE_CLOCK |
  1157. core_flags;
  1158. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1159. udelay(1);
  1160. sbtmstatehigh = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATEHIGH);
  1161. if (sbtmstatehigh & BCM43xx_SBTMSTATEHIGH_SERROR) {
  1162. sbtmstatehigh = 0x00000000;
  1163. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATEHIGH, sbtmstatehigh);
  1164. }
  1165. sbimstate = bcm43xx_read32(bcm, BCM43xx_CIR_SBIMSTATE);
  1166. if (sbimstate & (BCM43xx_SBIMSTATE_IB_ERROR | BCM43xx_SBIMSTATE_TIMEOUT)) {
  1167. sbimstate &= ~(BCM43xx_SBIMSTATE_IB_ERROR | BCM43xx_SBIMSTATE_TIMEOUT);
  1168. bcm43xx_write32(bcm, BCM43xx_CIR_SBIMSTATE, sbimstate);
  1169. }
  1170. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK |
  1171. BCM43xx_SBTMSTATELOW_FORCE_GATE_CLOCK |
  1172. core_flags;
  1173. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1174. udelay(1);
  1175. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK | core_flags;
  1176. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1177. udelay(1);
  1178. bcm->current_core->enabled = 1;
  1179. assert(err == 0);
  1180. out:
  1181. return err;
  1182. }
  1183. /* http://bcm-specs.sipsolutions.net/80211CoreReset */
  1184. void bcm43xx_wireless_core_reset(struct bcm43xx_private *bcm, int connect_phy)
  1185. {
  1186. u32 flags = 0x00040000;
  1187. if ((bcm43xx_core_enabled(bcm)) &&
  1188. !bcm43xx_using_pio(bcm)) {
  1189. //FIXME: Do we _really_ want #ifndef CONFIG_BCM947XX here?
  1190. #if 0
  1191. #ifndef CONFIG_BCM947XX
  1192. /* reset all used DMA controllers. */
  1193. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA1_BASE);
  1194. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA2_BASE);
  1195. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA3_BASE);
  1196. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA4_BASE);
  1197. bcm43xx_dmacontroller_rx_reset(bcm, BCM43xx_MMIO_DMA1_BASE);
  1198. if (bcm->current_core->rev < 5)
  1199. bcm43xx_dmacontroller_rx_reset(bcm, BCM43xx_MMIO_DMA4_BASE);
  1200. #endif
  1201. #endif
  1202. }
  1203. if (bcm43xx_status(bcm) == BCM43xx_STAT_SHUTTINGDOWN) {
  1204. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1205. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1206. & ~(BCM43xx_SBF_MAC_ENABLED | 0x00000002));
  1207. } else {
  1208. if (connect_phy)
  1209. flags |= 0x20000000;
  1210. bcm43xx_phy_connect(bcm, connect_phy);
  1211. bcm43xx_core_enable(bcm, flags);
  1212. bcm43xx_write16(bcm, 0x03E6, 0x0000);
  1213. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1214. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1215. | BCM43xx_SBF_400);
  1216. }
  1217. }
  1218. static void bcm43xx_wireless_core_disable(struct bcm43xx_private *bcm)
  1219. {
  1220. bcm43xx_radio_turn_off(bcm);
  1221. bcm43xx_write16(bcm, 0x03E6, 0x00F4);
  1222. bcm43xx_core_disable(bcm, 0);
  1223. }
  1224. /* Mark the current 80211 core inactive. */
  1225. static void bcm43xx_wireless_core_mark_inactive(struct bcm43xx_private *bcm)
  1226. {
  1227. u32 sbtmstatelow;
  1228. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  1229. bcm43xx_radio_turn_off(bcm);
  1230. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1231. sbtmstatelow &= 0xDFF5FFFF;
  1232. sbtmstatelow |= 0x000A0000;
  1233. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1234. udelay(1);
  1235. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1236. sbtmstatelow &= 0xFFF5FFFF;
  1237. sbtmstatelow |= 0x00080000;
  1238. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1239. udelay(1);
  1240. }
  1241. static void handle_irq_transmit_status(struct bcm43xx_private *bcm)
  1242. {
  1243. u32 v0, v1;
  1244. u16 tmp;
  1245. struct bcm43xx_xmitstatus stat;
  1246. while (1) {
  1247. v0 = bcm43xx_read32(bcm, BCM43xx_MMIO_XMITSTAT_0);
  1248. if (!v0)
  1249. break;
  1250. v1 = bcm43xx_read32(bcm, BCM43xx_MMIO_XMITSTAT_1);
  1251. stat.cookie = (v0 >> 16) & 0x0000FFFF;
  1252. tmp = (u16)((v0 & 0xFFF0) | ((v0 & 0xF) >> 1));
  1253. stat.flags = tmp & 0xFF;
  1254. stat.cnt1 = (tmp & 0x0F00) >> 8;
  1255. stat.cnt2 = (tmp & 0xF000) >> 12;
  1256. stat.seq = (u16)(v1 & 0xFFFF);
  1257. stat.unknown = (u16)((v1 >> 16) & 0xFF);
  1258. bcm43xx_debugfs_log_txstat(bcm, &stat);
  1259. if (stat.flags & BCM43xx_TXSTAT_FLAG_IGNORE)
  1260. continue;
  1261. if (!(stat.flags & BCM43xx_TXSTAT_FLAG_ACK)) {
  1262. //TODO: packet was not acked (was lost)
  1263. }
  1264. //TODO: There are more (unknown) flags to test. see bcm43xx_main.h
  1265. if (bcm43xx_using_pio(bcm))
  1266. bcm43xx_pio_handle_xmitstatus(bcm, &stat);
  1267. else
  1268. bcm43xx_dma_handle_xmitstatus(bcm, &stat);
  1269. }
  1270. }
  1271. static void drain_txstatus_queue(struct bcm43xx_private *bcm)
  1272. {
  1273. u32 dummy;
  1274. if (bcm->current_core->rev < 5)
  1275. return;
  1276. /* Read all entries from the microcode TXstatus FIFO
  1277. * and throw them away.
  1278. */
  1279. while (1) {
  1280. dummy = bcm43xx_read32(bcm, BCM43xx_MMIO_XMITSTAT_0);
  1281. if (!dummy)
  1282. break;
  1283. dummy = bcm43xx_read32(bcm, BCM43xx_MMIO_XMITSTAT_1);
  1284. }
  1285. }
  1286. static void bcm43xx_generate_noise_sample(struct bcm43xx_private *bcm)
  1287. {
  1288. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x408, 0x7F7F);
  1289. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x40A, 0x7F7F);
  1290. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD,
  1291. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD) | (1 << 4));
  1292. assert(bcm->noisecalc.core_at_start == bcm->current_core);
  1293. assert(bcm->noisecalc.channel_at_start == bcm43xx_current_radio(bcm)->channel);
  1294. }
  1295. static void bcm43xx_calculate_link_quality(struct bcm43xx_private *bcm)
  1296. {
  1297. /* Top half of Link Quality calculation. */
  1298. if (bcm->noisecalc.calculation_running)
  1299. return;
  1300. bcm->noisecalc.core_at_start = bcm->current_core;
  1301. bcm->noisecalc.channel_at_start = bcm43xx_current_radio(bcm)->channel;
  1302. bcm->noisecalc.calculation_running = 1;
  1303. bcm->noisecalc.nr_samples = 0;
  1304. bcm43xx_generate_noise_sample(bcm);
  1305. }
  1306. static void handle_irq_noise(struct bcm43xx_private *bcm)
  1307. {
  1308. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  1309. u16 tmp;
  1310. u8 noise[4];
  1311. u8 i, j;
  1312. s32 average;
  1313. /* Bottom half of Link Quality calculation. */
  1314. assert(bcm->noisecalc.calculation_running);
  1315. if (bcm->noisecalc.core_at_start != bcm->current_core ||
  1316. bcm->noisecalc.channel_at_start != radio->channel)
  1317. goto drop_calculation;
  1318. tmp = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, 0x408);
  1319. noise[0] = (tmp & 0x00FF);
  1320. noise[1] = (tmp & 0xFF00) >> 8;
  1321. tmp = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, 0x40A);
  1322. noise[2] = (tmp & 0x00FF);
  1323. noise[3] = (tmp & 0xFF00) >> 8;
  1324. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1325. noise[2] == 0x7F || noise[3] == 0x7F)
  1326. goto generate_new;
  1327. /* Get the noise samples. */
  1328. assert(bcm->noisecalc.nr_samples < 8);
  1329. i = bcm->noisecalc.nr_samples;
  1330. noise[0] = limit_value(noise[0], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1331. noise[1] = limit_value(noise[1], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1332. noise[2] = limit_value(noise[2], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1333. noise[3] = limit_value(noise[3], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1334. bcm->noisecalc.samples[i][0] = radio->nrssi_lt[noise[0]];
  1335. bcm->noisecalc.samples[i][1] = radio->nrssi_lt[noise[1]];
  1336. bcm->noisecalc.samples[i][2] = radio->nrssi_lt[noise[2]];
  1337. bcm->noisecalc.samples[i][3] = radio->nrssi_lt[noise[3]];
  1338. bcm->noisecalc.nr_samples++;
  1339. if (bcm->noisecalc.nr_samples == 8) {
  1340. /* Calculate the Link Quality by the noise samples. */
  1341. average = 0;
  1342. for (i = 0; i < 8; i++) {
  1343. for (j = 0; j < 4; j++)
  1344. average += bcm->noisecalc.samples[i][j];
  1345. }
  1346. average /= (8 * 4);
  1347. average *= 125;
  1348. average += 64;
  1349. average /= 128;
  1350. tmp = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, 0x40C);
  1351. tmp = (tmp / 128) & 0x1F;
  1352. if (tmp >= 8)
  1353. average += 2;
  1354. else
  1355. average -= 25;
  1356. if (tmp == 8)
  1357. average -= 72;
  1358. else
  1359. average -= 48;
  1360. bcm->stats.noise = average;
  1361. drop_calculation:
  1362. bcm->noisecalc.calculation_running = 0;
  1363. return;
  1364. }
  1365. generate_new:
  1366. bcm43xx_generate_noise_sample(bcm);
  1367. }
  1368. static void handle_irq_ps(struct bcm43xx_private *bcm)
  1369. {
  1370. if (bcm->ieee->iw_mode == IW_MODE_MASTER) {
  1371. ///TODO: PS TBTT
  1372. } else {
  1373. if (1/*FIXME: the last PSpoll frame was sent successfully */)
  1374. bcm43xx_power_saving_ctl_bits(bcm, -1, -1);
  1375. }
  1376. if (bcm->ieee->iw_mode == IW_MODE_ADHOC)
  1377. bcm->reg124_set_0x4 = 1;
  1378. //FIXME else set to false?
  1379. }
  1380. static void handle_irq_reg124(struct bcm43xx_private *bcm)
  1381. {
  1382. if (!bcm->reg124_set_0x4)
  1383. return;
  1384. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD,
  1385. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD)
  1386. | 0x4);
  1387. //FIXME: reset reg124_set_0x4 to false?
  1388. }
  1389. static void handle_irq_pmq(struct bcm43xx_private *bcm)
  1390. {
  1391. u32 tmp;
  1392. //TODO: AP mode.
  1393. while (1) {
  1394. tmp = bcm43xx_read32(bcm, BCM43xx_MMIO_PS_STATUS);
  1395. if (!(tmp & 0x00000008))
  1396. break;
  1397. }
  1398. /* 16bit write is odd, but correct. */
  1399. bcm43xx_write16(bcm, BCM43xx_MMIO_PS_STATUS, 0x0002);
  1400. }
  1401. static void bcm43xx_generate_beacon_template(struct bcm43xx_private *bcm,
  1402. u16 ram_offset, u16 shm_size_offset)
  1403. {
  1404. u32 value;
  1405. u16 size = 0;
  1406. /* Timestamp. */
  1407. //FIXME: assumption: The chip sets the timestamp
  1408. value = 0;
  1409. bcm43xx_ram_write(bcm, ram_offset++, value);
  1410. bcm43xx_ram_write(bcm, ram_offset++, value);
  1411. size += 8;
  1412. /* Beacon Interval / Capability Information */
  1413. value = 0x0000;//FIXME: Which interval?
  1414. value |= (1 << 0) << 16; /* ESS */
  1415. value |= (1 << 2) << 16; /* CF Pollable */ //FIXME?
  1416. value |= (1 << 3) << 16; /* CF Poll Request */ //FIXME?
  1417. if (!bcm->ieee->open_wep)
  1418. value |= (1 << 4) << 16; /* Privacy */
  1419. bcm43xx_ram_write(bcm, ram_offset++, value);
  1420. size += 4;
  1421. /* SSID */
  1422. //TODO
  1423. /* FH Parameter Set */
  1424. //TODO
  1425. /* DS Parameter Set */
  1426. //TODO
  1427. /* CF Parameter Set */
  1428. //TODO
  1429. /* TIM */
  1430. //TODO
  1431. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, shm_size_offset, size);
  1432. }
  1433. static void handle_irq_beacon(struct bcm43xx_private *bcm)
  1434. {
  1435. u32 status;
  1436. bcm->irq_savedstate &= ~BCM43xx_IRQ_BEACON;
  1437. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD);
  1438. if ((status & 0x1) && (status & 0x2)) {
  1439. /* ACK beacon IRQ. */
  1440. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON,
  1441. BCM43xx_IRQ_BEACON);
  1442. bcm->irq_savedstate |= BCM43xx_IRQ_BEACON;
  1443. return;
  1444. }
  1445. if (!(status & 0x1)) {
  1446. bcm43xx_generate_beacon_template(bcm, 0x68, 0x18);
  1447. status |= 0x1;
  1448. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD, status);
  1449. }
  1450. if (!(status & 0x2)) {
  1451. bcm43xx_generate_beacon_template(bcm, 0x468, 0x1A);
  1452. status |= 0x2;
  1453. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD, status);
  1454. }
  1455. }
  1456. /* Interrupt handler bottom-half */
  1457. static void bcm43xx_interrupt_tasklet(struct bcm43xx_private *bcm)
  1458. {
  1459. u32 reason;
  1460. u32 dma_reason[6];
  1461. u32 merged_dma_reason = 0;
  1462. int i, activity = 0;
  1463. unsigned long flags;
  1464. #ifdef CONFIG_BCM43XX_DEBUG
  1465. u32 _handled = 0x00000000;
  1466. # define bcmirq_handled(irq) do { _handled |= (irq); } while (0)
  1467. #else
  1468. # define bcmirq_handled(irq) do { /* nothing */ } while (0)
  1469. #endif /* CONFIG_BCM43XX_DEBUG*/
  1470. spin_lock_irqsave(&bcm->irq_lock, flags);
  1471. reason = bcm->irq_reason;
  1472. for (i = 5; i >= 0; i--) {
  1473. dma_reason[i] = bcm->dma_reason[i];
  1474. merged_dma_reason |= dma_reason[i];
  1475. }
  1476. if (unlikely(reason & BCM43xx_IRQ_XMIT_ERROR)) {
  1477. /* TX error. We get this when Template Ram is written in wrong endianess
  1478. * in dummy_tx(). We also get this if something is wrong with the TX header
  1479. * on DMA or PIO queues.
  1480. * Maybe we get this in other error conditions, too.
  1481. */
  1482. printkl(KERN_ERR PFX "FATAL ERROR: BCM43xx_IRQ_XMIT_ERROR\n");
  1483. bcmirq_handled(BCM43xx_IRQ_XMIT_ERROR);
  1484. }
  1485. if (unlikely(merged_dma_reason & BCM43xx_DMAIRQ_FATALMASK)) {
  1486. printkl(KERN_ERR PFX "FATAL ERROR: Fatal DMA error: "
  1487. "0x%08X, 0x%08X, 0x%08X, "
  1488. "0x%08X, 0x%08X, 0x%08X\n",
  1489. dma_reason[0], dma_reason[1],
  1490. dma_reason[2], dma_reason[3],
  1491. dma_reason[4], dma_reason[5]);
  1492. bcm43xx_controller_restart(bcm, "DMA error");
  1493. mmiowb();
  1494. spin_unlock_irqrestore(&bcm->irq_lock, flags);
  1495. return;
  1496. }
  1497. if (unlikely(merged_dma_reason & BCM43xx_DMAIRQ_NONFATALMASK)) {
  1498. printkl(KERN_ERR PFX "DMA error: "
  1499. "0x%08X, 0x%08X, 0x%08X, "
  1500. "0x%08X, 0x%08X, 0x%08X\n",
  1501. dma_reason[0], dma_reason[1],
  1502. dma_reason[2], dma_reason[3],
  1503. dma_reason[4], dma_reason[5]);
  1504. }
  1505. if (reason & BCM43xx_IRQ_PS) {
  1506. handle_irq_ps(bcm);
  1507. bcmirq_handled(BCM43xx_IRQ_PS);
  1508. }
  1509. if (reason & BCM43xx_IRQ_REG124) {
  1510. handle_irq_reg124(bcm);
  1511. bcmirq_handled(BCM43xx_IRQ_REG124);
  1512. }
  1513. if (reason & BCM43xx_IRQ_BEACON) {
  1514. if (bcm->ieee->iw_mode == IW_MODE_MASTER)
  1515. handle_irq_beacon(bcm);
  1516. bcmirq_handled(BCM43xx_IRQ_BEACON);
  1517. }
  1518. if (reason & BCM43xx_IRQ_PMQ) {
  1519. handle_irq_pmq(bcm);
  1520. bcmirq_handled(BCM43xx_IRQ_PMQ);
  1521. }
  1522. if (reason & BCM43xx_IRQ_SCAN) {
  1523. /*TODO*/
  1524. //bcmirq_handled(BCM43xx_IRQ_SCAN);
  1525. }
  1526. if (reason & BCM43xx_IRQ_NOISE) {
  1527. handle_irq_noise(bcm);
  1528. bcmirq_handled(BCM43xx_IRQ_NOISE);
  1529. }
  1530. /* Check the DMA reason registers for received data. */
  1531. if (dma_reason[0] & BCM43xx_DMAIRQ_RX_DONE) {
  1532. if (bcm43xx_using_pio(bcm))
  1533. bcm43xx_pio_rx(bcm43xx_current_pio(bcm)->queue0);
  1534. else
  1535. bcm43xx_dma_rx(bcm43xx_current_dma(bcm)->rx_ring0);
  1536. /* We intentionally don't set "activity" to 1, here. */
  1537. }
  1538. assert(!(dma_reason[1] & BCM43xx_DMAIRQ_RX_DONE));
  1539. assert(!(dma_reason[2] & BCM43xx_DMAIRQ_RX_DONE));
  1540. if (dma_reason[3] & BCM43xx_DMAIRQ_RX_DONE) {
  1541. if (bcm43xx_using_pio(bcm))
  1542. bcm43xx_pio_rx(bcm43xx_current_pio(bcm)->queue3);
  1543. else
  1544. bcm43xx_dma_rx(bcm43xx_current_dma(bcm)->rx_ring3);
  1545. activity = 1;
  1546. }
  1547. assert(!(dma_reason[4] & BCM43xx_DMAIRQ_RX_DONE));
  1548. assert(!(dma_reason[5] & BCM43xx_DMAIRQ_RX_DONE));
  1549. bcmirq_handled(BCM43xx_IRQ_RX);
  1550. if (reason & BCM43xx_IRQ_XMIT_STATUS) {
  1551. handle_irq_transmit_status(bcm);
  1552. activity = 1;
  1553. //TODO: In AP mode, this also causes sending of powersave responses.
  1554. bcmirq_handled(BCM43xx_IRQ_XMIT_STATUS);
  1555. }
  1556. /* IRQ_PIO_WORKAROUND is handled in the top-half. */
  1557. bcmirq_handled(BCM43xx_IRQ_PIO_WORKAROUND);
  1558. #ifdef CONFIG_BCM43XX_DEBUG
  1559. if (unlikely(reason & ~_handled)) {
  1560. printkl(KERN_WARNING PFX
  1561. "Unhandled IRQ! Reason: 0x%08x, Unhandled: 0x%08x, "
  1562. "DMA: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  1563. reason, (reason & ~_handled),
  1564. dma_reason[0], dma_reason[1],
  1565. dma_reason[2], dma_reason[3]);
  1566. }
  1567. #endif
  1568. #undef bcmirq_handled
  1569. if (!modparam_noleds)
  1570. bcm43xx_leds_update(bcm, activity);
  1571. bcm43xx_interrupt_enable(bcm, bcm->irq_savedstate);
  1572. mmiowb();
  1573. spin_unlock_irqrestore(&bcm->irq_lock, flags);
  1574. }
  1575. static void pio_irq_workaround(struct bcm43xx_private *bcm,
  1576. u16 base, int queueidx)
  1577. {
  1578. u16 rxctl;
  1579. rxctl = bcm43xx_read16(bcm, base + BCM43xx_PIO_RXCTL);
  1580. if (rxctl & BCM43xx_PIO_RXCTL_DATAAVAILABLE)
  1581. bcm->dma_reason[queueidx] |= BCM43xx_DMAIRQ_RX_DONE;
  1582. else
  1583. bcm->dma_reason[queueidx] &= ~BCM43xx_DMAIRQ_RX_DONE;
  1584. }
  1585. static void bcm43xx_interrupt_ack(struct bcm43xx_private *bcm, u32 reason)
  1586. {
  1587. if (bcm43xx_using_pio(bcm) &&
  1588. (bcm->current_core->rev < 3) &&
  1589. (!(reason & BCM43xx_IRQ_PIO_WORKAROUND))) {
  1590. /* Apply a PIO specific workaround to the dma_reasons */
  1591. pio_irq_workaround(bcm, BCM43xx_MMIO_PIO1_BASE, 0);
  1592. pio_irq_workaround(bcm, BCM43xx_MMIO_PIO2_BASE, 1);
  1593. pio_irq_workaround(bcm, BCM43xx_MMIO_PIO3_BASE, 2);
  1594. pio_irq_workaround(bcm, BCM43xx_MMIO_PIO4_BASE, 3);
  1595. }
  1596. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, reason);
  1597. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA0_REASON,
  1598. bcm->dma_reason[0]);
  1599. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA1_REASON,
  1600. bcm->dma_reason[1]);
  1601. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA2_REASON,
  1602. bcm->dma_reason[2]);
  1603. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA3_REASON,
  1604. bcm->dma_reason[3]);
  1605. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA4_REASON,
  1606. bcm->dma_reason[4]);
  1607. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA5_REASON,
  1608. bcm->dma_reason[5]);
  1609. }
  1610. /* Interrupt handler top-half */
  1611. static irqreturn_t bcm43xx_interrupt_handler(int irq, void *dev_id)
  1612. {
  1613. irqreturn_t ret = IRQ_HANDLED;
  1614. struct bcm43xx_private *bcm = dev_id;
  1615. u32 reason;
  1616. if (!bcm)
  1617. return IRQ_NONE;
  1618. spin_lock(&bcm->irq_lock);
  1619. assert(bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED);
  1620. assert(bcm->current_core->id == BCM43xx_COREID_80211);
  1621. reason = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  1622. if (reason == 0xffffffff) {
  1623. /* irq not for us (shared irq) */
  1624. ret = IRQ_NONE;
  1625. goto out;
  1626. }
  1627. reason &= bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK);
  1628. if (!reason)
  1629. goto out;
  1630. bcm->dma_reason[0] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA0_REASON)
  1631. & 0x0001DC00;
  1632. bcm->dma_reason[1] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA1_REASON)
  1633. & 0x0000DC00;
  1634. bcm->dma_reason[2] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA2_REASON)
  1635. & 0x0000DC00;
  1636. bcm->dma_reason[3] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA3_REASON)
  1637. & 0x0001DC00;
  1638. bcm->dma_reason[4] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA4_REASON)
  1639. & 0x0000DC00;
  1640. bcm->dma_reason[5] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA5_REASON)
  1641. & 0x0000DC00;
  1642. bcm43xx_interrupt_ack(bcm, reason);
  1643. /* disable all IRQs. They are enabled again in the bottom half. */
  1644. bcm->irq_savedstate = bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  1645. /* save the reason code and call our bottom half. */
  1646. bcm->irq_reason = reason;
  1647. tasklet_schedule(&bcm->isr_tasklet);
  1648. out:
  1649. mmiowb();
  1650. spin_unlock(&bcm->irq_lock);
  1651. return ret;
  1652. }
  1653. static void bcm43xx_release_firmware(struct bcm43xx_private *bcm, int force)
  1654. {
  1655. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  1656. if (bcm->firmware_norelease && !force)
  1657. return; /* Suspending or controller reset. */
  1658. release_firmware(phy->ucode);
  1659. phy->ucode = NULL;
  1660. release_firmware(phy->pcm);
  1661. phy->pcm = NULL;
  1662. release_firmware(phy->initvals0);
  1663. phy->initvals0 = NULL;
  1664. release_firmware(phy->initvals1);
  1665. phy->initvals1 = NULL;
  1666. }
  1667. static int bcm43xx_request_firmware(struct bcm43xx_private *bcm)
  1668. {
  1669. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  1670. u8 rev = bcm->current_core->rev;
  1671. int err = 0;
  1672. int nr;
  1673. char buf[22 + sizeof(modparam_fwpostfix) - 1] = { 0 };
  1674. if (!phy->ucode) {
  1675. snprintf(buf, ARRAY_SIZE(buf), "bcm43xx_microcode%d%s.fw",
  1676. (rev >= 5 ? 5 : rev),
  1677. modparam_fwpostfix);
  1678. err = request_firmware(&phy->ucode, buf, &bcm->pci_dev->dev);
  1679. if (err) {
  1680. printk(KERN_ERR PFX
  1681. "Error: Microcode \"%s\" not available or load failed.\n",
  1682. buf);
  1683. goto error;
  1684. }
  1685. }
  1686. if (!phy->pcm) {
  1687. snprintf(buf, ARRAY_SIZE(buf),
  1688. "bcm43xx_pcm%d%s.fw",
  1689. (rev < 5 ? 4 : 5),
  1690. modparam_fwpostfix);
  1691. err = request_firmware(&phy->pcm, buf, &bcm->pci_dev->dev);
  1692. if (err) {
  1693. printk(KERN_ERR PFX
  1694. "Error: PCM \"%s\" not available or load failed.\n",
  1695. buf);
  1696. goto error;
  1697. }
  1698. }
  1699. if (!phy->initvals0) {
  1700. if (rev == 2 || rev == 4) {
  1701. switch (phy->type) {
  1702. case BCM43xx_PHYTYPE_A:
  1703. nr = 3;
  1704. break;
  1705. case BCM43xx_PHYTYPE_B:
  1706. case BCM43xx_PHYTYPE_G:
  1707. nr = 1;
  1708. break;
  1709. default:
  1710. goto err_noinitval;
  1711. }
  1712. } else if (rev >= 5) {
  1713. switch (phy->type) {
  1714. case BCM43xx_PHYTYPE_A:
  1715. nr = 7;
  1716. break;
  1717. case BCM43xx_PHYTYPE_B:
  1718. case BCM43xx_PHYTYPE_G:
  1719. nr = 5;
  1720. break;
  1721. default:
  1722. goto err_noinitval;
  1723. }
  1724. } else
  1725. goto err_noinitval;
  1726. snprintf(buf, ARRAY_SIZE(buf), "bcm43xx_initval%02d%s.fw",
  1727. nr, modparam_fwpostfix);
  1728. err = request_firmware(&phy->initvals0, buf, &bcm->pci_dev->dev);
  1729. if (err) {
  1730. printk(KERN_ERR PFX
  1731. "Error: InitVals \"%s\" not available or load failed.\n",
  1732. buf);
  1733. goto error;
  1734. }
  1735. if (phy->initvals0->size % sizeof(struct bcm43xx_initval)) {
  1736. printk(KERN_ERR PFX "InitVals fileformat error.\n");
  1737. goto error;
  1738. }
  1739. }
  1740. if (!phy->initvals1) {
  1741. if (rev >= 5) {
  1742. u32 sbtmstatehigh;
  1743. switch (phy->type) {
  1744. case BCM43xx_PHYTYPE_A:
  1745. sbtmstatehigh = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATEHIGH);
  1746. if (sbtmstatehigh & 0x00010000)
  1747. nr = 9;
  1748. else
  1749. nr = 10;
  1750. break;
  1751. case BCM43xx_PHYTYPE_B:
  1752. case BCM43xx_PHYTYPE_G:
  1753. nr = 6;
  1754. break;
  1755. default:
  1756. goto err_noinitval;
  1757. }
  1758. snprintf(buf, ARRAY_SIZE(buf), "bcm43xx_initval%02d%s.fw",
  1759. nr, modparam_fwpostfix);
  1760. err = request_firmware(&phy->initvals1, buf, &bcm->pci_dev->dev);
  1761. if (err) {
  1762. printk(KERN_ERR PFX
  1763. "Error: InitVals \"%s\" not available or load failed.\n",
  1764. buf);
  1765. goto error;
  1766. }
  1767. if (phy->initvals1->size % sizeof(struct bcm43xx_initval)) {
  1768. printk(KERN_ERR PFX "InitVals fileformat error.\n");
  1769. goto error;
  1770. }
  1771. }
  1772. }
  1773. out:
  1774. return err;
  1775. error:
  1776. bcm43xx_release_firmware(bcm, 1);
  1777. goto out;
  1778. err_noinitval:
  1779. printk(KERN_ERR PFX "Error: No InitVals available!\n");
  1780. err = -ENOENT;
  1781. goto error;
  1782. }
  1783. static void bcm43xx_upload_microcode(struct bcm43xx_private *bcm)
  1784. {
  1785. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  1786. const u32 *data;
  1787. unsigned int i, len;
  1788. /* Upload Microcode. */
  1789. data = (u32 *)(phy->ucode->data);
  1790. len = phy->ucode->size / sizeof(u32);
  1791. bcm43xx_shm_control_word(bcm, BCM43xx_SHM_UCODE, 0x0000);
  1792. for (i = 0; i < len; i++) {
  1793. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA,
  1794. be32_to_cpu(data[i]));
  1795. udelay(10);
  1796. }
  1797. /* Upload PCM data. */
  1798. data = (u32 *)(phy->pcm->data);
  1799. len = phy->pcm->size / sizeof(u32);
  1800. bcm43xx_shm_control_word(bcm, BCM43xx_SHM_PCM, 0x01ea);
  1801. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA, 0x00004000);
  1802. bcm43xx_shm_control_word(bcm, BCM43xx_SHM_PCM, 0x01eb);
  1803. for (i = 0; i < len; i++) {
  1804. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA,
  1805. be32_to_cpu(data[i]));
  1806. udelay(10);
  1807. }
  1808. }
  1809. static int bcm43xx_write_initvals(struct bcm43xx_private *bcm,
  1810. const struct bcm43xx_initval *data,
  1811. const unsigned int len)
  1812. {
  1813. u16 offset, size;
  1814. u32 value;
  1815. unsigned int i;
  1816. for (i = 0; i < len; i++) {
  1817. offset = be16_to_cpu(data[i].offset);
  1818. size = be16_to_cpu(data[i].size);
  1819. value = be32_to_cpu(data[i].value);
  1820. if (unlikely(offset >= 0x1000))
  1821. goto err_format;
  1822. if (size == 2) {
  1823. if (unlikely(value & 0xFFFF0000))
  1824. goto err_format;
  1825. bcm43xx_write16(bcm, offset, (u16)value);
  1826. } else if (size == 4) {
  1827. bcm43xx_write32(bcm, offset, value);
  1828. } else
  1829. goto err_format;
  1830. }
  1831. return 0;
  1832. err_format:
  1833. printk(KERN_ERR PFX "InitVals (bcm43xx_initvalXX.fw) file-format error. "
  1834. "Please fix your bcm43xx firmware files.\n");
  1835. return -EPROTO;
  1836. }
  1837. static int bcm43xx_upload_initvals(struct bcm43xx_private *bcm)
  1838. {
  1839. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  1840. int err;
  1841. err = bcm43xx_write_initvals(bcm, (struct bcm43xx_initval *)phy->initvals0->data,
  1842. phy->initvals0->size / sizeof(struct bcm43xx_initval));
  1843. if (err)
  1844. goto out;
  1845. if (phy->initvals1) {
  1846. err = bcm43xx_write_initvals(bcm, (struct bcm43xx_initval *)phy->initvals1->data,
  1847. phy->initvals1->size / sizeof(struct bcm43xx_initval));
  1848. if (err)
  1849. goto out;
  1850. }
  1851. out:
  1852. return err;
  1853. }
  1854. #ifdef CONFIG_BCM947XX
  1855. static struct pci_device_id bcm43xx_47xx_ids[] = {
  1856. { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, 0x4324) },
  1857. { 0 }
  1858. };
  1859. #endif
  1860. static int bcm43xx_initialize_irq(struct bcm43xx_private *bcm)
  1861. {
  1862. int err;
  1863. bcm->irq = bcm->pci_dev->irq;
  1864. #ifdef CONFIG_BCM947XX
  1865. if (bcm->pci_dev->bus->number == 0) {
  1866. struct pci_dev *d;
  1867. struct pci_device_id *id;
  1868. for (id = bcm43xx_47xx_ids; id->vendor; id++) {
  1869. d = pci_get_device(id->vendor, id->device, NULL);
  1870. if (d != NULL) {
  1871. bcm->irq = d->irq;
  1872. pci_dev_put(d);
  1873. break;
  1874. }
  1875. }
  1876. }
  1877. #endif
  1878. err = request_irq(bcm->irq, bcm43xx_interrupt_handler,
  1879. IRQF_SHARED, KBUILD_MODNAME, bcm);
  1880. if (err)
  1881. printk(KERN_ERR PFX "Cannot register IRQ%d\n", bcm->irq);
  1882. return err;
  1883. }
  1884. /* Switch to the core used to write the GPIO register.
  1885. * This is either the ChipCommon, or the PCI core.
  1886. */
  1887. static int switch_to_gpio_core(struct bcm43xx_private *bcm)
  1888. {
  1889. int err;
  1890. /* Where to find the GPIO register depends on the chipset.
  1891. * If it has a ChipCommon, its register at offset 0x6c is the GPIO
  1892. * control register. Otherwise the register at offset 0x6c in the
  1893. * PCI core is the GPIO control register.
  1894. */
  1895. err = bcm43xx_switch_core(bcm, &bcm->core_chipcommon);
  1896. if (err == -ENODEV) {
  1897. err = bcm43xx_switch_core(bcm, &bcm->core_pci);
  1898. if (unlikely(err == -ENODEV)) {
  1899. printk(KERN_ERR PFX "gpio error: "
  1900. "Neither ChipCommon nor PCI core available!\n");
  1901. }
  1902. }
  1903. return err;
  1904. }
  1905. /* Initialize the GPIOs
  1906. * http://bcm-specs.sipsolutions.net/GPIO
  1907. */
  1908. static int bcm43xx_gpio_init(struct bcm43xx_private *bcm)
  1909. {
  1910. struct bcm43xx_coreinfo *old_core;
  1911. int err;
  1912. u32 mask, set;
  1913. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1914. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1915. & 0xFFFF3FFF);
  1916. bcm43xx_leds_switch_all(bcm, 0);
  1917. bcm43xx_write16(bcm, BCM43xx_MMIO_GPIO_MASK,
  1918. bcm43xx_read16(bcm, BCM43xx_MMIO_GPIO_MASK) | 0x000F);
  1919. mask = 0x0000001F;
  1920. set = 0x0000000F;
  1921. if (bcm->chip_id == 0x4301) {
  1922. mask |= 0x0060;
  1923. set |= 0x0060;
  1924. }
  1925. if (0 /* FIXME: conditional unknown */) {
  1926. bcm43xx_write16(bcm, BCM43xx_MMIO_GPIO_MASK,
  1927. bcm43xx_read16(bcm, BCM43xx_MMIO_GPIO_MASK)
  1928. | 0x0100);
  1929. mask |= 0x0180;
  1930. set |= 0x0180;
  1931. }
  1932. if (bcm->sprom.boardflags & BCM43xx_BFL_PACTRL) {
  1933. bcm43xx_write16(bcm, BCM43xx_MMIO_GPIO_MASK,
  1934. bcm43xx_read16(bcm, BCM43xx_MMIO_GPIO_MASK)
  1935. | 0x0200);
  1936. mask |= 0x0200;
  1937. set |= 0x0200;
  1938. }
  1939. if (bcm->current_core->rev >= 2)
  1940. mask |= 0x0010; /* FIXME: This is redundant. */
  1941. old_core = bcm->current_core;
  1942. err = switch_to_gpio_core(bcm);
  1943. if (err)
  1944. goto out;
  1945. bcm43xx_write32(bcm, BCM43xx_GPIO_CONTROL,
  1946. (bcm43xx_read32(bcm, BCM43xx_GPIO_CONTROL) & mask) | set);
  1947. err = bcm43xx_switch_core(bcm, old_core);
  1948. out:
  1949. return err;
  1950. }
  1951. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  1952. static int bcm43xx_gpio_cleanup(struct bcm43xx_private *bcm)
  1953. {
  1954. struct bcm43xx_coreinfo *old_core;
  1955. int err;
  1956. old_core = bcm->current_core;
  1957. err = switch_to_gpio_core(bcm);
  1958. if (err)
  1959. return err;
  1960. bcm43xx_write32(bcm, BCM43xx_GPIO_CONTROL, 0x00000000);
  1961. err = bcm43xx_switch_core(bcm, old_core);
  1962. assert(err == 0);
  1963. return 0;
  1964. }
  1965. /* http://bcm-specs.sipsolutions.net/EnableMac */
  1966. void bcm43xx_mac_enable(struct bcm43xx_private *bcm)
  1967. {
  1968. bcm->mac_suspended--;
  1969. assert(bcm->mac_suspended >= 0);
  1970. if (bcm->mac_suspended == 0) {
  1971. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1972. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1973. | BCM43xx_SBF_MAC_ENABLED);
  1974. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, BCM43xx_IRQ_READY);
  1975. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD); /* dummy read */
  1976. bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON); /* dummy read */
  1977. bcm43xx_power_saving_ctl_bits(bcm, -1, -1);
  1978. }
  1979. }
  1980. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  1981. void bcm43xx_mac_suspend(struct bcm43xx_private *bcm)
  1982. {
  1983. int i;
  1984. u32 tmp;
  1985. assert(bcm->mac_suspended >= 0);
  1986. if (bcm->mac_suspended == 0) {
  1987. bcm43xx_power_saving_ctl_bits(bcm, -1, 1);
  1988. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1989. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1990. & ~BCM43xx_SBF_MAC_ENABLED);
  1991. bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON); /* dummy read */
  1992. for (i = 10000; i; i--) {
  1993. tmp = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  1994. if (tmp & BCM43xx_IRQ_READY)
  1995. goto out;
  1996. udelay(1);
  1997. }
  1998. printkl(KERN_ERR PFX "MAC suspend failed\n");
  1999. }
  2000. out:
  2001. bcm->mac_suspended++;
  2002. }
  2003. void bcm43xx_set_iwmode(struct bcm43xx_private *bcm,
  2004. int iw_mode)
  2005. {
  2006. unsigned long flags;
  2007. struct net_device *net_dev = bcm->net_dev;
  2008. u32 status;
  2009. u16 value;
  2010. spin_lock_irqsave(&bcm->ieee->lock, flags);
  2011. bcm->ieee->iw_mode = iw_mode;
  2012. spin_unlock_irqrestore(&bcm->ieee->lock, flags);
  2013. if (iw_mode == IW_MODE_MONITOR)
  2014. net_dev->type = ARPHRD_IEEE80211;
  2015. else
  2016. net_dev->type = ARPHRD_ETHER;
  2017. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2018. /* Reset status to infrastructured mode */
  2019. status &= ~(BCM43xx_SBF_MODE_AP | BCM43xx_SBF_MODE_MONITOR);
  2020. status &= ~BCM43xx_SBF_MODE_PROMISC;
  2021. status |= BCM43xx_SBF_MODE_NOTADHOC;
  2022. /* FIXME: Always enable promisc mode, until we get the MAC filters working correctly. */
  2023. status |= BCM43xx_SBF_MODE_PROMISC;
  2024. switch (iw_mode) {
  2025. case IW_MODE_MONITOR:
  2026. status |= BCM43xx_SBF_MODE_MONITOR;
  2027. status |= BCM43xx_SBF_MODE_PROMISC;
  2028. break;
  2029. case IW_MODE_ADHOC:
  2030. status &= ~BCM43xx_SBF_MODE_NOTADHOC;
  2031. break;
  2032. case IW_MODE_MASTER:
  2033. status |= BCM43xx_SBF_MODE_AP;
  2034. break;
  2035. case IW_MODE_SECOND:
  2036. case IW_MODE_REPEAT:
  2037. TODO(); /* TODO */
  2038. break;
  2039. case IW_MODE_INFRA:
  2040. /* nothing to be done here... */
  2041. break;
  2042. default:
  2043. dprintk(KERN_ERR PFX "Unknown mode in set_iwmode: %d\n", iw_mode);
  2044. }
  2045. if (net_dev->flags & IFF_PROMISC)
  2046. status |= BCM43xx_SBF_MODE_PROMISC;
  2047. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, status);
  2048. value = 0x0002;
  2049. if (iw_mode != IW_MODE_ADHOC && iw_mode != IW_MODE_MASTER) {
  2050. if (bcm->chip_id == 0x4306 && bcm->chip_rev == 3)
  2051. value = 0x0064;
  2052. else
  2053. value = 0x0032;
  2054. }
  2055. bcm43xx_write16(bcm, 0x0612, value);
  2056. }
  2057. /* This is the opposite of bcm43xx_chip_init() */
  2058. static void bcm43xx_chip_cleanup(struct bcm43xx_private *bcm)
  2059. {
  2060. bcm43xx_radio_turn_off(bcm);
  2061. if (!modparam_noleds)
  2062. bcm43xx_leds_exit(bcm);
  2063. bcm43xx_gpio_cleanup(bcm);
  2064. bcm43xx_release_firmware(bcm, 0);
  2065. }
  2066. /* Initialize the chip
  2067. * http://bcm-specs.sipsolutions.net/ChipInit
  2068. */
  2069. static int bcm43xx_chip_init(struct bcm43xx_private *bcm)
  2070. {
  2071. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  2072. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2073. int err;
  2074. int i, tmp;
  2075. u32 value32;
  2076. u16 value16;
  2077. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  2078. BCM43xx_SBF_CORE_READY
  2079. | BCM43xx_SBF_400);
  2080. err = bcm43xx_request_firmware(bcm);
  2081. if (err)
  2082. goto out;
  2083. bcm43xx_upload_microcode(bcm);
  2084. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, 0xFFFFFFFF);
  2085. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, 0x00020402);
  2086. i = 0;
  2087. while (1) {
  2088. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  2089. if (value32 == BCM43xx_IRQ_READY)
  2090. break;
  2091. i++;
  2092. if (i >= BCM43xx_IRQWAIT_MAX_RETRIES) {
  2093. printk(KERN_ERR PFX "IRQ_READY timeout\n");
  2094. err = -ENODEV;
  2095. goto err_release_fw;
  2096. }
  2097. udelay(10);
  2098. }
  2099. bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON); /* dummy read */
  2100. value16 = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
  2101. BCM43xx_UCODE_REVISION);
  2102. dprintk(KERN_INFO PFX "Microcode rev 0x%x, pl 0x%x "
  2103. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n", value16,
  2104. bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
  2105. BCM43xx_UCODE_PATCHLEVEL),
  2106. (bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
  2107. BCM43xx_UCODE_DATE) >> 12) & 0xf,
  2108. (bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
  2109. BCM43xx_UCODE_DATE) >> 8) & 0xf,
  2110. bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
  2111. BCM43xx_UCODE_DATE) & 0xff,
  2112. (bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
  2113. BCM43xx_UCODE_TIME) >> 11) & 0x1f,
  2114. (bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
  2115. BCM43xx_UCODE_TIME) >> 5) & 0x3f,
  2116. bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
  2117. BCM43xx_UCODE_TIME) & 0x1f);
  2118. if ( value16 > 0x128 ) {
  2119. printk(KERN_ERR PFX
  2120. "Firmware: no support for microcode extracted "
  2121. "from version 4.x binary drivers.\n");
  2122. err = -EOPNOTSUPP;
  2123. goto err_release_fw;
  2124. }
  2125. err = bcm43xx_gpio_init(bcm);
  2126. if (err)
  2127. goto err_release_fw;
  2128. err = bcm43xx_upload_initvals(bcm);
  2129. if (err)
  2130. goto err_gpio_cleanup;
  2131. bcm43xx_radio_turn_on(bcm);
  2132. bcm43xx_write16(bcm, 0x03E6, 0x0000);
  2133. err = bcm43xx_phy_init(bcm);
  2134. if (err)
  2135. goto err_radio_off;
  2136. /* Select initial Interference Mitigation. */
  2137. tmp = radio->interfmode;
  2138. radio->interfmode = BCM43xx_RADIO_INTERFMODE_NONE;
  2139. bcm43xx_radio_set_interference_mitigation(bcm, tmp);
  2140. bcm43xx_phy_set_antenna_diversity(bcm);
  2141. bcm43xx_radio_set_txantenna(bcm, BCM43xx_RADIO_TXANTENNA_DEFAULT);
  2142. if (phy->type == BCM43xx_PHYTYPE_B) {
  2143. value16 = bcm43xx_read16(bcm, 0x005E);
  2144. value16 |= 0x0004;
  2145. bcm43xx_write16(bcm, 0x005E, value16);
  2146. }
  2147. bcm43xx_write32(bcm, 0x0100, 0x01000000);
  2148. if (bcm->current_core->rev < 5)
  2149. bcm43xx_write32(bcm, 0x010C, 0x01000000);
  2150. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2151. value32 &= ~ BCM43xx_SBF_MODE_NOTADHOC;
  2152. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
  2153. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2154. value32 |= BCM43xx_SBF_MODE_NOTADHOC;
  2155. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
  2156. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2157. value32 |= 0x100000;
  2158. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
  2159. if (bcm43xx_using_pio(bcm)) {
  2160. bcm43xx_write32(bcm, 0x0210, 0x00000100);
  2161. bcm43xx_write32(bcm, 0x0230, 0x00000100);
  2162. bcm43xx_write32(bcm, 0x0250, 0x00000100);
  2163. bcm43xx_write32(bcm, 0x0270, 0x00000100);
  2164. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0034, 0x0000);
  2165. }
  2166. /* Probe Response Timeout value */
  2167. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2168. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0074, 0x0000);
  2169. /* Initially set the wireless operation mode. */
  2170. bcm43xx_set_iwmode(bcm, bcm->ieee->iw_mode);
  2171. if (bcm->current_core->rev < 3) {
  2172. bcm43xx_write16(bcm, 0x060E, 0x0000);
  2173. bcm43xx_write16(bcm, 0x0610, 0x8000);
  2174. bcm43xx_write16(bcm, 0x0604, 0x0000);
  2175. bcm43xx_write16(bcm, 0x0606, 0x0200);
  2176. } else {
  2177. bcm43xx_write32(bcm, 0x0188, 0x80000000);
  2178. bcm43xx_write32(bcm, 0x018C, 0x02000000);
  2179. }
  2180. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, 0x00004000);
  2181. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  2182. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2183. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2184. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2185. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2186. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2187. value32 = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  2188. value32 |= 0x00100000;
  2189. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, value32);
  2190. bcm43xx_write16(bcm, BCM43xx_MMIO_POWERUP_DELAY, bcm43xx_pctl_powerup_delay(bcm));
  2191. assert(err == 0);
  2192. dprintk(KERN_INFO PFX "Chip initialized\n");
  2193. out:
  2194. return err;
  2195. err_radio_off:
  2196. bcm43xx_radio_turn_off(bcm);
  2197. err_gpio_cleanup:
  2198. bcm43xx_gpio_cleanup(bcm);
  2199. err_release_fw:
  2200. bcm43xx_release_firmware(bcm, 1);
  2201. goto out;
  2202. }
  2203. /* Validate chip access
  2204. * http://bcm-specs.sipsolutions.net/ValidateChipAccess */
  2205. static int bcm43xx_validate_chip(struct bcm43xx_private *bcm)
  2206. {
  2207. u32 value;
  2208. u32 shm_backup;
  2209. shm_backup = bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, 0x0000);
  2210. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED, 0x0000, 0xAA5555AA);
  2211. if (bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, 0x0000) != 0xAA5555AA)
  2212. goto error;
  2213. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED, 0x0000, 0x55AAAA55);
  2214. if (bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, 0x0000) != 0x55AAAA55)
  2215. goto error;
  2216. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED, 0x0000, shm_backup);
  2217. value = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2218. if ((value | 0x80000000) != 0x80000400)
  2219. goto error;
  2220. value = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  2221. if (value != 0x00000000)
  2222. goto error;
  2223. return 0;
  2224. error:
  2225. printk(KERN_ERR PFX "Failed to validate the chipaccess\n");
  2226. return -ENODEV;
  2227. }
  2228. static void bcm43xx_init_struct_phyinfo(struct bcm43xx_phyinfo *phy)
  2229. {
  2230. /* Initialize a "phyinfo" structure. The structure is already
  2231. * zeroed out.
  2232. * This is called on insmod time to initialize members.
  2233. */
  2234. phy->savedpctlreg = 0xFFFF;
  2235. spin_lock_init(&phy->lock);
  2236. }
  2237. static void bcm43xx_init_struct_radioinfo(struct bcm43xx_radioinfo *radio)
  2238. {
  2239. /* Initialize a "radioinfo" structure. The structure is already
  2240. * zeroed out.
  2241. * This is called on insmod time to initialize members.
  2242. */
  2243. radio->interfmode = BCM43xx_RADIO_INTERFMODE_NONE;
  2244. radio->channel = 0xFF;
  2245. radio->initial_channel = 0xFF;
  2246. }
  2247. static int bcm43xx_probe_cores(struct bcm43xx_private *bcm)
  2248. {
  2249. int err, i;
  2250. int current_core;
  2251. u32 core_vendor, core_id, core_rev;
  2252. u32 sb_id_hi, chip_id_32 = 0;
  2253. u16 pci_device, chip_id_16;
  2254. u8 core_count;
  2255. memset(&bcm->core_chipcommon, 0, sizeof(struct bcm43xx_coreinfo));
  2256. memset(&bcm->core_pci, 0, sizeof(struct bcm43xx_coreinfo));
  2257. memset(&bcm->core_80211, 0, sizeof(struct bcm43xx_coreinfo)
  2258. * BCM43xx_MAX_80211_CORES);
  2259. memset(&bcm->core_80211_ext, 0, sizeof(struct bcm43xx_coreinfo_80211)
  2260. * BCM43xx_MAX_80211_CORES);
  2261. bcm->nr_80211_available = 0;
  2262. bcm->current_core = NULL;
  2263. bcm->active_80211_core = NULL;
  2264. /* map core 0 */
  2265. err = _switch_core(bcm, 0);
  2266. if (err)
  2267. goto out;
  2268. /* fetch sb_id_hi from core information registers */
  2269. sb_id_hi = bcm43xx_read32(bcm, BCM43xx_CIR_SB_ID_HI);
  2270. core_id = (sb_id_hi & 0x8FF0) >> 4;
  2271. core_rev = (sb_id_hi & 0x7000) >> 8;
  2272. core_rev |= (sb_id_hi & 0xF);
  2273. core_vendor = (sb_id_hi & 0xFFFF0000) >> 16;
  2274. /* if present, chipcommon is always core 0; read the chipid from it */
  2275. if (core_id == BCM43xx_COREID_CHIPCOMMON) {
  2276. chip_id_32 = bcm43xx_read32(bcm, 0);
  2277. chip_id_16 = chip_id_32 & 0xFFFF;
  2278. bcm->core_chipcommon.available = 1;
  2279. bcm->core_chipcommon.id = core_id;
  2280. bcm->core_chipcommon.rev = core_rev;
  2281. bcm->core_chipcommon.index = 0;
  2282. /* While we are at it, also read the capabilities. */
  2283. bcm->chipcommon_capabilities = bcm43xx_read32(bcm, BCM43xx_CHIPCOMMON_CAPABILITIES);
  2284. } else {
  2285. /* without a chipCommon, use a hard coded table. */
  2286. pci_device = bcm->pci_dev->device;
  2287. if (pci_device == 0x4301)
  2288. chip_id_16 = 0x4301;
  2289. else if ((pci_device >= 0x4305) && (pci_device <= 0x4307))
  2290. chip_id_16 = 0x4307;
  2291. else if ((pci_device >= 0x4402) && (pci_device <= 0x4403))
  2292. chip_id_16 = 0x4402;
  2293. else if ((pci_device >= 0x4610) && (pci_device <= 0x4615))
  2294. chip_id_16 = 0x4610;
  2295. else if ((pci_device >= 0x4710) && (pci_device <= 0x4715))
  2296. chip_id_16 = 0x4710;
  2297. #ifdef CONFIG_BCM947XX
  2298. else if ((pci_device >= 0x4320) && (pci_device <= 0x4325))
  2299. chip_id_16 = 0x4309;
  2300. #endif
  2301. else {
  2302. printk(KERN_ERR PFX "Could not determine Chip ID\n");
  2303. return -ENODEV;
  2304. }
  2305. }
  2306. /* ChipCommon with Core Rev >=4 encodes number of cores,
  2307. * otherwise consult hardcoded table */
  2308. if ((core_id == BCM43xx_COREID_CHIPCOMMON) && (core_rev >= 4)) {
  2309. core_count = (chip_id_32 & 0x0F000000) >> 24;
  2310. } else {
  2311. switch (chip_id_16) {
  2312. case 0x4610:
  2313. case 0x4704:
  2314. case 0x4710:
  2315. core_count = 9;
  2316. break;
  2317. case 0x4310:
  2318. core_count = 8;
  2319. break;
  2320. case 0x5365:
  2321. core_count = 7;
  2322. break;
  2323. case 0x4306:
  2324. core_count = 6;
  2325. break;
  2326. case 0x4301:
  2327. case 0x4307:
  2328. core_count = 5;
  2329. break;
  2330. case 0x4402:
  2331. core_count = 3;
  2332. break;
  2333. default:
  2334. /* SOL if we get here */
  2335. assert(0);
  2336. core_count = 1;
  2337. }
  2338. }
  2339. bcm->chip_id = chip_id_16;
  2340. bcm->chip_rev = (chip_id_32 & 0x000F0000) >> 16;
  2341. bcm->chip_package = (chip_id_32 & 0x00F00000) >> 20;
  2342. dprintk(KERN_INFO PFX "Chip ID 0x%x, rev 0x%x\n",
  2343. bcm->chip_id, bcm->chip_rev);
  2344. dprintk(KERN_INFO PFX "Number of cores: %d\n", core_count);
  2345. if (bcm->core_chipcommon.available) {
  2346. dprintk(KERN_INFO PFX "Core 0: ID 0x%x, rev 0x%x, vendor 0x%x\n",
  2347. core_id, core_rev, core_vendor);
  2348. current_core = 1;
  2349. } else
  2350. current_core = 0;
  2351. for ( ; current_core < core_count; current_core++) {
  2352. struct bcm43xx_coreinfo *core;
  2353. struct bcm43xx_coreinfo_80211 *ext_80211;
  2354. err = _switch_core(bcm, current_core);
  2355. if (err)
  2356. goto out;
  2357. /* Gather information */
  2358. /* fetch sb_id_hi from core information registers */
  2359. sb_id_hi = bcm43xx_read32(bcm, BCM43xx_CIR_SB_ID_HI);
  2360. /* extract core_id, core_rev, core_vendor */
  2361. core_id = (sb_id_hi & 0x8FF0) >> 4;
  2362. core_rev = ((sb_id_hi & 0xF) | ((sb_id_hi & 0x7000) >> 8));
  2363. core_vendor = (sb_id_hi & 0xFFFF0000) >> 16;
  2364. dprintk(KERN_INFO PFX "Core %d: ID 0x%x, rev 0x%x, vendor 0x%x\n",
  2365. current_core, core_id, core_rev, core_vendor);
  2366. core = NULL;
  2367. switch (core_id) {
  2368. case BCM43xx_COREID_PCI:
  2369. case BCM43xx_COREID_PCIE:
  2370. core = &bcm->core_pci;
  2371. if (core->available) {
  2372. printk(KERN_WARNING PFX "Multiple PCI cores found.\n");
  2373. continue;
  2374. }
  2375. break;
  2376. case BCM43xx_COREID_80211:
  2377. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  2378. core = &(bcm->core_80211[i]);
  2379. ext_80211 = &(bcm->core_80211_ext[i]);
  2380. if (!core->available)
  2381. break;
  2382. core = NULL;
  2383. }
  2384. if (!core) {
  2385. printk(KERN_WARNING PFX "More than %d cores of type 802.11 found.\n",
  2386. BCM43xx_MAX_80211_CORES);
  2387. continue;
  2388. }
  2389. if (i != 0) {
  2390. /* More than one 80211 core is only supported
  2391. * by special chips.
  2392. * There are chips with two 80211 cores, but with
  2393. * dangling pins on the second core. Be careful
  2394. * and ignore these cores here.
  2395. */
  2396. if (bcm->pci_dev->device != 0x4324) {
  2397. dprintk(KERN_INFO PFX "Ignoring additional 802.11 core.\n");
  2398. continue;
  2399. }
  2400. }
  2401. switch (core_rev) {
  2402. case 2:
  2403. case 4:
  2404. case 5:
  2405. case 6:
  2406. case 7:
  2407. case 9:
  2408. case 10:
  2409. break;
  2410. default:
  2411. printk(KERN_WARNING PFX
  2412. "Unsupported 80211 core revision %u\n",
  2413. core_rev);
  2414. }
  2415. bcm->nr_80211_available++;
  2416. core->priv = ext_80211;
  2417. bcm43xx_init_struct_phyinfo(&ext_80211->phy);
  2418. bcm43xx_init_struct_radioinfo(&ext_80211->radio);
  2419. break;
  2420. case BCM43xx_COREID_CHIPCOMMON:
  2421. printk(KERN_WARNING PFX "Multiple CHIPCOMMON cores found.\n");
  2422. break;
  2423. }
  2424. if (core) {
  2425. core->available = 1;
  2426. core->id = core_id;
  2427. core->rev = core_rev;
  2428. core->index = current_core;
  2429. }
  2430. }
  2431. if (!bcm->core_80211[0].available) {
  2432. printk(KERN_ERR PFX "Error: No 80211 core found!\n");
  2433. err = -ENODEV;
  2434. goto out;
  2435. }
  2436. err = bcm43xx_switch_core(bcm, &bcm->core_80211[0]);
  2437. assert(err == 0);
  2438. out:
  2439. return err;
  2440. }
  2441. static void bcm43xx_gen_bssid(struct bcm43xx_private *bcm)
  2442. {
  2443. const u8 *mac = (const u8*)(bcm->net_dev->dev_addr);
  2444. u8 *bssid = bcm->ieee->bssid;
  2445. switch (bcm->ieee->iw_mode) {
  2446. case IW_MODE_ADHOC:
  2447. random_ether_addr(bssid);
  2448. break;
  2449. case IW_MODE_MASTER:
  2450. case IW_MODE_INFRA:
  2451. case IW_MODE_REPEAT:
  2452. case IW_MODE_SECOND:
  2453. case IW_MODE_MONITOR:
  2454. memcpy(bssid, mac, ETH_ALEN);
  2455. break;
  2456. default:
  2457. assert(0);
  2458. }
  2459. }
  2460. static void bcm43xx_rate_memory_write(struct bcm43xx_private *bcm,
  2461. u16 rate,
  2462. int is_ofdm)
  2463. {
  2464. u16 offset;
  2465. if (is_ofdm) {
  2466. offset = 0x480;
  2467. offset += (bcm43xx_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2468. }
  2469. else {
  2470. offset = 0x4C0;
  2471. offset += (bcm43xx_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2472. }
  2473. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, offset + 0x20,
  2474. bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, offset));
  2475. }
  2476. static void bcm43xx_rate_memory_init(struct bcm43xx_private *bcm)
  2477. {
  2478. switch (bcm43xx_current_phy(bcm)->type) {
  2479. case BCM43xx_PHYTYPE_A:
  2480. case BCM43xx_PHYTYPE_G:
  2481. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_6MB, 1);
  2482. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_12MB, 1);
  2483. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_18MB, 1);
  2484. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_24MB, 1);
  2485. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_36MB, 1);
  2486. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_48MB, 1);
  2487. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_54MB, 1);
  2488. case BCM43xx_PHYTYPE_B:
  2489. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_1MB, 0);
  2490. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_2MB, 0);
  2491. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_5MB, 0);
  2492. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_11MB, 0);
  2493. break;
  2494. default:
  2495. assert(0);
  2496. }
  2497. }
  2498. static void bcm43xx_wireless_core_cleanup(struct bcm43xx_private *bcm)
  2499. {
  2500. bcm43xx_chip_cleanup(bcm);
  2501. bcm43xx_pio_free(bcm);
  2502. bcm43xx_dma_free(bcm);
  2503. bcm->current_core->initialized = 0;
  2504. }
  2505. /* http://bcm-specs.sipsolutions.net/80211Init */
  2506. static int bcm43xx_wireless_core_init(struct bcm43xx_private *bcm,
  2507. int active_wlcore)
  2508. {
  2509. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2510. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  2511. u32 ucodeflags;
  2512. int err;
  2513. u32 sbimconfiglow;
  2514. u8 limit;
  2515. if (bcm->core_pci.rev <= 5 && bcm->core_pci.id != BCM43xx_COREID_PCIE) {
  2516. sbimconfiglow = bcm43xx_read32(bcm, BCM43xx_CIR_SBIMCONFIGLOW);
  2517. sbimconfiglow &= ~ BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_MASK;
  2518. sbimconfiglow &= ~ BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_MASK;
  2519. if (bcm->bustype == BCM43xx_BUSTYPE_PCI)
  2520. sbimconfiglow |= 0x32;
  2521. else
  2522. sbimconfiglow |= 0x53;
  2523. bcm43xx_write32(bcm, BCM43xx_CIR_SBIMCONFIGLOW, sbimconfiglow);
  2524. }
  2525. bcm43xx_phy_calibrate(bcm);
  2526. err = bcm43xx_chip_init(bcm);
  2527. if (err)
  2528. goto out;
  2529. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0016, bcm->current_core->rev);
  2530. ucodeflags = bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, BCM43xx_UCODEFLAGS_OFFSET);
  2531. if (0 /*FIXME: which condition has to be used here? */)
  2532. ucodeflags |= 0x00000010;
  2533. /* HW decryption needs to be set now */
  2534. ucodeflags |= 0x40000000;
  2535. if (phy->type == BCM43xx_PHYTYPE_G) {
  2536. ucodeflags |= BCM43xx_UCODEFLAG_UNKBGPHY;
  2537. if (phy->rev == 1)
  2538. ucodeflags |= BCM43xx_UCODEFLAG_UNKGPHY;
  2539. if (bcm->sprom.boardflags & BCM43xx_BFL_PACTRL)
  2540. ucodeflags |= BCM43xx_UCODEFLAG_UNKPACTRL;
  2541. } else if (phy->type == BCM43xx_PHYTYPE_B) {
  2542. ucodeflags |= BCM43xx_UCODEFLAG_UNKBGPHY;
  2543. if (phy->rev >= 2 && radio->version == 0x2050)
  2544. ucodeflags &= ~BCM43xx_UCODEFLAG_UNKGPHY;
  2545. }
  2546. if (ucodeflags != bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED,
  2547. BCM43xx_UCODEFLAGS_OFFSET)) {
  2548. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED,
  2549. BCM43xx_UCODEFLAGS_OFFSET, ucodeflags);
  2550. }
  2551. /* Short/Long Retry Limit.
  2552. * The retry-limit is a 4-bit counter. Enforce this to avoid overflowing
  2553. * the chip-internal counter.
  2554. */
  2555. limit = limit_value(modparam_short_retry, 0, 0xF);
  2556. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0006, limit);
  2557. limit = limit_value(modparam_long_retry, 0, 0xF);
  2558. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0007, limit);
  2559. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0044, 3);
  2560. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0046, 2);
  2561. bcm43xx_rate_memory_init(bcm);
  2562. /* Minimum Contention Window */
  2563. if (phy->type == BCM43xx_PHYTYPE_B)
  2564. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0003, 0x0000001f);
  2565. else
  2566. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0003, 0x0000000f);
  2567. /* Maximum Contention Window */
  2568. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0004, 0x000003ff);
  2569. bcm43xx_gen_bssid(bcm);
  2570. bcm43xx_write_mac_bssid_templates(bcm);
  2571. if (bcm->current_core->rev >= 5)
  2572. bcm43xx_write16(bcm, 0x043C, 0x000C);
  2573. if (active_wlcore) {
  2574. if (bcm43xx_using_pio(bcm)) {
  2575. err = bcm43xx_pio_init(bcm);
  2576. } else {
  2577. err = bcm43xx_dma_init(bcm);
  2578. if (err == -ENOSYS)
  2579. err = bcm43xx_pio_init(bcm);
  2580. }
  2581. if (err)
  2582. goto err_chip_cleanup;
  2583. }
  2584. bcm43xx_write16(bcm, 0x0612, 0x0050);
  2585. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0416, 0x0050);
  2586. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0414, 0x01F4);
  2587. if (active_wlcore) {
  2588. if (radio->initial_channel != 0xFF)
  2589. bcm43xx_radio_selectchannel(bcm, radio->initial_channel, 0);
  2590. }
  2591. /* Don't enable MAC/IRQ here, as it will race with the IRQ handler.
  2592. * We enable it later.
  2593. */
  2594. bcm->current_core->initialized = 1;
  2595. out:
  2596. return err;
  2597. err_chip_cleanup:
  2598. bcm43xx_chip_cleanup(bcm);
  2599. goto out;
  2600. }
  2601. static int bcm43xx_chipset_attach(struct bcm43xx_private *bcm)
  2602. {
  2603. int err;
  2604. u16 pci_status;
  2605. err = bcm43xx_pctl_set_crystal(bcm, 1);
  2606. if (err)
  2607. goto out;
  2608. err = bcm43xx_pci_read_config16(bcm, PCI_STATUS, &pci_status);
  2609. if (err)
  2610. goto out;
  2611. err = bcm43xx_pci_write_config16(bcm, PCI_STATUS, pci_status & ~PCI_STATUS_SIG_TARGET_ABORT);
  2612. out:
  2613. return err;
  2614. }
  2615. static void bcm43xx_chipset_detach(struct bcm43xx_private *bcm)
  2616. {
  2617. bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_SLOW);
  2618. bcm43xx_pctl_set_crystal(bcm, 0);
  2619. }
  2620. static void bcm43xx_pcicore_broadcast_value(struct bcm43xx_private *bcm,
  2621. u32 address,
  2622. u32 data)
  2623. {
  2624. bcm43xx_write32(bcm, BCM43xx_PCICORE_BCAST_ADDR, address);
  2625. bcm43xx_write32(bcm, BCM43xx_PCICORE_BCAST_DATA, data);
  2626. }
  2627. static int bcm43xx_pcicore_commit_settings(struct bcm43xx_private *bcm)
  2628. {
  2629. int err = 0;
  2630. bcm->irq_savedstate = bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  2631. if (bcm->core_chipcommon.available) {
  2632. err = bcm43xx_switch_core(bcm, &bcm->core_chipcommon);
  2633. if (err)
  2634. goto out;
  2635. bcm43xx_pcicore_broadcast_value(bcm, 0xfd8, 0x00000000);
  2636. /* this function is always called when a PCI core is mapped */
  2637. err = bcm43xx_switch_core(bcm, &bcm->core_pci);
  2638. if (err)
  2639. goto out;
  2640. } else
  2641. bcm43xx_pcicore_broadcast_value(bcm, 0xfd8, 0x00000000);
  2642. bcm43xx_interrupt_enable(bcm, bcm->irq_savedstate);
  2643. out:
  2644. return err;
  2645. }
  2646. static u32 bcm43xx_pcie_reg_read(struct bcm43xx_private *bcm, u32 address)
  2647. {
  2648. bcm43xx_write32(bcm, BCM43xx_PCIECORE_REG_ADDR, address);
  2649. return bcm43xx_read32(bcm, BCM43xx_PCIECORE_REG_DATA);
  2650. }
  2651. static void bcm43xx_pcie_reg_write(struct bcm43xx_private *bcm, u32 address,
  2652. u32 data)
  2653. {
  2654. bcm43xx_write32(bcm, BCM43xx_PCIECORE_REG_ADDR, address);
  2655. bcm43xx_write32(bcm, BCM43xx_PCIECORE_REG_DATA, data);
  2656. }
  2657. static void bcm43xx_pcie_mdio_write(struct bcm43xx_private *bcm, u8 dev, u8 reg,
  2658. u16 data)
  2659. {
  2660. int i;
  2661. bcm43xx_write32(bcm, BCM43xx_PCIECORE_MDIO_CTL, 0x0082);
  2662. bcm43xx_write32(bcm, BCM43xx_PCIECORE_MDIO_DATA, BCM43xx_PCIE_MDIO_ST |
  2663. BCM43xx_PCIE_MDIO_WT | (dev << BCM43xx_PCIE_MDIO_DEV) |
  2664. (reg << BCM43xx_PCIE_MDIO_REG) | BCM43xx_PCIE_MDIO_TA |
  2665. data);
  2666. udelay(10);
  2667. for (i = 0; i < 10; i++) {
  2668. if (bcm43xx_read32(bcm, BCM43xx_PCIECORE_MDIO_CTL) &
  2669. BCM43xx_PCIE_MDIO_TC)
  2670. break;
  2671. msleep(1);
  2672. }
  2673. bcm43xx_write32(bcm, BCM43xx_PCIECORE_MDIO_CTL, 0);
  2674. }
  2675. /* Make an I/O Core usable. "core_mask" is the bitmask of the cores to enable.
  2676. * To enable core 0, pass a core_mask of 1<<0
  2677. */
  2678. static int bcm43xx_setup_backplane_pci_connection(struct bcm43xx_private *bcm,
  2679. u32 core_mask)
  2680. {
  2681. u32 backplane_flag_nr;
  2682. u32 value;
  2683. struct bcm43xx_coreinfo *old_core;
  2684. int err = 0;
  2685. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBTPSFLAG);
  2686. backplane_flag_nr = value & BCM43xx_BACKPLANE_FLAG_NR_MASK;
  2687. old_core = bcm->current_core;
  2688. err = bcm43xx_switch_core(bcm, &bcm->core_pci);
  2689. if (err)
  2690. goto out;
  2691. if (bcm->current_core->rev < 6 &&
  2692. bcm->current_core->id == BCM43xx_COREID_PCI) {
  2693. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBINTVEC);
  2694. value |= (1 << backplane_flag_nr);
  2695. bcm43xx_write32(bcm, BCM43xx_CIR_SBINTVEC, value);
  2696. } else {
  2697. err = bcm43xx_pci_read_config32(bcm, BCM43xx_PCICFG_ICR, &value);
  2698. if (err) {
  2699. printk(KERN_ERR PFX "Error: ICR setup failure!\n");
  2700. goto out_switch_back;
  2701. }
  2702. value |= core_mask << 8;
  2703. err = bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_ICR, value);
  2704. if (err) {
  2705. printk(KERN_ERR PFX "Error: ICR setup failure!\n");
  2706. goto out_switch_back;
  2707. }
  2708. }
  2709. if (bcm->current_core->id == BCM43xx_COREID_PCI) {
  2710. value = bcm43xx_read32(bcm, BCM43xx_PCICORE_SBTOPCI2);
  2711. value |= BCM43xx_SBTOPCI2_PREFETCH | BCM43xx_SBTOPCI2_BURST;
  2712. bcm43xx_write32(bcm, BCM43xx_PCICORE_SBTOPCI2, value);
  2713. if (bcm->current_core->rev < 5) {
  2714. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBIMCONFIGLOW);
  2715. value |= (2 << BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_SHIFT)
  2716. & BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_MASK;
  2717. value |= (3 << BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_SHIFT)
  2718. & BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_MASK;
  2719. bcm43xx_write32(bcm, BCM43xx_CIR_SBIMCONFIGLOW, value);
  2720. err = bcm43xx_pcicore_commit_settings(bcm);
  2721. assert(err == 0);
  2722. } else if (bcm->current_core->rev >= 11) {
  2723. value = bcm43xx_read32(bcm, BCM43xx_PCICORE_SBTOPCI2);
  2724. value |= BCM43xx_SBTOPCI2_MEMREAD_MULTI;
  2725. bcm43xx_write32(bcm, BCM43xx_PCICORE_SBTOPCI2, value);
  2726. }
  2727. } else {
  2728. if (bcm->current_core->rev == 0 || bcm->current_core->rev == 1) {
  2729. value = bcm43xx_pcie_reg_read(bcm, BCM43xx_PCIE_TLP_WORKAROUND);
  2730. value |= 0x8;
  2731. bcm43xx_pcie_reg_write(bcm, BCM43xx_PCIE_TLP_WORKAROUND,
  2732. value);
  2733. }
  2734. if (bcm->current_core->rev == 0) {
  2735. bcm43xx_pcie_mdio_write(bcm, BCM43xx_MDIO_SERDES_RX,
  2736. BCM43xx_SERDES_RXTIMER, 0x8128);
  2737. bcm43xx_pcie_mdio_write(bcm, BCM43xx_MDIO_SERDES_RX,
  2738. BCM43xx_SERDES_CDR, 0x0100);
  2739. bcm43xx_pcie_mdio_write(bcm, BCM43xx_MDIO_SERDES_RX,
  2740. BCM43xx_SERDES_CDR_BW, 0x1466);
  2741. } else if (bcm->current_core->rev == 1) {
  2742. value = bcm43xx_pcie_reg_read(bcm, BCM43xx_PCIE_DLLP_LINKCTL);
  2743. value |= 0x40;
  2744. bcm43xx_pcie_reg_write(bcm, BCM43xx_PCIE_DLLP_LINKCTL,
  2745. value);
  2746. }
  2747. }
  2748. out_switch_back:
  2749. err = bcm43xx_switch_core(bcm, old_core);
  2750. out:
  2751. return err;
  2752. }
  2753. static void bcm43xx_periodic_every120sec(struct bcm43xx_private *bcm)
  2754. {
  2755. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2756. if (phy->type != BCM43xx_PHYTYPE_G || phy->rev < 2)
  2757. return;
  2758. bcm43xx_mac_suspend(bcm);
  2759. bcm43xx_phy_lo_g_measure(bcm);
  2760. bcm43xx_mac_enable(bcm);
  2761. }
  2762. static void bcm43xx_periodic_every60sec(struct bcm43xx_private *bcm)
  2763. {
  2764. bcm43xx_phy_lo_mark_all_unused(bcm);
  2765. if (bcm->sprom.boardflags & BCM43xx_BFL_RSSI) {
  2766. bcm43xx_mac_suspend(bcm);
  2767. bcm43xx_calc_nrssi_slope(bcm);
  2768. bcm43xx_mac_enable(bcm);
  2769. }
  2770. }
  2771. static void bcm43xx_periodic_every30sec(struct bcm43xx_private *bcm)
  2772. {
  2773. /* Update device statistics. */
  2774. bcm43xx_calculate_link_quality(bcm);
  2775. }
  2776. static void bcm43xx_periodic_every15sec(struct bcm43xx_private *bcm)
  2777. {
  2778. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2779. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  2780. if (phy->type == BCM43xx_PHYTYPE_G) {
  2781. //TODO: update_aci_moving_average
  2782. if (radio->aci_enable && radio->aci_wlan_automatic) {
  2783. bcm43xx_mac_suspend(bcm);
  2784. if (!radio->aci_enable && 1 /*TODO: not scanning? */) {
  2785. if (0 /*TODO: bunch of conditions*/) {
  2786. bcm43xx_radio_set_interference_mitigation(bcm,
  2787. BCM43xx_RADIO_INTERFMODE_MANUALWLAN);
  2788. }
  2789. } else if (1/*TODO*/) {
  2790. /*
  2791. if ((aci_average > 1000) && !(bcm43xx_radio_aci_scan(bcm))) {
  2792. bcm43xx_radio_set_interference_mitigation(bcm,
  2793. BCM43xx_RADIO_INTERFMODE_NONE);
  2794. }
  2795. */
  2796. }
  2797. bcm43xx_mac_enable(bcm);
  2798. } else if (radio->interfmode == BCM43xx_RADIO_INTERFMODE_NONWLAN &&
  2799. phy->rev == 1) {
  2800. //TODO: implement rev1 workaround
  2801. }
  2802. }
  2803. bcm43xx_phy_xmitpower(bcm); //FIXME: unless scanning?
  2804. //TODO for APHY (temperature?)
  2805. }
  2806. static void do_periodic_work(struct bcm43xx_private *bcm)
  2807. {
  2808. if (bcm->periodic_state % 8 == 0)
  2809. bcm43xx_periodic_every120sec(bcm);
  2810. if (bcm->periodic_state % 4 == 0)
  2811. bcm43xx_periodic_every60sec(bcm);
  2812. if (bcm->periodic_state % 2 == 0)
  2813. bcm43xx_periodic_every30sec(bcm);
  2814. bcm43xx_periodic_every15sec(bcm);
  2815. schedule_delayed_work(&bcm->periodic_work, HZ * 15);
  2816. }
  2817. static void bcm43xx_periodic_work_handler(struct work_struct *work)
  2818. {
  2819. struct bcm43xx_private *bcm =
  2820. container_of(work, struct bcm43xx_private, periodic_work.work);
  2821. struct net_device *net_dev = bcm->net_dev;
  2822. unsigned long flags;
  2823. u32 savedirqs = 0;
  2824. unsigned long orig_trans_start = 0;
  2825. mutex_lock(&bcm->mutex);
  2826. if (unlikely(bcm->periodic_state % 4 == 0)) {
  2827. /* Periodic work will take a long time, so we want it to
  2828. * be preemtible.
  2829. */
  2830. netif_tx_lock_bh(net_dev);
  2831. /* We must fake a started transmission here, as we are going to
  2832. * disable TX. If we wouldn't fake a TX, it would be possible to
  2833. * trigger the netdev watchdog, if the last real TX is already
  2834. * some time on the past (slightly less than 5secs)
  2835. */
  2836. orig_trans_start = net_dev->trans_start;
  2837. net_dev->trans_start = jiffies;
  2838. netif_stop_queue(net_dev);
  2839. netif_tx_unlock_bh(net_dev);
  2840. spin_lock_irqsave(&bcm->irq_lock, flags);
  2841. bcm43xx_mac_suspend(bcm);
  2842. if (bcm43xx_using_pio(bcm))
  2843. bcm43xx_pio_freeze_txqueues(bcm);
  2844. savedirqs = bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  2845. spin_unlock_irqrestore(&bcm->irq_lock, flags);
  2846. bcm43xx_synchronize_irq(bcm);
  2847. } else {
  2848. /* Periodic work should take short time, so we want low
  2849. * locking overhead.
  2850. */
  2851. spin_lock_irqsave(&bcm->irq_lock, flags);
  2852. }
  2853. do_periodic_work(bcm);
  2854. if (unlikely(bcm->periodic_state % 4 == 0)) {
  2855. spin_lock_irqsave(&bcm->irq_lock, flags);
  2856. tasklet_enable(&bcm->isr_tasklet);
  2857. bcm43xx_interrupt_enable(bcm, savedirqs);
  2858. if (bcm43xx_using_pio(bcm))
  2859. bcm43xx_pio_thaw_txqueues(bcm);
  2860. bcm43xx_mac_enable(bcm);
  2861. netif_wake_queue(bcm->net_dev);
  2862. net_dev->trans_start = orig_trans_start;
  2863. }
  2864. mmiowb();
  2865. bcm->periodic_state++;
  2866. spin_unlock_irqrestore(&bcm->irq_lock, flags);
  2867. mutex_unlock(&bcm->mutex);
  2868. }
  2869. void bcm43xx_periodic_tasks_delete(struct bcm43xx_private *bcm)
  2870. {
  2871. cancel_rearming_delayed_work(&bcm->periodic_work);
  2872. }
  2873. void bcm43xx_periodic_tasks_setup(struct bcm43xx_private *bcm)
  2874. {
  2875. struct delayed_work *work = &bcm->periodic_work;
  2876. assert(bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED);
  2877. INIT_DELAYED_WORK(work, bcm43xx_periodic_work_handler);
  2878. schedule_delayed_work(work, 0);
  2879. }
  2880. static void bcm43xx_security_init(struct bcm43xx_private *bcm)
  2881. {
  2882. bcm->security_offset = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
  2883. 0x0056) * 2;
  2884. bcm43xx_clear_keys(bcm);
  2885. }
  2886. static int bcm43xx_rng_read(struct hwrng *rng, u32 *data)
  2887. {
  2888. struct bcm43xx_private *bcm = (struct bcm43xx_private *)rng->priv;
  2889. unsigned long flags;
  2890. spin_lock_irqsave(&(bcm)->irq_lock, flags);
  2891. *data = bcm43xx_read16(bcm, BCM43xx_MMIO_RNG);
  2892. spin_unlock_irqrestore(&(bcm)->irq_lock, flags);
  2893. return (sizeof(u16));
  2894. }
  2895. static void bcm43xx_rng_exit(struct bcm43xx_private *bcm)
  2896. {
  2897. hwrng_unregister(&bcm->rng);
  2898. }
  2899. static int bcm43xx_rng_init(struct bcm43xx_private *bcm)
  2900. {
  2901. int err;
  2902. snprintf(bcm->rng_name, ARRAY_SIZE(bcm->rng_name),
  2903. "%s_%s", KBUILD_MODNAME, bcm->net_dev->name);
  2904. bcm->rng.name = bcm->rng_name;
  2905. bcm->rng.data_read = bcm43xx_rng_read;
  2906. bcm->rng.priv = (unsigned long)bcm;
  2907. err = hwrng_register(&bcm->rng);
  2908. if (err)
  2909. printk(KERN_ERR PFX "RNG init failed (%d)\n", err);
  2910. return err;
  2911. }
  2912. static int bcm43xx_shutdown_all_wireless_cores(struct bcm43xx_private *bcm)
  2913. {
  2914. int ret = 0;
  2915. int i, err;
  2916. struct bcm43xx_coreinfo *core;
  2917. bcm43xx_set_status(bcm, BCM43xx_STAT_SHUTTINGDOWN);
  2918. for (i = 0; i < bcm->nr_80211_available; i++) {
  2919. core = &(bcm->core_80211[i]);
  2920. assert(core->available);
  2921. if (!core->initialized)
  2922. continue;
  2923. err = bcm43xx_switch_core(bcm, core);
  2924. if (err) {
  2925. dprintk(KERN_ERR PFX "shutdown_all_wireless_cores "
  2926. "switch_core failed (%d)\n", err);
  2927. ret = err;
  2928. continue;
  2929. }
  2930. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  2931. bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON); /* dummy read */
  2932. bcm43xx_wireless_core_cleanup(bcm);
  2933. if (core == bcm->active_80211_core)
  2934. bcm->active_80211_core = NULL;
  2935. }
  2936. free_irq(bcm->irq, bcm);
  2937. bcm43xx_set_status(bcm, BCM43xx_STAT_UNINIT);
  2938. return ret;
  2939. }
  2940. /* This is the opposite of bcm43xx_init_board() */
  2941. static void bcm43xx_free_board(struct bcm43xx_private *bcm)
  2942. {
  2943. bcm43xx_rng_exit(bcm);
  2944. bcm43xx_sysfs_unregister(bcm);
  2945. bcm43xx_periodic_tasks_delete(bcm);
  2946. mutex_lock(&(bcm)->mutex);
  2947. bcm43xx_shutdown_all_wireless_cores(bcm);
  2948. bcm43xx_pctl_set_crystal(bcm, 0);
  2949. mutex_unlock(&(bcm)->mutex);
  2950. }
  2951. static void prepare_phydata_for_init(struct bcm43xx_phyinfo *phy)
  2952. {
  2953. phy->antenna_diversity = 0xFFFF;
  2954. memset(phy->minlowsig, 0xFF, sizeof(phy->minlowsig));
  2955. memset(phy->minlowsigpos, 0, sizeof(phy->minlowsigpos));
  2956. /* Flags */
  2957. phy->calibrated = 0;
  2958. phy->is_locked = 0;
  2959. if (phy->_lo_pairs) {
  2960. memset(phy->_lo_pairs, 0,
  2961. sizeof(struct bcm43xx_lopair) * BCM43xx_LO_COUNT);
  2962. }
  2963. memset(phy->loopback_gain, 0, sizeof(phy->loopback_gain));
  2964. }
  2965. static void prepare_radiodata_for_init(struct bcm43xx_private *bcm,
  2966. struct bcm43xx_radioinfo *radio)
  2967. {
  2968. int i;
  2969. /* Set default attenuation values. */
  2970. radio->baseband_atten = bcm43xx_default_baseband_attenuation(bcm);
  2971. radio->radio_atten = bcm43xx_default_radio_attenuation(bcm);
  2972. radio->txctl1 = bcm43xx_default_txctl1(bcm);
  2973. radio->txctl2 = 0xFFFF;
  2974. radio->txpwr_offset = 0;
  2975. /* NRSSI */
  2976. radio->nrssislope = 0;
  2977. for (i = 0; i < ARRAY_SIZE(radio->nrssi); i++)
  2978. radio->nrssi[i] = -1000;
  2979. for (i = 0; i < ARRAY_SIZE(radio->nrssi_lt); i++)
  2980. radio->nrssi_lt[i] = i;
  2981. radio->lofcal = 0xFFFF;
  2982. radio->initval = 0xFFFF;
  2983. radio->aci_enable = 0;
  2984. radio->aci_wlan_automatic = 0;
  2985. radio->aci_hw_rssi = 0;
  2986. }
  2987. static void prepare_priv_for_init(struct bcm43xx_private *bcm)
  2988. {
  2989. int i;
  2990. struct bcm43xx_coreinfo *core;
  2991. struct bcm43xx_coreinfo_80211 *wlext;
  2992. assert(!bcm->active_80211_core);
  2993. bcm43xx_set_status(bcm, BCM43xx_STAT_INITIALIZING);
  2994. /* Flags */
  2995. bcm->was_initialized = 0;
  2996. bcm->reg124_set_0x4 = 0;
  2997. /* Stats */
  2998. memset(&bcm->stats, 0, sizeof(bcm->stats));
  2999. /* Wireless core data */
  3000. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  3001. core = &(bcm->core_80211[i]);
  3002. wlext = core->priv;
  3003. if (!core->available)
  3004. continue;
  3005. assert(wlext == &(bcm->core_80211_ext[i]));
  3006. prepare_phydata_for_init(&wlext->phy);
  3007. prepare_radiodata_for_init(bcm, &wlext->radio);
  3008. }
  3009. /* IRQ related flags */
  3010. bcm->irq_reason = 0;
  3011. memset(bcm->dma_reason, 0, sizeof(bcm->dma_reason));
  3012. bcm->irq_savedstate = BCM43xx_IRQ_INITIAL;
  3013. bcm->mac_suspended = 1;
  3014. /* Noise calculation context */
  3015. memset(&bcm->noisecalc, 0, sizeof(bcm->noisecalc));
  3016. /* Periodic work context */
  3017. bcm->periodic_state = 0;
  3018. }
  3019. static int wireless_core_up(struct bcm43xx_private *bcm,
  3020. int active_wlcore)
  3021. {
  3022. int err;
  3023. if (!bcm43xx_core_enabled(bcm))
  3024. bcm43xx_wireless_core_reset(bcm, 1);
  3025. if (!active_wlcore)
  3026. bcm43xx_wireless_core_mark_inactive(bcm);
  3027. err = bcm43xx_wireless_core_init(bcm, active_wlcore);
  3028. if (err)
  3029. goto out;
  3030. if (!active_wlcore)
  3031. bcm43xx_radio_turn_off(bcm);
  3032. out:
  3033. return err;
  3034. }
  3035. /* Select and enable the "to be used" wireless core.
  3036. * Locking: bcm->mutex must be aquired before calling this.
  3037. * bcm->irq_lock must not be aquired.
  3038. */
  3039. int bcm43xx_select_wireless_core(struct bcm43xx_private *bcm,
  3040. int phytype)
  3041. {
  3042. int i, err;
  3043. struct bcm43xx_coreinfo *active_core = NULL;
  3044. struct bcm43xx_coreinfo_80211 *active_wlext = NULL;
  3045. struct bcm43xx_coreinfo *core;
  3046. struct bcm43xx_coreinfo_80211 *wlext;
  3047. int adjust_active_sbtmstatelow = 0;
  3048. might_sleep();
  3049. if (phytype < 0) {
  3050. /* If no phytype is requested, select the first core. */
  3051. assert(bcm->core_80211[0].available);
  3052. wlext = bcm->core_80211[0].priv;
  3053. phytype = wlext->phy.type;
  3054. }
  3055. /* Find the requested core. */
  3056. for (i = 0; i < bcm->nr_80211_available; i++) {
  3057. core = &(bcm->core_80211[i]);
  3058. wlext = core->priv;
  3059. if (wlext->phy.type == phytype) {
  3060. active_core = core;
  3061. active_wlext = wlext;
  3062. break;
  3063. }
  3064. }
  3065. if (!active_core)
  3066. return -ESRCH; /* No such PHYTYPE on this board. */
  3067. if (bcm->active_80211_core) {
  3068. /* We already selected a wl core in the past.
  3069. * So first clean up everything.
  3070. */
  3071. dprintk(KERN_INFO PFX "select_wireless_core: cleanup\n");
  3072. ieee80211softmac_stop(bcm->net_dev);
  3073. bcm43xx_set_status(bcm, BCM43xx_STAT_INITIALIZED);
  3074. err = bcm43xx_disable_interrupts_sync(bcm);
  3075. assert(!err);
  3076. tasklet_enable(&bcm->isr_tasklet);
  3077. err = bcm43xx_shutdown_all_wireless_cores(bcm);
  3078. if (err)
  3079. goto error;
  3080. /* Ok, everything down, continue to re-initialize. */
  3081. bcm43xx_set_status(bcm, BCM43xx_STAT_INITIALIZING);
  3082. }
  3083. /* Reset all data structures. */
  3084. prepare_priv_for_init(bcm);
  3085. err = bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_FAST);
  3086. if (err)
  3087. goto error;
  3088. /* Mark all unused cores "inactive". */
  3089. for (i = 0; i < bcm->nr_80211_available; i++) {
  3090. core = &(bcm->core_80211[i]);
  3091. wlext = core->priv;
  3092. if (core == active_core)
  3093. continue;
  3094. err = bcm43xx_switch_core(bcm, core);
  3095. if (err) {
  3096. dprintk(KERN_ERR PFX "Could not switch to inactive "
  3097. "802.11 core (%d)\n", err);
  3098. goto error;
  3099. }
  3100. err = wireless_core_up(bcm, 0);
  3101. if (err) {
  3102. dprintk(KERN_ERR PFX "core_up for inactive 802.11 core "
  3103. "failed (%d)\n", err);
  3104. goto error;
  3105. }
  3106. adjust_active_sbtmstatelow = 1;
  3107. }
  3108. /* Now initialize the active 802.11 core. */
  3109. err = bcm43xx_switch_core(bcm, active_core);
  3110. if (err) {
  3111. dprintk(KERN_ERR PFX "Could not switch to active "
  3112. "802.11 core (%d)\n", err);
  3113. goto error;
  3114. }
  3115. if (adjust_active_sbtmstatelow &&
  3116. active_wlext->phy.type == BCM43xx_PHYTYPE_G) {
  3117. u32 sbtmstatelow;
  3118. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  3119. sbtmstatelow |= 0x20000000;
  3120. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  3121. }
  3122. err = wireless_core_up(bcm, 1);
  3123. if (err) {
  3124. dprintk(KERN_ERR PFX "core_up for active 802.11 core "
  3125. "failed (%d)\n", err);
  3126. goto error;
  3127. }
  3128. err = bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_DYNAMIC);
  3129. if (err)
  3130. goto error;
  3131. bcm->active_80211_core = active_core;
  3132. bcm43xx_macfilter_clear(bcm, BCM43xx_MACFILTER_ASSOC);
  3133. bcm43xx_macfilter_set(bcm, BCM43xx_MACFILTER_SELF, (u8 *)(bcm->net_dev->dev_addr));
  3134. bcm43xx_security_init(bcm);
  3135. drain_txstatus_queue(bcm);
  3136. ieee80211softmac_start(bcm->net_dev);
  3137. /* Let's go! Be careful after enabling the IRQs.
  3138. * Don't switch cores, for example.
  3139. */
  3140. bcm43xx_mac_enable(bcm);
  3141. bcm43xx_set_status(bcm, BCM43xx_STAT_INITIALIZED);
  3142. err = bcm43xx_initialize_irq(bcm);
  3143. if (err)
  3144. goto error;
  3145. bcm43xx_interrupt_enable(bcm, bcm->irq_savedstate);
  3146. dprintk(KERN_INFO PFX "Selected 802.11 core (phytype %d)\n",
  3147. active_wlext->phy.type);
  3148. return 0;
  3149. error:
  3150. bcm43xx_set_status(bcm, BCM43xx_STAT_UNINIT);
  3151. bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_SLOW);
  3152. return err;
  3153. }
  3154. static int bcm43xx_init_board(struct bcm43xx_private *bcm)
  3155. {
  3156. int err;
  3157. mutex_lock(&(bcm)->mutex);
  3158. tasklet_enable(&bcm->isr_tasklet);
  3159. err = bcm43xx_pctl_set_crystal(bcm, 1);
  3160. if (err)
  3161. goto err_tasklet;
  3162. err = bcm43xx_pctl_init(bcm);
  3163. if (err)
  3164. goto err_crystal_off;
  3165. err = bcm43xx_select_wireless_core(bcm, -1);
  3166. if (err)
  3167. goto err_crystal_off;
  3168. err = bcm43xx_sysfs_register(bcm);
  3169. if (err)
  3170. goto err_wlshutdown;
  3171. err = bcm43xx_rng_init(bcm);
  3172. if (err)
  3173. goto err_sysfs_unreg;
  3174. bcm43xx_periodic_tasks_setup(bcm);
  3175. /*FIXME: This should be handled by softmac instead. */
  3176. schedule_delayed_work(&bcm->softmac->associnfo.work, 0);
  3177. out:
  3178. mutex_unlock(&(bcm)->mutex);
  3179. return err;
  3180. err_sysfs_unreg:
  3181. bcm43xx_sysfs_unregister(bcm);
  3182. err_wlshutdown:
  3183. bcm43xx_shutdown_all_wireless_cores(bcm);
  3184. err_crystal_off:
  3185. bcm43xx_pctl_set_crystal(bcm, 0);
  3186. err_tasklet:
  3187. tasklet_disable(&bcm->isr_tasklet);
  3188. goto out;
  3189. }
  3190. static void bcm43xx_detach_board(struct bcm43xx_private *bcm)
  3191. {
  3192. struct pci_dev *pci_dev = bcm->pci_dev;
  3193. int i;
  3194. bcm43xx_chipset_detach(bcm);
  3195. /* Do _not_ access the chip, after it is detached. */
  3196. pci_iounmap(pci_dev, bcm->mmio_addr);
  3197. pci_release_regions(pci_dev);
  3198. pci_disable_device(pci_dev);
  3199. /* Free allocated structures/fields */
  3200. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  3201. kfree(bcm->core_80211_ext[i].phy._lo_pairs);
  3202. if (bcm->core_80211_ext[i].phy.dyn_tssi_tbl)
  3203. kfree(bcm->core_80211_ext[i].phy.tssi2dbm);
  3204. }
  3205. }
  3206. static int bcm43xx_read_phyinfo(struct bcm43xx_private *bcm)
  3207. {
  3208. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  3209. u16 value;
  3210. u8 phy_version;
  3211. u8 phy_type;
  3212. u8 phy_rev;
  3213. int phy_rev_ok = 1;
  3214. void *p;
  3215. value = bcm43xx_read16(bcm, BCM43xx_MMIO_PHY_VER);
  3216. phy_version = (value & 0xF000) >> 12;
  3217. phy_type = (value & 0x0F00) >> 8;
  3218. phy_rev = (value & 0x000F);
  3219. dprintk(KERN_INFO PFX "Detected PHY: Version: %x, Type %x, Revision %x\n",
  3220. phy_version, phy_type, phy_rev);
  3221. switch (phy_type) {
  3222. case BCM43xx_PHYTYPE_A:
  3223. if (phy_rev >= 4)
  3224. phy_rev_ok = 0;
  3225. /*FIXME: We need to switch the ieee->modulation, etc.. flags,
  3226. * if we switch 80211 cores after init is done.
  3227. * As we do not implement on the fly switching between
  3228. * wireless cores, I will leave this as a future task.
  3229. */
  3230. bcm->ieee->modulation = IEEE80211_OFDM_MODULATION;
  3231. bcm->ieee->mode = IEEE_A;
  3232. bcm->ieee->freq_band = IEEE80211_52GHZ_BAND |
  3233. IEEE80211_24GHZ_BAND;
  3234. break;
  3235. case BCM43xx_PHYTYPE_B:
  3236. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6 && phy_rev != 7)
  3237. phy_rev_ok = 0;
  3238. bcm->ieee->modulation = IEEE80211_CCK_MODULATION;
  3239. bcm->ieee->mode = IEEE_B;
  3240. bcm->ieee->freq_band = IEEE80211_24GHZ_BAND;
  3241. break;
  3242. case BCM43xx_PHYTYPE_G:
  3243. if (phy_rev > 8)
  3244. phy_rev_ok = 0;
  3245. bcm->ieee->modulation = IEEE80211_OFDM_MODULATION |
  3246. IEEE80211_CCK_MODULATION;
  3247. bcm->ieee->mode = IEEE_G;
  3248. bcm->ieee->freq_band = IEEE80211_24GHZ_BAND;
  3249. break;
  3250. default:
  3251. printk(KERN_ERR PFX "Error: Unknown PHY Type %x\n",
  3252. phy_type);
  3253. return -ENODEV;
  3254. };
  3255. bcm->ieee->perfect_rssi = RX_RSSI_MAX;
  3256. bcm->ieee->worst_rssi = 0;
  3257. if (!phy_rev_ok) {
  3258. printk(KERN_WARNING PFX "Invalid PHY Revision %x\n",
  3259. phy_rev);
  3260. }
  3261. phy->version = phy_version;
  3262. phy->type = phy_type;
  3263. phy->rev = phy_rev;
  3264. if ((phy_type == BCM43xx_PHYTYPE_B) || (phy_type == BCM43xx_PHYTYPE_G)) {
  3265. p = kzalloc(sizeof(struct bcm43xx_lopair) * BCM43xx_LO_COUNT,
  3266. GFP_KERNEL);
  3267. if (!p)
  3268. return -ENOMEM;
  3269. phy->_lo_pairs = p;
  3270. }
  3271. return 0;
  3272. }
  3273. static int bcm43xx_attach_board(struct bcm43xx_private *bcm)
  3274. {
  3275. struct pci_dev *pci_dev = bcm->pci_dev;
  3276. struct net_device *net_dev = bcm->net_dev;
  3277. int err;
  3278. int i;
  3279. u32 coremask;
  3280. err = pci_enable_device(pci_dev);
  3281. if (err) {
  3282. printk(KERN_ERR PFX "pci_enable_device() failed\n");
  3283. goto out;
  3284. }
  3285. err = pci_request_regions(pci_dev, KBUILD_MODNAME);
  3286. if (err) {
  3287. printk(KERN_ERR PFX "pci_request_regions() failed\n");
  3288. goto err_pci_disable;
  3289. }
  3290. /* enable PCI bus-mastering */
  3291. pci_set_master(pci_dev);
  3292. bcm->mmio_addr = pci_iomap(pci_dev, 0, ~0UL);
  3293. if (!bcm->mmio_addr) {
  3294. printk(KERN_ERR PFX "pci_iomap() failed\n");
  3295. err = -EIO;
  3296. goto err_pci_release;
  3297. }
  3298. net_dev->base_addr = (unsigned long)bcm->mmio_addr;
  3299. err = bcm43xx_pci_read_config16(bcm, PCI_SUBSYSTEM_VENDOR_ID,
  3300. &bcm->board_vendor);
  3301. if (err)
  3302. goto err_iounmap;
  3303. err = bcm43xx_pci_read_config16(bcm, PCI_SUBSYSTEM_ID,
  3304. &bcm->board_type);
  3305. if (err)
  3306. goto err_iounmap;
  3307. err = bcm43xx_pci_read_config16(bcm, PCI_REVISION_ID,
  3308. &bcm->board_revision);
  3309. if (err)
  3310. goto err_iounmap;
  3311. err = bcm43xx_chipset_attach(bcm);
  3312. if (err)
  3313. goto err_iounmap;
  3314. err = bcm43xx_pctl_init(bcm);
  3315. if (err)
  3316. goto err_chipset_detach;
  3317. err = bcm43xx_probe_cores(bcm);
  3318. if (err)
  3319. goto err_chipset_detach;
  3320. /* Attach all IO cores to the backplane. */
  3321. coremask = 0;
  3322. for (i = 0; i < bcm->nr_80211_available; i++)
  3323. coremask |= (1 << bcm->core_80211[i].index);
  3324. //FIXME: Also attach some non80211 cores?
  3325. err = bcm43xx_setup_backplane_pci_connection(bcm, coremask);
  3326. if (err) {
  3327. printk(KERN_ERR PFX "Backplane->PCI connection failed!\n");
  3328. goto err_chipset_detach;
  3329. }
  3330. err = bcm43xx_sprom_extract(bcm);
  3331. if (err)
  3332. goto err_chipset_detach;
  3333. err = bcm43xx_leds_init(bcm);
  3334. if (err)
  3335. goto err_chipset_detach;
  3336. for (i = 0; i < bcm->nr_80211_available; i++) {
  3337. err = bcm43xx_switch_core(bcm, &bcm->core_80211[i]);
  3338. assert(err != -ENODEV);
  3339. if (err)
  3340. goto err_80211_unwind;
  3341. /* Enable the selected wireless core.
  3342. * Connect PHY only on the first core.
  3343. */
  3344. bcm43xx_wireless_core_reset(bcm, (i == 0));
  3345. err = bcm43xx_read_phyinfo(bcm);
  3346. if (err && (i == 0))
  3347. goto err_80211_unwind;
  3348. err = bcm43xx_read_radioinfo(bcm);
  3349. if (err && (i == 0))
  3350. goto err_80211_unwind;
  3351. err = bcm43xx_validate_chip(bcm);
  3352. if (err && (i == 0))
  3353. goto err_80211_unwind;
  3354. bcm43xx_radio_turn_off(bcm);
  3355. err = bcm43xx_phy_init_tssi2dbm_table(bcm);
  3356. if (err)
  3357. goto err_80211_unwind;
  3358. bcm43xx_wireless_core_disable(bcm);
  3359. }
  3360. err = bcm43xx_geo_init(bcm);
  3361. if (err)
  3362. goto err_80211_unwind;
  3363. bcm43xx_pctl_set_crystal(bcm, 0);
  3364. /* Set the MAC address in the networking subsystem */
  3365. if (is_valid_ether_addr(bcm->sprom.et1macaddr))
  3366. memcpy(bcm->net_dev->dev_addr, bcm->sprom.et1macaddr, 6);
  3367. else
  3368. memcpy(bcm->net_dev->dev_addr, bcm->sprom.il0macaddr, 6);
  3369. snprintf(bcm->nick, IW_ESSID_MAX_SIZE,
  3370. "Broadcom %04X", bcm->chip_id);
  3371. assert(err == 0);
  3372. out:
  3373. return err;
  3374. err_80211_unwind:
  3375. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  3376. kfree(bcm->core_80211_ext[i].phy._lo_pairs);
  3377. if (bcm->core_80211_ext[i].phy.dyn_tssi_tbl)
  3378. kfree(bcm->core_80211_ext[i].phy.tssi2dbm);
  3379. }
  3380. err_chipset_detach:
  3381. bcm43xx_chipset_detach(bcm);
  3382. err_iounmap:
  3383. pci_iounmap(pci_dev, bcm->mmio_addr);
  3384. err_pci_release:
  3385. pci_release_regions(pci_dev);
  3386. err_pci_disable:
  3387. pci_disable_device(pci_dev);
  3388. printk(KERN_ERR PFX "Unable to attach board\n");
  3389. goto out;
  3390. }
  3391. /* Do the Hardware IO operations to send the txb */
  3392. static inline int bcm43xx_tx(struct bcm43xx_private *bcm,
  3393. struct ieee80211_txb *txb)
  3394. {
  3395. int err = -ENODEV;
  3396. if (bcm43xx_using_pio(bcm))
  3397. err = bcm43xx_pio_tx(bcm, txb);
  3398. else
  3399. err = bcm43xx_dma_tx(bcm, txb);
  3400. bcm->net_dev->trans_start = jiffies;
  3401. return err;
  3402. }
  3403. static void bcm43xx_ieee80211_set_chan(struct net_device *net_dev,
  3404. u8 channel)
  3405. {
  3406. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3407. struct bcm43xx_radioinfo *radio;
  3408. unsigned long flags;
  3409. mutex_lock(&bcm->mutex);
  3410. spin_lock_irqsave(&bcm->irq_lock, flags);
  3411. if (bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED) {
  3412. bcm43xx_mac_suspend(bcm);
  3413. bcm43xx_radio_selectchannel(bcm, channel, 0);
  3414. bcm43xx_mac_enable(bcm);
  3415. } else {
  3416. radio = bcm43xx_current_radio(bcm);
  3417. radio->initial_channel = channel;
  3418. }
  3419. spin_unlock_irqrestore(&bcm->irq_lock, flags);
  3420. mutex_unlock(&bcm->mutex);
  3421. }
  3422. /* set_security() callback in struct ieee80211_device */
  3423. static void bcm43xx_ieee80211_set_security(struct net_device *net_dev,
  3424. struct ieee80211_security *sec)
  3425. {
  3426. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3427. struct ieee80211_security *secinfo = &bcm->ieee->sec;
  3428. unsigned long flags;
  3429. int keyidx;
  3430. dprintk(KERN_INFO PFX "set security called");
  3431. mutex_lock(&bcm->mutex);
  3432. spin_lock_irqsave(&bcm->irq_lock, flags);
  3433. for (keyidx = 0; keyidx<WEP_KEYS; keyidx++)
  3434. if (sec->flags & (1<<keyidx)) {
  3435. secinfo->encode_alg[keyidx] = sec->encode_alg[keyidx];
  3436. secinfo->key_sizes[keyidx] = sec->key_sizes[keyidx];
  3437. memcpy(secinfo->keys[keyidx], sec->keys[keyidx], SCM_KEY_LEN);
  3438. }
  3439. if (sec->flags & SEC_ACTIVE_KEY) {
  3440. secinfo->active_key = sec->active_key;
  3441. dprintk(", .active_key = %d", sec->active_key);
  3442. }
  3443. if (sec->flags & SEC_UNICAST_GROUP) {
  3444. secinfo->unicast_uses_group = sec->unicast_uses_group;
  3445. dprintk(", .unicast_uses_group = %d", sec->unicast_uses_group);
  3446. }
  3447. if (sec->flags & SEC_LEVEL) {
  3448. secinfo->level = sec->level;
  3449. dprintk(", .level = %d", sec->level);
  3450. }
  3451. if (sec->flags & SEC_ENABLED) {
  3452. secinfo->enabled = sec->enabled;
  3453. dprintk(", .enabled = %d", sec->enabled);
  3454. }
  3455. if (sec->flags & SEC_ENCRYPT) {
  3456. secinfo->encrypt = sec->encrypt;
  3457. dprintk(", .encrypt = %d", sec->encrypt);
  3458. }
  3459. if (sec->flags & SEC_AUTH_MODE) {
  3460. secinfo->auth_mode = sec->auth_mode;
  3461. dprintk(", .auth_mode = %d", sec->auth_mode);
  3462. }
  3463. dprintk("\n");
  3464. if (bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED &&
  3465. !bcm->ieee->host_encrypt) {
  3466. if (secinfo->enabled) {
  3467. /* upload WEP keys to hardware */
  3468. char null_address[6] = { 0 };
  3469. u8 algorithm = 0;
  3470. for (keyidx = 0; keyidx<WEP_KEYS; keyidx++) {
  3471. if (!(sec->flags & (1<<keyidx)))
  3472. continue;
  3473. switch (sec->encode_alg[keyidx]) {
  3474. case SEC_ALG_NONE: algorithm = BCM43xx_SEC_ALGO_NONE; break;
  3475. case SEC_ALG_WEP:
  3476. algorithm = BCM43xx_SEC_ALGO_WEP;
  3477. if (secinfo->key_sizes[keyidx] == 13)
  3478. algorithm = BCM43xx_SEC_ALGO_WEP104;
  3479. break;
  3480. case SEC_ALG_TKIP:
  3481. FIXME();
  3482. algorithm = BCM43xx_SEC_ALGO_TKIP;
  3483. break;
  3484. case SEC_ALG_CCMP:
  3485. FIXME();
  3486. algorithm = BCM43xx_SEC_ALGO_AES;
  3487. break;
  3488. default:
  3489. assert(0);
  3490. break;
  3491. }
  3492. bcm43xx_key_write(bcm, keyidx, algorithm, sec->keys[keyidx], secinfo->key_sizes[keyidx], &null_address[0]);
  3493. bcm->key[keyidx].enabled = 1;
  3494. bcm->key[keyidx].algorithm = algorithm;
  3495. }
  3496. } else
  3497. bcm43xx_clear_keys(bcm);
  3498. }
  3499. spin_unlock_irqrestore(&bcm->irq_lock, flags);
  3500. mutex_unlock(&bcm->mutex);
  3501. }
  3502. /* hard_start_xmit() callback in struct ieee80211_device */
  3503. static int bcm43xx_ieee80211_hard_start_xmit(struct ieee80211_txb *txb,
  3504. struct net_device *net_dev,
  3505. int pri)
  3506. {
  3507. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3508. int err = -ENODEV;
  3509. unsigned long flags;
  3510. spin_lock_irqsave(&bcm->irq_lock, flags);
  3511. if (likely(bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED))
  3512. err = bcm43xx_tx(bcm, txb);
  3513. spin_unlock_irqrestore(&bcm->irq_lock, flags);
  3514. if (unlikely(err))
  3515. return NETDEV_TX_BUSY;
  3516. return NETDEV_TX_OK;
  3517. }
  3518. static void bcm43xx_net_tx_timeout(struct net_device *net_dev)
  3519. {
  3520. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3521. unsigned long flags;
  3522. spin_lock_irqsave(&bcm->irq_lock, flags);
  3523. bcm43xx_controller_restart(bcm, "TX timeout");
  3524. spin_unlock_irqrestore(&bcm->irq_lock, flags);
  3525. }
  3526. #ifdef CONFIG_NET_POLL_CONTROLLER
  3527. static void bcm43xx_net_poll_controller(struct net_device *net_dev)
  3528. {
  3529. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3530. unsigned long flags;
  3531. local_irq_save(flags);
  3532. if (bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED)
  3533. bcm43xx_interrupt_handler(bcm->irq, bcm);
  3534. local_irq_restore(flags);
  3535. }
  3536. #endif /* CONFIG_NET_POLL_CONTROLLER */
  3537. static int bcm43xx_net_open(struct net_device *net_dev)
  3538. {
  3539. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3540. return bcm43xx_init_board(bcm);
  3541. }
  3542. static int bcm43xx_net_stop(struct net_device *net_dev)
  3543. {
  3544. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3545. int err;
  3546. ieee80211softmac_stop(net_dev);
  3547. err = bcm43xx_disable_interrupts_sync(bcm);
  3548. assert(!err);
  3549. bcm43xx_free_board(bcm);
  3550. flush_scheduled_work();
  3551. return 0;
  3552. }
  3553. static int bcm43xx_init_private(struct bcm43xx_private *bcm,
  3554. struct net_device *net_dev,
  3555. struct pci_dev *pci_dev)
  3556. {
  3557. bcm43xx_set_status(bcm, BCM43xx_STAT_UNINIT);
  3558. bcm->ieee = netdev_priv(net_dev);
  3559. bcm->softmac = ieee80211_priv(net_dev);
  3560. bcm->softmac->set_channel = bcm43xx_ieee80211_set_chan;
  3561. bcm->irq_savedstate = BCM43xx_IRQ_INITIAL;
  3562. bcm->mac_suspended = 1;
  3563. bcm->pci_dev = pci_dev;
  3564. bcm->net_dev = net_dev;
  3565. bcm->bad_frames_preempt = modparam_bad_frames_preempt;
  3566. spin_lock_init(&bcm->irq_lock);
  3567. spin_lock_init(&bcm->leds_lock);
  3568. mutex_init(&bcm->mutex);
  3569. tasklet_init(&bcm->isr_tasklet,
  3570. (void (*)(unsigned long))bcm43xx_interrupt_tasklet,
  3571. (unsigned long)bcm);
  3572. tasklet_disable_nosync(&bcm->isr_tasklet);
  3573. if (modparam_pio)
  3574. bcm->__using_pio = 1;
  3575. bcm->rts_threshold = BCM43xx_DEFAULT_RTS_THRESHOLD;
  3576. /* default to sw encryption for now */
  3577. bcm->ieee->host_build_iv = 0;
  3578. bcm->ieee->host_encrypt = 1;
  3579. bcm->ieee->host_decrypt = 1;
  3580. bcm->ieee->iw_mode = BCM43xx_INITIAL_IWMODE;
  3581. bcm->ieee->tx_headroom = sizeof(struct bcm43xx_txhdr);
  3582. bcm->ieee->set_security = bcm43xx_ieee80211_set_security;
  3583. bcm->ieee->hard_start_xmit = bcm43xx_ieee80211_hard_start_xmit;
  3584. return 0;
  3585. }
  3586. static int __devinit bcm43xx_init_one(struct pci_dev *pdev,
  3587. const struct pci_device_id *ent)
  3588. {
  3589. struct net_device *net_dev;
  3590. struct bcm43xx_private *bcm;
  3591. int err;
  3592. #ifdef CONFIG_BCM947XX
  3593. if ((pdev->bus->number == 0) && (pdev->device != 0x0800))
  3594. return -ENODEV;
  3595. #endif
  3596. #ifdef DEBUG_SINGLE_DEVICE_ONLY
  3597. if (strcmp(pci_name(pdev), DEBUG_SINGLE_DEVICE_ONLY))
  3598. return -ENODEV;
  3599. #endif
  3600. net_dev = alloc_ieee80211softmac(sizeof(*bcm));
  3601. if (!net_dev) {
  3602. printk(KERN_ERR PFX
  3603. "could not allocate ieee80211 device %s\n",
  3604. pci_name(pdev));
  3605. err = -ENOMEM;
  3606. goto out;
  3607. }
  3608. /* initialize the net_device struct */
  3609. SET_MODULE_OWNER(net_dev);
  3610. SET_NETDEV_DEV(net_dev, &pdev->dev);
  3611. net_dev->open = bcm43xx_net_open;
  3612. net_dev->stop = bcm43xx_net_stop;
  3613. net_dev->tx_timeout = bcm43xx_net_tx_timeout;
  3614. #ifdef CONFIG_NET_POLL_CONTROLLER
  3615. net_dev->poll_controller = bcm43xx_net_poll_controller;
  3616. #endif
  3617. net_dev->wireless_handlers = &bcm43xx_wx_handlers_def;
  3618. net_dev->irq = pdev->irq;
  3619. SET_ETHTOOL_OPS(net_dev, &bcm43xx_ethtool_ops);
  3620. /* initialize the bcm43xx_private struct */
  3621. bcm = bcm43xx_priv(net_dev);
  3622. memset(bcm, 0, sizeof(*bcm));
  3623. err = bcm43xx_init_private(bcm, net_dev, pdev);
  3624. if (err)
  3625. goto err_free_netdev;
  3626. pci_set_drvdata(pdev, net_dev);
  3627. err = bcm43xx_attach_board(bcm);
  3628. if (err)
  3629. goto err_free_netdev;
  3630. err = register_netdev(net_dev);
  3631. if (err) {
  3632. printk(KERN_ERR PFX "Cannot register net device, "
  3633. "aborting.\n");
  3634. err = -ENOMEM;
  3635. goto err_detach_board;
  3636. }
  3637. bcm43xx_debugfs_add_device(bcm);
  3638. assert(err == 0);
  3639. out:
  3640. return err;
  3641. err_detach_board:
  3642. bcm43xx_detach_board(bcm);
  3643. err_free_netdev:
  3644. free_ieee80211softmac(net_dev);
  3645. goto out;
  3646. }
  3647. static void __devexit bcm43xx_remove_one(struct pci_dev *pdev)
  3648. {
  3649. struct net_device *net_dev = pci_get_drvdata(pdev);
  3650. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3651. bcm43xx_debugfs_remove_device(bcm);
  3652. unregister_netdev(net_dev);
  3653. bcm43xx_detach_board(bcm);
  3654. free_ieee80211softmac(net_dev);
  3655. }
  3656. /* Hard-reset the chip. Do not call this directly.
  3657. * Use bcm43xx_controller_restart()
  3658. */
  3659. static void bcm43xx_chip_reset(struct work_struct *work)
  3660. {
  3661. struct bcm43xx_private *bcm =
  3662. container_of(work, struct bcm43xx_private, restart_work);
  3663. struct bcm43xx_phyinfo *phy;
  3664. int err = -ENODEV;
  3665. mutex_lock(&(bcm)->mutex);
  3666. if (bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED) {
  3667. bcm43xx_periodic_tasks_delete(bcm);
  3668. phy = bcm43xx_current_phy(bcm);
  3669. err = bcm43xx_select_wireless_core(bcm, phy->type);
  3670. if (!err)
  3671. bcm43xx_periodic_tasks_setup(bcm);
  3672. }
  3673. mutex_unlock(&(bcm)->mutex);
  3674. printk(KERN_ERR PFX "Controller restart%s\n",
  3675. (err == 0) ? "ed" : " failed");
  3676. }
  3677. /* Hard-reset the chip.
  3678. * This can be called from interrupt or process context.
  3679. * bcm->irq_lock must be locked.
  3680. */
  3681. void bcm43xx_controller_restart(struct bcm43xx_private *bcm, const char *reason)
  3682. {
  3683. if (bcm43xx_status(bcm) != BCM43xx_STAT_INITIALIZED)
  3684. return;
  3685. printk(KERN_ERR PFX "Controller RESET (%s) ...\n", reason);
  3686. INIT_WORK(&bcm->restart_work, bcm43xx_chip_reset);
  3687. schedule_work(&bcm->restart_work);
  3688. }
  3689. #ifdef CONFIG_PM
  3690. static int bcm43xx_suspend(struct pci_dev *pdev, pm_message_t state)
  3691. {
  3692. struct net_device *net_dev = pci_get_drvdata(pdev);
  3693. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3694. int err;
  3695. dprintk(KERN_INFO PFX "Suspending...\n");
  3696. netif_device_detach(net_dev);
  3697. bcm->was_initialized = 0;
  3698. if (bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED) {
  3699. bcm->was_initialized = 1;
  3700. ieee80211softmac_stop(net_dev);
  3701. err = bcm43xx_disable_interrupts_sync(bcm);
  3702. if (unlikely(err)) {
  3703. dprintk(KERN_ERR PFX "Suspend failed.\n");
  3704. return -EAGAIN;
  3705. }
  3706. bcm->firmware_norelease = 1;
  3707. bcm43xx_free_board(bcm);
  3708. bcm->firmware_norelease = 0;
  3709. }
  3710. bcm43xx_chipset_detach(bcm);
  3711. pci_save_state(pdev);
  3712. pci_disable_device(pdev);
  3713. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3714. dprintk(KERN_INFO PFX "Device suspended.\n");
  3715. return 0;
  3716. }
  3717. static int bcm43xx_resume(struct pci_dev *pdev)
  3718. {
  3719. struct net_device *net_dev = pci_get_drvdata(pdev);
  3720. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3721. int err = 0;
  3722. dprintk(KERN_INFO PFX "Resuming...\n");
  3723. pci_set_power_state(pdev, 0);
  3724. err = pci_enable_device(pdev);
  3725. if (err) {
  3726. printk(KERN_ERR PFX "Failure with pci_enable_device!\n");
  3727. return err;
  3728. }
  3729. pci_restore_state(pdev);
  3730. bcm43xx_chipset_attach(bcm);
  3731. if (bcm->was_initialized)
  3732. err = bcm43xx_init_board(bcm);
  3733. if (err) {
  3734. printk(KERN_ERR PFX "Resume failed!\n");
  3735. return err;
  3736. }
  3737. netif_device_attach(net_dev);
  3738. dprintk(KERN_INFO PFX "Device resumed.\n");
  3739. return 0;
  3740. }
  3741. #endif /* CONFIG_PM */
  3742. static struct pci_driver bcm43xx_pci_driver = {
  3743. .name = KBUILD_MODNAME,
  3744. .id_table = bcm43xx_pci_tbl,
  3745. .probe = bcm43xx_init_one,
  3746. .remove = __devexit_p(bcm43xx_remove_one),
  3747. #ifdef CONFIG_PM
  3748. .suspend = bcm43xx_suspend,
  3749. .resume = bcm43xx_resume,
  3750. #endif /* CONFIG_PM */
  3751. };
  3752. static int __init bcm43xx_init(void)
  3753. {
  3754. printk(KERN_INFO KBUILD_MODNAME " driver\n");
  3755. bcm43xx_debugfs_init();
  3756. return pci_register_driver(&bcm43xx_pci_driver);
  3757. }
  3758. static void __exit bcm43xx_exit(void)
  3759. {
  3760. pci_unregister_driver(&bcm43xx_pci_driver);
  3761. bcm43xx_debugfs_exit();
  3762. }
  3763. module_init(bcm43xx_init)
  3764. module_exit(bcm43xx_exit)