mpic.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978
  1. /*
  2. * arch/powerpc/kernel/mpic.c
  3. *
  4. * Driver for interrupt controllers following the OpenPIC standard, the
  5. * common implementation beeing IBM's MPIC. This driver also can deal
  6. * with various broken implementations of this HW.
  7. *
  8. * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
  9. * Copyright 2010-2012 Freescale Semiconductor, Inc.
  10. *
  11. * This file is subject to the terms and conditions of the GNU General Public
  12. * License. See the file COPYING in the main directory of this archive
  13. * for more details.
  14. */
  15. #undef DEBUG
  16. #undef DEBUG_IPI
  17. #undef DEBUG_IRQ
  18. #undef DEBUG_LOW
  19. #include <linux/types.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/irq.h>
  23. #include <linux/smp.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/bootmem.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/pci.h>
  28. #include <linux/slab.h>
  29. #include <linux/syscore_ops.h>
  30. #include <linux/ratelimit.h>
  31. #include <asm/ptrace.h>
  32. #include <asm/signal.h>
  33. #include <asm/io.h>
  34. #include <asm/pgtable.h>
  35. #include <asm/irq.h>
  36. #include <asm/machdep.h>
  37. #include <asm/mpic.h>
  38. #include <asm/smp.h>
  39. #include "mpic.h"
  40. #ifdef DEBUG
  41. #define DBG(fmt...) printk(fmt)
  42. #else
  43. #define DBG(fmt...)
  44. #endif
  45. static struct mpic *mpics;
  46. static struct mpic *mpic_primary;
  47. static DEFINE_RAW_SPINLOCK(mpic_lock);
  48. #ifdef CONFIG_PPC32 /* XXX for now */
  49. #ifdef CONFIG_IRQ_ALL_CPUS
  50. #define distribute_irqs (1)
  51. #else
  52. #define distribute_irqs (0)
  53. #endif
  54. #endif
  55. #ifdef CONFIG_MPIC_WEIRD
  56. static u32 mpic_infos[][MPIC_IDX_END] = {
  57. [0] = { /* Original OpenPIC compatible MPIC */
  58. MPIC_GREG_BASE,
  59. MPIC_GREG_FEATURE_0,
  60. MPIC_GREG_GLOBAL_CONF_0,
  61. MPIC_GREG_VENDOR_ID,
  62. MPIC_GREG_IPI_VECTOR_PRI_0,
  63. MPIC_GREG_IPI_STRIDE,
  64. MPIC_GREG_SPURIOUS,
  65. MPIC_GREG_TIMER_FREQ,
  66. MPIC_TIMER_BASE,
  67. MPIC_TIMER_STRIDE,
  68. MPIC_TIMER_CURRENT_CNT,
  69. MPIC_TIMER_BASE_CNT,
  70. MPIC_TIMER_VECTOR_PRI,
  71. MPIC_TIMER_DESTINATION,
  72. MPIC_CPU_BASE,
  73. MPIC_CPU_STRIDE,
  74. MPIC_CPU_IPI_DISPATCH_0,
  75. MPIC_CPU_IPI_DISPATCH_STRIDE,
  76. MPIC_CPU_CURRENT_TASK_PRI,
  77. MPIC_CPU_WHOAMI,
  78. MPIC_CPU_INTACK,
  79. MPIC_CPU_EOI,
  80. MPIC_CPU_MCACK,
  81. MPIC_IRQ_BASE,
  82. MPIC_IRQ_STRIDE,
  83. MPIC_IRQ_VECTOR_PRI,
  84. MPIC_VECPRI_VECTOR_MASK,
  85. MPIC_VECPRI_POLARITY_POSITIVE,
  86. MPIC_VECPRI_POLARITY_NEGATIVE,
  87. MPIC_VECPRI_SENSE_LEVEL,
  88. MPIC_VECPRI_SENSE_EDGE,
  89. MPIC_VECPRI_POLARITY_MASK,
  90. MPIC_VECPRI_SENSE_MASK,
  91. MPIC_IRQ_DESTINATION
  92. },
  93. [1] = { /* Tsi108/109 PIC */
  94. TSI108_GREG_BASE,
  95. TSI108_GREG_FEATURE_0,
  96. TSI108_GREG_GLOBAL_CONF_0,
  97. TSI108_GREG_VENDOR_ID,
  98. TSI108_GREG_IPI_VECTOR_PRI_0,
  99. TSI108_GREG_IPI_STRIDE,
  100. TSI108_GREG_SPURIOUS,
  101. TSI108_GREG_TIMER_FREQ,
  102. TSI108_TIMER_BASE,
  103. TSI108_TIMER_STRIDE,
  104. TSI108_TIMER_CURRENT_CNT,
  105. TSI108_TIMER_BASE_CNT,
  106. TSI108_TIMER_VECTOR_PRI,
  107. TSI108_TIMER_DESTINATION,
  108. TSI108_CPU_BASE,
  109. TSI108_CPU_STRIDE,
  110. TSI108_CPU_IPI_DISPATCH_0,
  111. TSI108_CPU_IPI_DISPATCH_STRIDE,
  112. TSI108_CPU_CURRENT_TASK_PRI,
  113. TSI108_CPU_WHOAMI,
  114. TSI108_CPU_INTACK,
  115. TSI108_CPU_EOI,
  116. TSI108_CPU_MCACK,
  117. TSI108_IRQ_BASE,
  118. TSI108_IRQ_STRIDE,
  119. TSI108_IRQ_VECTOR_PRI,
  120. TSI108_VECPRI_VECTOR_MASK,
  121. TSI108_VECPRI_POLARITY_POSITIVE,
  122. TSI108_VECPRI_POLARITY_NEGATIVE,
  123. TSI108_VECPRI_SENSE_LEVEL,
  124. TSI108_VECPRI_SENSE_EDGE,
  125. TSI108_VECPRI_POLARITY_MASK,
  126. TSI108_VECPRI_SENSE_MASK,
  127. TSI108_IRQ_DESTINATION
  128. },
  129. };
  130. #define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
  131. #else /* CONFIG_MPIC_WEIRD */
  132. #define MPIC_INFO(name) MPIC_##name
  133. #endif /* CONFIG_MPIC_WEIRD */
  134. static inline unsigned int mpic_processor_id(struct mpic *mpic)
  135. {
  136. unsigned int cpu = 0;
  137. if (!(mpic->flags & MPIC_SECONDARY))
  138. cpu = hard_smp_processor_id();
  139. return cpu;
  140. }
  141. /*
  142. * Register accessor functions
  143. */
  144. static inline u32 _mpic_read(enum mpic_reg_type type,
  145. struct mpic_reg_bank *rb,
  146. unsigned int reg)
  147. {
  148. switch(type) {
  149. #ifdef CONFIG_PPC_DCR
  150. case mpic_access_dcr:
  151. return dcr_read(rb->dhost, reg);
  152. #endif
  153. case mpic_access_mmio_be:
  154. return in_be32(rb->base + (reg >> 2));
  155. case mpic_access_mmio_le:
  156. default:
  157. return in_le32(rb->base + (reg >> 2));
  158. }
  159. }
  160. static inline void _mpic_write(enum mpic_reg_type type,
  161. struct mpic_reg_bank *rb,
  162. unsigned int reg, u32 value)
  163. {
  164. switch(type) {
  165. #ifdef CONFIG_PPC_DCR
  166. case mpic_access_dcr:
  167. dcr_write(rb->dhost, reg, value);
  168. break;
  169. #endif
  170. case mpic_access_mmio_be:
  171. out_be32(rb->base + (reg >> 2), value);
  172. break;
  173. case mpic_access_mmio_le:
  174. default:
  175. out_le32(rb->base + (reg >> 2), value);
  176. break;
  177. }
  178. }
  179. static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
  180. {
  181. enum mpic_reg_type type = mpic->reg_type;
  182. unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
  183. (ipi * MPIC_INFO(GREG_IPI_STRIDE));
  184. if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
  185. type = mpic_access_mmio_be;
  186. return _mpic_read(type, &mpic->gregs, offset);
  187. }
  188. static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
  189. {
  190. unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
  191. (ipi * MPIC_INFO(GREG_IPI_STRIDE));
  192. _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
  193. }
  194. static inline unsigned int mpic_tm_offset(struct mpic *mpic, unsigned int tm)
  195. {
  196. return (tm >> 2) * MPIC_TIMER_GROUP_STRIDE +
  197. (tm & 3) * MPIC_INFO(TIMER_STRIDE);
  198. }
  199. static inline u32 _mpic_tm_read(struct mpic *mpic, unsigned int tm)
  200. {
  201. unsigned int offset = mpic_tm_offset(mpic, tm) +
  202. MPIC_INFO(TIMER_VECTOR_PRI);
  203. return _mpic_read(mpic->reg_type, &mpic->tmregs, offset);
  204. }
  205. static inline void _mpic_tm_write(struct mpic *mpic, unsigned int tm, u32 value)
  206. {
  207. unsigned int offset = mpic_tm_offset(mpic, tm) +
  208. MPIC_INFO(TIMER_VECTOR_PRI);
  209. _mpic_write(mpic->reg_type, &mpic->tmregs, offset, value);
  210. }
  211. static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
  212. {
  213. unsigned int cpu = mpic_processor_id(mpic);
  214. return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
  215. }
  216. static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
  217. {
  218. unsigned int cpu = mpic_processor_id(mpic);
  219. _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
  220. }
  221. static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
  222. {
  223. unsigned int isu = src_no >> mpic->isu_shift;
  224. unsigned int idx = src_no & mpic->isu_mask;
  225. unsigned int val;
  226. val = _mpic_read(mpic->reg_type, &mpic->isus[isu],
  227. reg + (idx * MPIC_INFO(IRQ_STRIDE)));
  228. #ifdef CONFIG_MPIC_BROKEN_REGREAD
  229. if (reg == 0)
  230. val = (val & (MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY)) |
  231. mpic->isu_reg0_shadow[src_no];
  232. #endif
  233. return val;
  234. }
  235. static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
  236. unsigned int reg, u32 value)
  237. {
  238. unsigned int isu = src_no >> mpic->isu_shift;
  239. unsigned int idx = src_no & mpic->isu_mask;
  240. _mpic_write(mpic->reg_type, &mpic->isus[isu],
  241. reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
  242. #ifdef CONFIG_MPIC_BROKEN_REGREAD
  243. if (reg == 0)
  244. mpic->isu_reg0_shadow[src_no] =
  245. value & ~(MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY);
  246. #endif
  247. }
  248. #define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
  249. #define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
  250. #define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
  251. #define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
  252. #define mpic_tm_read(i) _mpic_tm_read(mpic,(i))
  253. #define mpic_tm_write(i,v) _mpic_tm_write(mpic,(i),(v))
  254. #define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
  255. #define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
  256. #define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
  257. #define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
  258. /*
  259. * Low level utility functions
  260. */
  261. static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
  262. struct mpic_reg_bank *rb, unsigned int offset,
  263. unsigned int size)
  264. {
  265. rb->base = ioremap(phys_addr + offset, size);
  266. BUG_ON(rb->base == NULL);
  267. }
  268. #ifdef CONFIG_PPC_DCR
  269. static void _mpic_map_dcr(struct mpic *mpic, struct mpic_reg_bank *rb,
  270. unsigned int offset, unsigned int size)
  271. {
  272. phys_addr_t phys_addr = dcr_resource_start(mpic->node, 0);
  273. rb->dhost = dcr_map(mpic->node, phys_addr + offset, size);
  274. BUG_ON(!DCR_MAP_OK(rb->dhost));
  275. }
  276. static inline void mpic_map(struct mpic *mpic,
  277. phys_addr_t phys_addr, struct mpic_reg_bank *rb,
  278. unsigned int offset, unsigned int size)
  279. {
  280. if (mpic->flags & MPIC_USES_DCR)
  281. _mpic_map_dcr(mpic, rb, offset, size);
  282. else
  283. _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
  284. }
  285. #else /* CONFIG_PPC_DCR */
  286. #define mpic_map(m,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
  287. #endif /* !CONFIG_PPC_DCR */
  288. /* Check if we have one of those nice broken MPICs with a flipped endian on
  289. * reads from IPI registers
  290. */
  291. static void __init mpic_test_broken_ipi(struct mpic *mpic)
  292. {
  293. u32 r;
  294. mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
  295. r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
  296. if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
  297. printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
  298. mpic->flags |= MPIC_BROKEN_IPI;
  299. }
  300. }
  301. #ifdef CONFIG_MPIC_U3_HT_IRQS
  302. /* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
  303. * to force the edge setting on the MPIC and do the ack workaround.
  304. */
  305. static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
  306. {
  307. if (source >= 128 || !mpic->fixups)
  308. return 0;
  309. return mpic->fixups[source].base != NULL;
  310. }
  311. static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
  312. {
  313. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  314. if (fixup->applebase) {
  315. unsigned int soff = (fixup->index >> 3) & ~3;
  316. unsigned int mask = 1U << (fixup->index & 0x1f);
  317. writel(mask, fixup->applebase + soff);
  318. } else {
  319. raw_spin_lock(&mpic->fixup_lock);
  320. writeb(0x11 + 2 * fixup->index, fixup->base + 2);
  321. writel(fixup->data, fixup->base + 4);
  322. raw_spin_unlock(&mpic->fixup_lock);
  323. }
  324. }
  325. static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
  326. bool level)
  327. {
  328. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  329. unsigned long flags;
  330. u32 tmp;
  331. if (fixup->base == NULL)
  332. return;
  333. DBG("startup_ht_interrupt(0x%x) index: %d\n",
  334. source, fixup->index);
  335. raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
  336. /* Enable and configure */
  337. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  338. tmp = readl(fixup->base + 4);
  339. tmp &= ~(0x23U);
  340. if (level)
  341. tmp |= 0x22;
  342. writel(tmp, fixup->base + 4);
  343. raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
  344. #ifdef CONFIG_PM
  345. /* use the lowest bit inverted to the actual HW,
  346. * set if this fixup was enabled, clear otherwise */
  347. mpic->save_data[source].fixup_data = tmp | 1;
  348. #endif
  349. }
  350. static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source)
  351. {
  352. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  353. unsigned long flags;
  354. u32 tmp;
  355. if (fixup->base == NULL)
  356. return;
  357. DBG("shutdown_ht_interrupt(0x%x)\n", source);
  358. /* Disable */
  359. raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
  360. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  361. tmp = readl(fixup->base + 4);
  362. tmp |= 1;
  363. writel(tmp, fixup->base + 4);
  364. raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
  365. #ifdef CONFIG_PM
  366. /* use the lowest bit inverted to the actual HW,
  367. * set if this fixup was enabled, clear otherwise */
  368. mpic->save_data[source].fixup_data = tmp & ~1;
  369. #endif
  370. }
  371. #ifdef CONFIG_PCI_MSI
  372. static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
  373. unsigned int devfn)
  374. {
  375. u8 __iomem *base;
  376. u8 pos, flags;
  377. u64 addr = 0;
  378. for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
  379. pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
  380. u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
  381. if (id == PCI_CAP_ID_HT) {
  382. id = readb(devbase + pos + 3);
  383. if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
  384. break;
  385. }
  386. }
  387. if (pos == 0)
  388. return;
  389. base = devbase + pos;
  390. flags = readb(base + HT_MSI_FLAGS);
  391. if (!(flags & HT_MSI_FLAGS_FIXED)) {
  392. addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
  393. addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
  394. }
  395. printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
  396. PCI_SLOT(devfn), PCI_FUNC(devfn),
  397. flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
  398. if (!(flags & HT_MSI_FLAGS_ENABLE))
  399. writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
  400. }
  401. #else
  402. static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
  403. unsigned int devfn)
  404. {
  405. return;
  406. }
  407. #endif
  408. static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
  409. unsigned int devfn, u32 vdid)
  410. {
  411. int i, irq, n;
  412. u8 __iomem *base;
  413. u32 tmp;
  414. u8 pos;
  415. for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
  416. pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
  417. u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
  418. if (id == PCI_CAP_ID_HT) {
  419. id = readb(devbase + pos + 3);
  420. if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
  421. break;
  422. }
  423. }
  424. if (pos == 0)
  425. return;
  426. base = devbase + pos;
  427. writeb(0x01, base + 2);
  428. n = (readl(base + 4) >> 16) & 0xff;
  429. printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
  430. " has %d irqs\n",
  431. devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
  432. for (i = 0; i <= n; i++) {
  433. writeb(0x10 + 2 * i, base + 2);
  434. tmp = readl(base + 4);
  435. irq = (tmp >> 16) & 0xff;
  436. DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
  437. /* mask it , will be unmasked later */
  438. tmp |= 0x1;
  439. writel(tmp, base + 4);
  440. mpic->fixups[irq].index = i;
  441. mpic->fixups[irq].base = base;
  442. /* Apple HT PIC has a non-standard way of doing EOIs */
  443. if ((vdid & 0xffff) == 0x106b)
  444. mpic->fixups[irq].applebase = devbase + 0x60;
  445. else
  446. mpic->fixups[irq].applebase = NULL;
  447. writeb(0x11 + 2 * i, base + 2);
  448. mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
  449. }
  450. }
  451. static void __init mpic_scan_ht_pics(struct mpic *mpic)
  452. {
  453. unsigned int devfn;
  454. u8 __iomem *cfgspace;
  455. printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
  456. /* Allocate fixups array */
  457. mpic->fixups = kzalloc(128 * sizeof(*mpic->fixups), GFP_KERNEL);
  458. BUG_ON(mpic->fixups == NULL);
  459. /* Init spinlock */
  460. raw_spin_lock_init(&mpic->fixup_lock);
  461. /* Map U3 config space. We assume all IO-APICs are on the primary bus
  462. * so we only need to map 64kB.
  463. */
  464. cfgspace = ioremap(0xf2000000, 0x10000);
  465. BUG_ON(cfgspace == NULL);
  466. /* Now we scan all slots. We do a very quick scan, we read the header
  467. * type, vendor ID and device ID only, that's plenty enough
  468. */
  469. for (devfn = 0; devfn < 0x100; devfn++) {
  470. u8 __iomem *devbase = cfgspace + (devfn << 8);
  471. u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
  472. u32 l = readl(devbase + PCI_VENDOR_ID);
  473. u16 s;
  474. DBG("devfn %x, l: %x\n", devfn, l);
  475. /* If no device, skip */
  476. if (l == 0xffffffff || l == 0x00000000 ||
  477. l == 0x0000ffff || l == 0xffff0000)
  478. goto next;
  479. /* Check if is supports capability lists */
  480. s = readw(devbase + PCI_STATUS);
  481. if (!(s & PCI_STATUS_CAP_LIST))
  482. goto next;
  483. mpic_scan_ht_pic(mpic, devbase, devfn, l);
  484. mpic_scan_ht_msi(mpic, devbase, devfn);
  485. next:
  486. /* next device, if function 0 */
  487. if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
  488. devfn += 7;
  489. }
  490. }
  491. #else /* CONFIG_MPIC_U3_HT_IRQS */
  492. static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
  493. {
  494. return 0;
  495. }
  496. static void __init mpic_scan_ht_pics(struct mpic *mpic)
  497. {
  498. }
  499. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  500. /* Find an mpic associated with a given linux interrupt */
  501. static struct mpic *mpic_find(unsigned int irq)
  502. {
  503. if (irq < NUM_ISA_INTERRUPTS)
  504. return NULL;
  505. return irq_get_chip_data(irq);
  506. }
  507. /* Determine if the linux irq is an IPI */
  508. static unsigned int mpic_is_ipi(struct mpic *mpic, unsigned int src)
  509. {
  510. return (src >= mpic->ipi_vecs[0] && src <= mpic->ipi_vecs[3]);
  511. }
  512. /* Determine if the linux irq is a timer */
  513. static unsigned int mpic_is_tm(struct mpic *mpic, unsigned int src)
  514. {
  515. return (src >= mpic->timer_vecs[0] && src <= mpic->timer_vecs[7]);
  516. }
  517. /* Convert a cpu mask from logical to physical cpu numbers. */
  518. static inline u32 mpic_physmask(u32 cpumask)
  519. {
  520. int i;
  521. u32 mask = 0;
  522. for (i = 0; i < min(32, NR_CPUS); ++i, cpumask >>= 1)
  523. mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
  524. return mask;
  525. }
  526. #ifdef CONFIG_SMP
  527. /* Get the mpic structure from the IPI number */
  528. static inline struct mpic * mpic_from_ipi(struct irq_data *d)
  529. {
  530. return irq_data_get_irq_chip_data(d);
  531. }
  532. #endif
  533. /* Get the mpic structure from the irq number */
  534. static inline struct mpic * mpic_from_irq(unsigned int irq)
  535. {
  536. return irq_get_chip_data(irq);
  537. }
  538. /* Get the mpic structure from the irq data */
  539. static inline struct mpic * mpic_from_irq_data(struct irq_data *d)
  540. {
  541. return irq_data_get_irq_chip_data(d);
  542. }
  543. /* Send an EOI */
  544. static inline void mpic_eoi(struct mpic *mpic)
  545. {
  546. mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
  547. (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
  548. }
  549. /*
  550. * Linux descriptor level callbacks
  551. */
  552. void mpic_unmask_irq(struct irq_data *d)
  553. {
  554. unsigned int loops = 100000;
  555. struct mpic *mpic = mpic_from_irq_data(d);
  556. unsigned int src = irqd_to_hwirq(d);
  557. DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, d->irq, src);
  558. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
  559. mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
  560. ~MPIC_VECPRI_MASK);
  561. /* make sure mask gets to controller before we return to user */
  562. do {
  563. if (!loops--) {
  564. printk(KERN_ERR "%s: timeout on hwirq %u\n",
  565. __func__, src);
  566. break;
  567. }
  568. } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
  569. }
  570. void mpic_mask_irq(struct irq_data *d)
  571. {
  572. unsigned int loops = 100000;
  573. struct mpic *mpic = mpic_from_irq_data(d);
  574. unsigned int src = irqd_to_hwirq(d);
  575. DBG("%s: disable_irq: %d (src %d)\n", mpic->name, d->irq, src);
  576. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
  577. mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
  578. MPIC_VECPRI_MASK);
  579. /* make sure mask gets to controller before we return to user */
  580. do {
  581. if (!loops--) {
  582. printk(KERN_ERR "%s: timeout on hwirq %u\n",
  583. __func__, src);
  584. break;
  585. }
  586. } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
  587. }
  588. void mpic_end_irq(struct irq_data *d)
  589. {
  590. struct mpic *mpic = mpic_from_irq_data(d);
  591. #ifdef DEBUG_IRQ
  592. DBG("%s: end_irq: %d\n", mpic->name, d->irq);
  593. #endif
  594. /* We always EOI on end_irq() even for edge interrupts since that
  595. * should only lower the priority, the MPIC should have properly
  596. * latched another edge interrupt coming in anyway
  597. */
  598. mpic_eoi(mpic);
  599. }
  600. #ifdef CONFIG_MPIC_U3_HT_IRQS
  601. static void mpic_unmask_ht_irq(struct irq_data *d)
  602. {
  603. struct mpic *mpic = mpic_from_irq_data(d);
  604. unsigned int src = irqd_to_hwirq(d);
  605. mpic_unmask_irq(d);
  606. if (irqd_is_level_type(d))
  607. mpic_ht_end_irq(mpic, src);
  608. }
  609. static unsigned int mpic_startup_ht_irq(struct irq_data *d)
  610. {
  611. struct mpic *mpic = mpic_from_irq_data(d);
  612. unsigned int src = irqd_to_hwirq(d);
  613. mpic_unmask_irq(d);
  614. mpic_startup_ht_interrupt(mpic, src, irqd_is_level_type(d));
  615. return 0;
  616. }
  617. static void mpic_shutdown_ht_irq(struct irq_data *d)
  618. {
  619. struct mpic *mpic = mpic_from_irq_data(d);
  620. unsigned int src = irqd_to_hwirq(d);
  621. mpic_shutdown_ht_interrupt(mpic, src);
  622. mpic_mask_irq(d);
  623. }
  624. static void mpic_end_ht_irq(struct irq_data *d)
  625. {
  626. struct mpic *mpic = mpic_from_irq_data(d);
  627. unsigned int src = irqd_to_hwirq(d);
  628. #ifdef DEBUG_IRQ
  629. DBG("%s: end_irq: %d\n", mpic->name, d->irq);
  630. #endif
  631. /* We always EOI on end_irq() even for edge interrupts since that
  632. * should only lower the priority, the MPIC should have properly
  633. * latched another edge interrupt coming in anyway
  634. */
  635. if (irqd_is_level_type(d))
  636. mpic_ht_end_irq(mpic, src);
  637. mpic_eoi(mpic);
  638. }
  639. #endif /* !CONFIG_MPIC_U3_HT_IRQS */
  640. #ifdef CONFIG_SMP
  641. static void mpic_unmask_ipi(struct irq_data *d)
  642. {
  643. struct mpic *mpic = mpic_from_ipi(d);
  644. unsigned int src = virq_to_hw(d->irq) - mpic->ipi_vecs[0];
  645. DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, d->irq, src);
  646. mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
  647. }
  648. static void mpic_mask_ipi(struct irq_data *d)
  649. {
  650. /* NEVER disable an IPI... that's just plain wrong! */
  651. }
  652. static void mpic_end_ipi(struct irq_data *d)
  653. {
  654. struct mpic *mpic = mpic_from_ipi(d);
  655. /*
  656. * IPIs are marked IRQ_PER_CPU. This has the side effect of
  657. * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
  658. * applying to them. We EOI them late to avoid re-entering.
  659. */
  660. mpic_eoi(mpic);
  661. }
  662. #endif /* CONFIG_SMP */
  663. static void mpic_unmask_tm(struct irq_data *d)
  664. {
  665. struct mpic *mpic = mpic_from_irq_data(d);
  666. unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
  667. DBG("%s: enable_tm: %d (tm %d)\n", mpic->name, d->irq, src);
  668. mpic_tm_write(src, mpic_tm_read(src) & ~MPIC_VECPRI_MASK);
  669. mpic_tm_read(src);
  670. }
  671. static void mpic_mask_tm(struct irq_data *d)
  672. {
  673. struct mpic *mpic = mpic_from_irq_data(d);
  674. unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
  675. mpic_tm_write(src, mpic_tm_read(src) | MPIC_VECPRI_MASK);
  676. mpic_tm_read(src);
  677. }
  678. int mpic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
  679. bool force)
  680. {
  681. struct mpic *mpic = mpic_from_irq_data(d);
  682. unsigned int src = irqd_to_hwirq(d);
  683. if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
  684. int cpuid = irq_choose_cpu(cpumask);
  685. mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
  686. } else {
  687. u32 mask = cpumask_bits(cpumask)[0];
  688. mask &= cpumask_bits(cpu_online_mask)[0];
  689. mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
  690. mpic_physmask(mask));
  691. }
  692. return 0;
  693. }
  694. static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
  695. {
  696. /* Now convert sense value */
  697. switch(type & IRQ_TYPE_SENSE_MASK) {
  698. case IRQ_TYPE_EDGE_RISING:
  699. return MPIC_INFO(VECPRI_SENSE_EDGE) |
  700. MPIC_INFO(VECPRI_POLARITY_POSITIVE);
  701. case IRQ_TYPE_EDGE_FALLING:
  702. case IRQ_TYPE_EDGE_BOTH:
  703. return MPIC_INFO(VECPRI_SENSE_EDGE) |
  704. MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
  705. case IRQ_TYPE_LEVEL_HIGH:
  706. return MPIC_INFO(VECPRI_SENSE_LEVEL) |
  707. MPIC_INFO(VECPRI_POLARITY_POSITIVE);
  708. case IRQ_TYPE_LEVEL_LOW:
  709. default:
  710. return MPIC_INFO(VECPRI_SENSE_LEVEL) |
  711. MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
  712. }
  713. }
  714. int mpic_set_irq_type(struct irq_data *d, unsigned int flow_type)
  715. {
  716. struct mpic *mpic = mpic_from_irq_data(d);
  717. unsigned int src = irqd_to_hwirq(d);
  718. unsigned int vecpri, vold, vnew;
  719. DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
  720. mpic, d->irq, src, flow_type);
  721. if (src >= mpic->num_sources)
  722. return -EINVAL;
  723. vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
  724. /* We don't support "none" type */
  725. if (flow_type == IRQ_TYPE_NONE)
  726. flow_type = IRQ_TYPE_DEFAULT;
  727. /* Default: read HW settings */
  728. if (flow_type == IRQ_TYPE_DEFAULT) {
  729. switch(vold & (MPIC_INFO(VECPRI_POLARITY_MASK) |
  730. MPIC_INFO(VECPRI_SENSE_MASK))) {
  731. case MPIC_INFO(VECPRI_SENSE_EDGE) |
  732. MPIC_INFO(VECPRI_POLARITY_POSITIVE):
  733. flow_type = IRQ_TYPE_EDGE_RISING;
  734. break;
  735. case MPIC_INFO(VECPRI_SENSE_EDGE) |
  736. MPIC_INFO(VECPRI_POLARITY_NEGATIVE):
  737. flow_type = IRQ_TYPE_EDGE_FALLING;
  738. break;
  739. case MPIC_INFO(VECPRI_SENSE_LEVEL) |
  740. MPIC_INFO(VECPRI_POLARITY_POSITIVE):
  741. flow_type = IRQ_TYPE_LEVEL_HIGH;
  742. break;
  743. case MPIC_INFO(VECPRI_SENSE_LEVEL) |
  744. MPIC_INFO(VECPRI_POLARITY_NEGATIVE):
  745. flow_type = IRQ_TYPE_LEVEL_LOW;
  746. break;
  747. }
  748. }
  749. /* Apply to irq desc */
  750. irqd_set_trigger_type(d, flow_type);
  751. /* Apply to HW */
  752. if (mpic_is_ht_interrupt(mpic, src))
  753. vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
  754. MPIC_VECPRI_SENSE_EDGE;
  755. else
  756. vecpri = mpic_type_to_vecpri(mpic, flow_type);
  757. vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
  758. MPIC_INFO(VECPRI_SENSE_MASK));
  759. vnew |= vecpri;
  760. if (vold != vnew)
  761. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
  762. return IRQ_SET_MASK_OK_NOCOPY;
  763. }
  764. void mpic_set_vector(unsigned int virq, unsigned int vector)
  765. {
  766. struct mpic *mpic = mpic_from_irq(virq);
  767. unsigned int src = virq_to_hw(virq);
  768. unsigned int vecpri;
  769. DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
  770. mpic, virq, src, vector);
  771. if (src >= mpic->num_sources)
  772. return;
  773. vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
  774. vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
  775. vecpri |= vector;
  776. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
  777. }
  778. void mpic_set_destination(unsigned int virq, unsigned int cpuid)
  779. {
  780. struct mpic *mpic = mpic_from_irq(virq);
  781. unsigned int src = virq_to_hw(virq);
  782. DBG("mpic: set_destination(mpic:@%p,virq:%d,src:%d,cpuid:0x%x)\n",
  783. mpic, virq, src, cpuid);
  784. if (src >= mpic->num_sources)
  785. return;
  786. mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
  787. }
  788. static struct irq_chip mpic_irq_chip = {
  789. .irq_mask = mpic_mask_irq,
  790. .irq_unmask = mpic_unmask_irq,
  791. .irq_eoi = mpic_end_irq,
  792. .irq_set_type = mpic_set_irq_type,
  793. };
  794. #ifdef CONFIG_SMP
  795. static struct irq_chip mpic_ipi_chip = {
  796. .irq_mask = mpic_mask_ipi,
  797. .irq_unmask = mpic_unmask_ipi,
  798. .irq_eoi = mpic_end_ipi,
  799. };
  800. #endif /* CONFIG_SMP */
  801. static struct irq_chip mpic_tm_chip = {
  802. .irq_mask = mpic_mask_tm,
  803. .irq_unmask = mpic_unmask_tm,
  804. .irq_eoi = mpic_end_irq,
  805. };
  806. #ifdef CONFIG_MPIC_U3_HT_IRQS
  807. static struct irq_chip mpic_irq_ht_chip = {
  808. .irq_startup = mpic_startup_ht_irq,
  809. .irq_shutdown = mpic_shutdown_ht_irq,
  810. .irq_mask = mpic_mask_irq,
  811. .irq_unmask = mpic_unmask_ht_irq,
  812. .irq_eoi = mpic_end_ht_irq,
  813. .irq_set_type = mpic_set_irq_type,
  814. };
  815. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  816. static int mpic_host_match(struct irq_domain *h, struct device_node *node)
  817. {
  818. /* Exact match, unless mpic node is NULL */
  819. return h->of_node == NULL || h->of_node == node;
  820. }
  821. static int mpic_host_map(struct irq_domain *h, unsigned int virq,
  822. irq_hw_number_t hw)
  823. {
  824. struct mpic *mpic = h->host_data;
  825. struct irq_chip *chip;
  826. DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
  827. if (hw == mpic->spurious_vec)
  828. return -EINVAL;
  829. if (mpic->protected && test_bit(hw, mpic->protected))
  830. return -EINVAL;
  831. #ifdef CONFIG_SMP
  832. else if (hw >= mpic->ipi_vecs[0]) {
  833. WARN_ON(mpic->flags & MPIC_SECONDARY);
  834. DBG("mpic: mapping as IPI\n");
  835. irq_set_chip_data(virq, mpic);
  836. irq_set_chip_and_handler(virq, &mpic->hc_ipi,
  837. handle_percpu_irq);
  838. return 0;
  839. }
  840. #endif /* CONFIG_SMP */
  841. if (hw >= mpic->timer_vecs[0] && hw <= mpic->timer_vecs[7]) {
  842. WARN_ON(mpic->flags & MPIC_SECONDARY);
  843. DBG("mpic: mapping as timer\n");
  844. irq_set_chip_data(virq, mpic);
  845. irq_set_chip_and_handler(virq, &mpic->hc_tm,
  846. handle_fasteoi_irq);
  847. return 0;
  848. }
  849. if (mpic_map_error_int(mpic, virq, hw))
  850. return 0;
  851. if (hw >= mpic->num_sources)
  852. return -EINVAL;
  853. mpic_msi_reserve_hwirq(mpic, hw);
  854. /* Default chip */
  855. chip = &mpic->hc_irq;
  856. #ifdef CONFIG_MPIC_U3_HT_IRQS
  857. /* Check for HT interrupts, override vecpri */
  858. if (mpic_is_ht_interrupt(mpic, hw))
  859. chip = &mpic->hc_ht_irq;
  860. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  861. DBG("mpic: mapping to irq chip @%p\n", chip);
  862. irq_set_chip_data(virq, mpic);
  863. irq_set_chip_and_handler(virq, chip, handle_fasteoi_irq);
  864. /* Set default irq type */
  865. irq_set_irq_type(virq, IRQ_TYPE_DEFAULT);
  866. /* If the MPIC was reset, then all vectors have already been
  867. * initialized. Otherwise, a per source lazy initialization
  868. * is done here.
  869. */
  870. if (!mpic_is_ipi(mpic, hw) && (mpic->flags & MPIC_NO_RESET)) {
  871. mpic_set_vector(virq, hw);
  872. mpic_set_destination(virq, mpic_processor_id(mpic));
  873. mpic_irq_set_priority(virq, 8);
  874. }
  875. return 0;
  876. }
  877. static int mpic_host_xlate(struct irq_domain *h, struct device_node *ct,
  878. const u32 *intspec, unsigned int intsize,
  879. irq_hw_number_t *out_hwirq, unsigned int *out_flags)
  880. {
  881. struct mpic *mpic = h->host_data;
  882. static unsigned char map_mpic_senses[4] = {
  883. IRQ_TYPE_EDGE_RISING,
  884. IRQ_TYPE_LEVEL_LOW,
  885. IRQ_TYPE_LEVEL_HIGH,
  886. IRQ_TYPE_EDGE_FALLING,
  887. };
  888. *out_hwirq = intspec[0];
  889. if (intsize >= 4 && (mpic->flags & MPIC_FSL)) {
  890. /*
  891. * Freescale MPIC with extended intspec:
  892. * First two cells are as usual. Third specifies
  893. * an "interrupt type". Fourth is type-specific data.
  894. *
  895. * See Documentation/devicetree/bindings/powerpc/fsl/mpic.txt
  896. */
  897. switch (intspec[2]) {
  898. case 0:
  899. break;
  900. case 1:
  901. if (!(mpic->flags & MPIC_FSL_HAS_EIMR))
  902. break;
  903. if (intspec[3] >= ARRAY_SIZE(mpic->err_int_vecs))
  904. return -EINVAL;
  905. *out_hwirq = mpic->err_int_vecs[intspec[3]];
  906. break;
  907. case 2:
  908. if (intspec[0] >= ARRAY_SIZE(mpic->ipi_vecs))
  909. return -EINVAL;
  910. *out_hwirq = mpic->ipi_vecs[intspec[0]];
  911. break;
  912. case 3:
  913. if (intspec[0] >= ARRAY_SIZE(mpic->timer_vecs))
  914. return -EINVAL;
  915. *out_hwirq = mpic->timer_vecs[intspec[0]];
  916. break;
  917. default:
  918. pr_debug("%s: unknown irq type %u\n",
  919. __func__, intspec[2]);
  920. return -EINVAL;
  921. }
  922. *out_flags = map_mpic_senses[intspec[1] & 3];
  923. } else if (intsize > 1) {
  924. u32 mask = 0x3;
  925. /* Apple invented a new race of encoding on machines with
  926. * an HT APIC. They encode, among others, the index within
  927. * the HT APIC. We don't care about it here since thankfully,
  928. * it appears that they have the APIC already properly
  929. * configured, and thus our current fixup code that reads the
  930. * APIC config works fine. However, we still need to mask out
  931. * bits in the specifier to make sure we only get bit 0 which
  932. * is the level/edge bit (the only sense bit exposed by Apple),
  933. * as their bit 1 means something else.
  934. */
  935. if (machine_is(powermac))
  936. mask = 0x1;
  937. *out_flags = map_mpic_senses[intspec[1] & mask];
  938. } else
  939. *out_flags = IRQ_TYPE_NONE;
  940. DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
  941. intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
  942. return 0;
  943. }
  944. /* IRQ handler for a secondary MPIC cascaded from another IRQ controller */
  945. static void mpic_cascade(unsigned int irq, struct irq_desc *desc)
  946. {
  947. struct irq_chip *chip = irq_desc_get_chip(desc);
  948. struct mpic *mpic = irq_desc_get_handler_data(desc);
  949. unsigned int virq;
  950. BUG_ON(!(mpic->flags & MPIC_SECONDARY));
  951. virq = mpic_get_one_irq(mpic);
  952. if (virq)
  953. generic_handle_irq(virq);
  954. chip->irq_eoi(&desc->irq_data);
  955. }
  956. static struct irq_domain_ops mpic_host_ops = {
  957. .match = mpic_host_match,
  958. .map = mpic_host_map,
  959. .xlate = mpic_host_xlate,
  960. };
  961. /*
  962. * Exported functions
  963. */
  964. struct mpic * __init mpic_alloc(struct device_node *node,
  965. phys_addr_t phys_addr,
  966. unsigned int flags,
  967. unsigned int isu_size,
  968. unsigned int irq_count,
  969. const char *name)
  970. {
  971. int i, psize, intvec_top;
  972. struct mpic *mpic;
  973. u32 greg_feature;
  974. const char *vers;
  975. const u32 *psrc;
  976. u32 last_irq;
  977. /* Default MPIC search parameters */
  978. static const struct of_device_id __initconst mpic_device_id[] = {
  979. { .type = "open-pic", },
  980. { .compatible = "open-pic", },
  981. {},
  982. };
  983. /*
  984. * If we were not passed a device-tree node, then perform the default
  985. * search for standardized a standardized OpenPIC.
  986. */
  987. if (node) {
  988. node = of_node_get(node);
  989. } else {
  990. node = of_find_matching_node(NULL, mpic_device_id);
  991. if (!node)
  992. return NULL;
  993. }
  994. /* Pick the physical address from the device tree if unspecified */
  995. if (!phys_addr) {
  996. /* Check if it is DCR-based */
  997. if (of_get_property(node, "dcr-reg", NULL)) {
  998. flags |= MPIC_USES_DCR;
  999. } else {
  1000. struct resource r;
  1001. if (of_address_to_resource(node, 0, &r))
  1002. goto err_of_node_put;
  1003. phys_addr = r.start;
  1004. }
  1005. }
  1006. /* Read extra device-tree properties into the flags variable */
  1007. if (of_get_property(node, "big-endian", NULL))
  1008. flags |= MPIC_BIG_ENDIAN;
  1009. if (of_get_property(node, "pic-no-reset", NULL))
  1010. flags |= MPIC_NO_RESET;
  1011. if (of_get_property(node, "single-cpu-affinity", NULL))
  1012. flags |= MPIC_SINGLE_DEST_CPU;
  1013. if (of_device_is_compatible(node, "fsl,mpic"))
  1014. flags |= MPIC_FSL | MPIC_LARGE_VECTORS;
  1015. mpic = kzalloc(sizeof(struct mpic), GFP_KERNEL);
  1016. if (mpic == NULL)
  1017. goto err_of_node_put;
  1018. mpic->name = name;
  1019. mpic->node = node;
  1020. mpic->paddr = phys_addr;
  1021. mpic->flags = flags;
  1022. mpic->hc_irq = mpic_irq_chip;
  1023. mpic->hc_irq.name = name;
  1024. if (!(mpic->flags & MPIC_SECONDARY))
  1025. mpic->hc_irq.irq_set_affinity = mpic_set_affinity;
  1026. #ifdef CONFIG_MPIC_U3_HT_IRQS
  1027. mpic->hc_ht_irq = mpic_irq_ht_chip;
  1028. mpic->hc_ht_irq.name = name;
  1029. if (!(mpic->flags & MPIC_SECONDARY))
  1030. mpic->hc_ht_irq.irq_set_affinity = mpic_set_affinity;
  1031. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  1032. #ifdef CONFIG_SMP
  1033. mpic->hc_ipi = mpic_ipi_chip;
  1034. mpic->hc_ipi.name = name;
  1035. #endif /* CONFIG_SMP */
  1036. mpic->hc_tm = mpic_tm_chip;
  1037. mpic->hc_tm.name = name;
  1038. mpic->num_sources = 0; /* so far */
  1039. if (mpic->flags & MPIC_LARGE_VECTORS)
  1040. intvec_top = 2047;
  1041. else
  1042. intvec_top = 255;
  1043. mpic->timer_vecs[0] = intvec_top - 12;
  1044. mpic->timer_vecs[1] = intvec_top - 11;
  1045. mpic->timer_vecs[2] = intvec_top - 10;
  1046. mpic->timer_vecs[3] = intvec_top - 9;
  1047. mpic->timer_vecs[4] = intvec_top - 8;
  1048. mpic->timer_vecs[5] = intvec_top - 7;
  1049. mpic->timer_vecs[6] = intvec_top - 6;
  1050. mpic->timer_vecs[7] = intvec_top - 5;
  1051. mpic->ipi_vecs[0] = intvec_top - 4;
  1052. mpic->ipi_vecs[1] = intvec_top - 3;
  1053. mpic->ipi_vecs[2] = intvec_top - 2;
  1054. mpic->ipi_vecs[3] = intvec_top - 1;
  1055. mpic->spurious_vec = intvec_top;
  1056. /* Look for protected sources */
  1057. psrc = of_get_property(mpic->node, "protected-sources", &psize);
  1058. if (psrc) {
  1059. /* Allocate a bitmap with one bit per interrupt */
  1060. unsigned int mapsize = BITS_TO_LONGS(intvec_top + 1);
  1061. mpic->protected = kzalloc(mapsize*sizeof(long), GFP_KERNEL);
  1062. BUG_ON(mpic->protected == NULL);
  1063. for (i = 0; i < psize/sizeof(u32); i++) {
  1064. if (psrc[i] > intvec_top)
  1065. continue;
  1066. __set_bit(psrc[i], mpic->protected);
  1067. }
  1068. }
  1069. #ifdef CONFIG_MPIC_WEIRD
  1070. mpic->hw_set = mpic_infos[MPIC_GET_REGSET(mpic->flags)];
  1071. #endif
  1072. /* default register type */
  1073. if (mpic->flags & MPIC_BIG_ENDIAN)
  1074. mpic->reg_type = mpic_access_mmio_be;
  1075. else
  1076. mpic->reg_type = mpic_access_mmio_le;
  1077. /*
  1078. * An MPIC with a "dcr-reg" property must be accessed that way, but
  1079. * only if the kernel includes DCR support.
  1080. */
  1081. #ifdef CONFIG_PPC_DCR
  1082. if (mpic->flags & MPIC_USES_DCR)
  1083. mpic->reg_type = mpic_access_dcr;
  1084. #else
  1085. BUG_ON(mpic->flags & MPIC_USES_DCR);
  1086. #endif
  1087. /* Map the global registers */
  1088. mpic_map(mpic, mpic->paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
  1089. mpic_map(mpic, mpic->paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
  1090. if (mpic->flags & MPIC_FSL) {
  1091. u32 brr1, version;
  1092. int ret;
  1093. /*
  1094. * Yes, Freescale really did put global registers in the
  1095. * magic per-cpu area -- and they don't even show up in the
  1096. * non-magic per-cpu copies that this driver normally uses.
  1097. */
  1098. mpic_map(mpic, mpic->paddr, &mpic->thiscpuregs,
  1099. MPIC_CPU_THISBASE, 0x1000);
  1100. brr1 = _mpic_read(mpic->reg_type, &mpic->thiscpuregs,
  1101. MPIC_FSL_BRR1);
  1102. version = brr1 & MPIC_FSL_BRR1_VER;
  1103. /* Error interrupt mask register (EIMR) is required for
  1104. * handling individual device error interrupts. EIMR
  1105. * was added in MPIC version 4.1.
  1106. *
  1107. * Over here we reserve vector number space for error
  1108. * interrupt vectors. This space is stolen from the
  1109. * global vector number space, as in case of ipis
  1110. * and timer interrupts.
  1111. *
  1112. * Available vector space = intvec_top - 12, where 12
  1113. * is the number of vectors which have been consumed by
  1114. * ipis and timer interrupts.
  1115. */
  1116. if (version >= 0x401) {
  1117. ret = mpic_setup_error_int(mpic, intvec_top - 12);
  1118. if (ret)
  1119. return NULL;
  1120. }
  1121. }
  1122. /* Reset */
  1123. /* When using a device-node, reset requests are only honored if the MPIC
  1124. * is allowed to reset.
  1125. */
  1126. if (!(mpic->flags & MPIC_NO_RESET)) {
  1127. printk(KERN_DEBUG "mpic: Resetting\n");
  1128. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1129. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1130. | MPIC_GREG_GCONF_RESET);
  1131. while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1132. & MPIC_GREG_GCONF_RESET)
  1133. mb();
  1134. }
  1135. /* CoreInt */
  1136. if (mpic->flags & MPIC_ENABLE_COREINT)
  1137. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1138. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1139. | MPIC_GREG_GCONF_COREINT);
  1140. if (mpic->flags & MPIC_ENABLE_MCK)
  1141. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1142. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1143. | MPIC_GREG_GCONF_MCK);
  1144. /*
  1145. * The MPIC driver will crash if there are more cores than we
  1146. * can initialize, so we may as well catch that problem here.
  1147. */
  1148. BUG_ON(num_possible_cpus() > MPIC_MAX_CPUS);
  1149. /* Map the per-CPU registers */
  1150. for_each_possible_cpu(i) {
  1151. unsigned int cpu = get_hard_smp_processor_id(i);
  1152. mpic_map(mpic, mpic->paddr, &mpic->cpuregs[cpu],
  1153. MPIC_INFO(CPU_BASE) + cpu * MPIC_INFO(CPU_STRIDE),
  1154. 0x1000);
  1155. }
  1156. /*
  1157. * Read feature register. For non-ISU MPICs, num sources as well. On
  1158. * ISU MPICs, sources are counted as ISUs are added
  1159. */
  1160. greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
  1161. /*
  1162. * By default, the last source number comes from the MPIC, but the
  1163. * device-tree and board support code can override it on buggy hw.
  1164. * If we get passed an isu_size (multi-isu MPIC) then we use that
  1165. * as a default instead of the value read from the HW.
  1166. */
  1167. last_irq = (greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
  1168. >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT;
  1169. if (isu_size)
  1170. last_irq = isu_size * MPIC_MAX_ISU - 1;
  1171. of_property_read_u32(mpic->node, "last-interrupt-source", &last_irq);
  1172. if (irq_count)
  1173. last_irq = irq_count - 1;
  1174. /* Initialize main ISU if none provided */
  1175. if (!isu_size) {
  1176. isu_size = last_irq + 1;
  1177. mpic->num_sources = isu_size;
  1178. mpic_map(mpic, mpic->paddr, &mpic->isus[0],
  1179. MPIC_INFO(IRQ_BASE),
  1180. MPIC_INFO(IRQ_STRIDE) * isu_size);
  1181. }
  1182. mpic->isu_size = isu_size;
  1183. mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
  1184. mpic->isu_mask = (1 << mpic->isu_shift) - 1;
  1185. mpic->irqhost = irq_domain_add_linear(mpic->node,
  1186. intvec_top,
  1187. &mpic_host_ops, mpic);
  1188. /*
  1189. * FIXME: The code leaks the MPIC object and mappings here; this
  1190. * is very unlikely to fail but it ought to be fixed anyways.
  1191. */
  1192. if (mpic->irqhost == NULL)
  1193. return NULL;
  1194. /* Display version */
  1195. switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
  1196. case 1:
  1197. vers = "1.0";
  1198. break;
  1199. case 2:
  1200. vers = "1.2";
  1201. break;
  1202. case 3:
  1203. vers = "1.3";
  1204. break;
  1205. default:
  1206. vers = "<unknown>";
  1207. break;
  1208. }
  1209. printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
  1210. " max %d CPUs\n",
  1211. name, vers, (unsigned long long)mpic->paddr, num_possible_cpus());
  1212. printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
  1213. mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
  1214. mpic->next = mpics;
  1215. mpics = mpic;
  1216. if (!(mpic->flags & MPIC_SECONDARY)) {
  1217. mpic_primary = mpic;
  1218. irq_set_default_host(mpic->irqhost);
  1219. }
  1220. return mpic;
  1221. err_of_node_put:
  1222. of_node_put(node);
  1223. return NULL;
  1224. }
  1225. void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
  1226. phys_addr_t paddr)
  1227. {
  1228. unsigned int isu_first = isu_num * mpic->isu_size;
  1229. BUG_ON(isu_num >= MPIC_MAX_ISU);
  1230. mpic_map(mpic,
  1231. paddr, &mpic->isus[isu_num], 0,
  1232. MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
  1233. if ((isu_first + mpic->isu_size) > mpic->num_sources)
  1234. mpic->num_sources = isu_first + mpic->isu_size;
  1235. }
  1236. void __init mpic_init(struct mpic *mpic)
  1237. {
  1238. int i, cpu;
  1239. int num_timers = 4;
  1240. BUG_ON(mpic->num_sources == 0);
  1241. printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
  1242. /* Set current processor priority to max */
  1243. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
  1244. if (mpic->flags & MPIC_FSL) {
  1245. u32 brr1 = _mpic_read(mpic->reg_type, &mpic->thiscpuregs,
  1246. MPIC_FSL_BRR1);
  1247. u32 version = brr1 & MPIC_FSL_BRR1_VER;
  1248. /*
  1249. * Timer group B is present at the latest in MPIC 3.1 (e.g.
  1250. * mpc8536). It is not present in MPIC 2.0 (e.g. mpc8544).
  1251. * I don't know about the status of intermediate versions (or
  1252. * whether they even exist).
  1253. */
  1254. if (version >= 0x0301)
  1255. num_timers = 8;
  1256. }
  1257. /* FSL mpic error interrupt intialization */
  1258. if (mpic->flags & MPIC_FSL_HAS_EIMR)
  1259. mpic_err_int_init(mpic, MPIC_FSL_ERR_INT);
  1260. /* Initialize timers to our reserved vectors and mask them for now */
  1261. for (i = 0; i < num_timers; i++) {
  1262. unsigned int offset = mpic_tm_offset(mpic, i);
  1263. mpic_write(mpic->tmregs,
  1264. offset + MPIC_INFO(TIMER_DESTINATION),
  1265. 1 << hard_smp_processor_id());
  1266. mpic_write(mpic->tmregs,
  1267. offset + MPIC_INFO(TIMER_VECTOR_PRI),
  1268. MPIC_VECPRI_MASK |
  1269. (9 << MPIC_VECPRI_PRIORITY_SHIFT) |
  1270. (mpic->timer_vecs[0] + i));
  1271. }
  1272. /* Initialize IPIs to our reserved vectors and mark them disabled for now */
  1273. mpic_test_broken_ipi(mpic);
  1274. for (i = 0; i < 4; i++) {
  1275. mpic_ipi_write(i,
  1276. MPIC_VECPRI_MASK |
  1277. (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
  1278. (mpic->ipi_vecs[0] + i));
  1279. }
  1280. /* Do the HT PIC fixups on U3 broken mpic */
  1281. DBG("MPIC flags: %x\n", mpic->flags);
  1282. if ((mpic->flags & MPIC_U3_HT_IRQS) && !(mpic->flags & MPIC_SECONDARY)) {
  1283. mpic_scan_ht_pics(mpic);
  1284. mpic_u3msi_init(mpic);
  1285. }
  1286. mpic_pasemi_msi_init(mpic);
  1287. cpu = mpic_processor_id(mpic);
  1288. if (!(mpic->flags & MPIC_NO_RESET)) {
  1289. for (i = 0; i < mpic->num_sources; i++) {
  1290. /* start with vector = source number, and masked */
  1291. u32 vecpri = MPIC_VECPRI_MASK | i |
  1292. (8 << MPIC_VECPRI_PRIORITY_SHIFT);
  1293. /* check if protected */
  1294. if (mpic->protected && test_bit(i, mpic->protected))
  1295. continue;
  1296. /* init hw */
  1297. mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
  1298. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
  1299. }
  1300. }
  1301. /* Init spurious vector */
  1302. mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
  1303. /* Disable 8259 passthrough, if supported */
  1304. if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
  1305. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1306. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1307. | MPIC_GREG_GCONF_8259_PTHROU_DIS);
  1308. if (mpic->flags & MPIC_NO_BIAS)
  1309. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1310. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1311. | MPIC_GREG_GCONF_NO_BIAS);
  1312. /* Set current processor priority to 0 */
  1313. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
  1314. #ifdef CONFIG_PM
  1315. /* allocate memory to save mpic state */
  1316. mpic->save_data = kmalloc(mpic->num_sources * sizeof(*mpic->save_data),
  1317. GFP_KERNEL);
  1318. BUG_ON(mpic->save_data == NULL);
  1319. #endif
  1320. /* Check if this MPIC is chained from a parent interrupt controller */
  1321. if (mpic->flags & MPIC_SECONDARY) {
  1322. int virq = irq_of_parse_and_map(mpic->node, 0);
  1323. if (virq != NO_IRQ) {
  1324. printk(KERN_INFO "%s: hooking up to IRQ %d\n",
  1325. mpic->node->full_name, virq);
  1326. irq_set_handler_data(virq, mpic);
  1327. irq_set_chained_handler(virq, &mpic_cascade);
  1328. }
  1329. }
  1330. }
  1331. void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
  1332. {
  1333. u32 v;
  1334. v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
  1335. v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
  1336. v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
  1337. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
  1338. }
  1339. void __init mpic_set_serial_int(struct mpic *mpic, int enable)
  1340. {
  1341. unsigned long flags;
  1342. u32 v;
  1343. raw_spin_lock_irqsave(&mpic_lock, flags);
  1344. v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
  1345. if (enable)
  1346. v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
  1347. else
  1348. v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
  1349. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
  1350. raw_spin_unlock_irqrestore(&mpic_lock, flags);
  1351. }
  1352. void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
  1353. {
  1354. struct mpic *mpic = mpic_find(irq);
  1355. unsigned int src = virq_to_hw(irq);
  1356. unsigned long flags;
  1357. u32 reg;
  1358. if (!mpic)
  1359. return;
  1360. raw_spin_lock_irqsave(&mpic_lock, flags);
  1361. if (mpic_is_ipi(mpic, src)) {
  1362. reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
  1363. ~MPIC_VECPRI_PRIORITY_MASK;
  1364. mpic_ipi_write(src - mpic->ipi_vecs[0],
  1365. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  1366. } else if (mpic_is_tm(mpic, src)) {
  1367. reg = mpic_tm_read(src - mpic->timer_vecs[0]) &
  1368. ~MPIC_VECPRI_PRIORITY_MASK;
  1369. mpic_tm_write(src - mpic->timer_vecs[0],
  1370. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  1371. } else {
  1372. reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
  1373. & ~MPIC_VECPRI_PRIORITY_MASK;
  1374. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
  1375. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  1376. }
  1377. raw_spin_unlock_irqrestore(&mpic_lock, flags);
  1378. }
  1379. void mpic_setup_this_cpu(void)
  1380. {
  1381. #ifdef CONFIG_SMP
  1382. struct mpic *mpic = mpic_primary;
  1383. unsigned long flags;
  1384. u32 msk = 1 << hard_smp_processor_id();
  1385. unsigned int i;
  1386. BUG_ON(mpic == NULL);
  1387. DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  1388. raw_spin_lock_irqsave(&mpic_lock, flags);
  1389. /* let the mpic know we want intrs. default affinity is 0xffffffff
  1390. * until changed via /proc. That's how it's done on x86. If we want
  1391. * it differently, then we should make sure we also change the default
  1392. * values of irq_desc[].affinity in irq.c.
  1393. */
  1394. if (distribute_irqs) {
  1395. for (i = 0; i < mpic->num_sources ; i++)
  1396. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
  1397. mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
  1398. }
  1399. /* Set current processor priority to 0 */
  1400. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
  1401. raw_spin_unlock_irqrestore(&mpic_lock, flags);
  1402. #endif /* CONFIG_SMP */
  1403. }
  1404. int mpic_cpu_get_priority(void)
  1405. {
  1406. struct mpic *mpic = mpic_primary;
  1407. return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
  1408. }
  1409. void mpic_cpu_set_priority(int prio)
  1410. {
  1411. struct mpic *mpic = mpic_primary;
  1412. prio &= MPIC_CPU_TASKPRI_MASK;
  1413. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
  1414. }
  1415. void mpic_teardown_this_cpu(int secondary)
  1416. {
  1417. struct mpic *mpic = mpic_primary;
  1418. unsigned long flags;
  1419. u32 msk = 1 << hard_smp_processor_id();
  1420. unsigned int i;
  1421. BUG_ON(mpic == NULL);
  1422. DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  1423. raw_spin_lock_irqsave(&mpic_lock, flags);
  1424. /* let the mpic know we don't want intrs. */
  1425. for (i = 0; i < mpic->num_sources ; i++)
  1426. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
  1427. mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
  1428. /* Set current processor priority to max */
  1429. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
  1430. /* We need to EOI the IPI since not all platforms reset the MPIC
  1431. * on boot and new interrupts wouldn't get delivered otherwise.
  1432. */
  1433. mpic_eoi(mpic);
  1434. raw_spin_unlock_irqrestore(&mpic_lock, flags);
  1435. }
  1436. static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
  1437. {
  1438. u32 src;
  1439. src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
  1440. #ifdef DEBUG_LOW
  1441. DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
  1442. #endif
  1443. if (unlikely(src == mpic->spurious_vec)) {
  1444. if (mpic->flags & MPIC_SPV_EOI)
  1445. mpic_eoi(mpic);
  1446. return NO_IRQ;
  1447. }
  1448. if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
  1449. printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
  1450. mpic->name, (int)src);
  1451. mpic_eoi(mpic);
  1452. return NO_IRQ;
  1453. }
  1454. return irq_linear_revmap(mpic->irqhost, src);
  1455. }
  1456. unsigned int mpic_get_one_irq(struct mpic *mpic)
  1457. {
  1458. return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
  1459. }
  1460. unsigned int mpic_get_irq(void)
  1461. {
  1462. struct mpic *mpic = mpic_primary;
  1463. BUG_ON(mpic == NULL);
  1464. return mpic_get_one_irq(mpic);
  1465. }
  1466. unsigned int mpic_get_coreint_irq(void)
  1467. {
  1468. #ifdef CONFIG_BOOKE
  1469. struct mpic *mpic = mpic_primary;
  1470. u32 src;
  1471. BUG_ON(mpic == NULL);
  1472. src = mfspr(SPRN_EPR);
  1473. if (unlikely(src == mpic->spurious_vec)) {
  1474. if (mpic->flags & MPIC_SPV_EOI)
  1475. mpic_eoi(mpic);
  1476. return NO_IRQ;
  1477. }
  1478. if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
  1479. printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
  1480. mpic->name, (int)src);
  1481. return NO_IRQ;
  1482. }
  1483. return irq_linear_revmap(mpic->irqhost, src);
  1484. #else
  1485. return NO_IRQ;
  1486. #endif
  1487. }
  1488. unsigned int mpic_get_mcirq(void)
  1489. {
  1490. struct mpic *mpic = mpic_primary;
  1491. BUG_ON(mpic == NULL);
  1492. return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
  1493. }
  1494. #ifdef CONFIG_SMP
  1495. void mpic_request_ipis(void)
  1496. {
  1497. struct mpic *mpic = mpic_primary;
  1498. int i;
  1499. BUG_ON(mpic == NULL);
  1500. printk(KERN_INFO "mpic: requesting IPIs...\n");
  1501. for (i = 0; i < 4; i++) {
  1502. unsigned int vipi = irq_create_mapping(mpic->irqhost,
  1503. mpic->ipi_vecs[0] + i);
  1504. if (vipi == NO_IRQ) {
  1505. printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
  1506. continue;
  1507. }
  1508. smp_request_message_ipi(vipi, i);
  1509. }
  1510. }
  1511. void smp_mpic_message_pass(int cpu, int msg)
  1512. {
  1513. struct mpic *mpic = mpic_primary;
  1514. u32 physmask;
  1515. BUG_ON(mpic == NULL);
  1516. /* make sure we're sending something that translates to an IPI */
  1517. if ((unsigned int)msg > 3) {
  1518. printk("SMP %d: smp_message_pass: unknown msg %d\n",
  1519. smp_processor_id(), msg);
  1520. return;
  1521. }
  1522. #ifdef DEBUG_IPI
  1523. DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, msg);
  1524. #endif
  1525. physmask = 1 << get_hard_smp_processor_id(cpu);
  1526. mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
  1527. msg * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE), physmask);
  1528. }
  1529. int __init smp_mpic_probe(void)
  1530. {
  1531. int nr_cpus;
  1532. DBG("smp_mpic_probe()...\n");
  1533. nr_cpus = cpumask_weight(cpu_possible_mask);
  1534. DBG("nr_cpus: %d\n", nr_cpus);
  1535. if (nr_cpus > 1)
  1536. mpic_request_ipis();
  1537. return nr_cpus;
  1538. }
  1539. void smp_mpic_setup_cpu(int cpu)
  1540. {
  1541. mpic_setup_this_cpu();
  1542. }
  1543. void mpic_reset_core(int cpu)
  1544. {
  1545. struct mpic *mpic = mpic_primary;
  1546. u32 pir;
  1547. int cpuid = get_hard_smp_processor_id(cpu);
  1548. int i;
  1549. /* Set target bit for core reset */
  1550. pir = mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
  1551. pir |= (1 << cpuid);
  1552. mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
  1553. mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
  1554. /* Restore target bit after reset complete */
  1555. pir &= ~(1 << cpuid);
  1556. mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
  1557. mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
  1558. /* Perform 15 EOI on each reset core to clear pending interrupts.
  1559. * This is required for FSL CoreNet based devices */
  1560. if (mpic->flags & MPIC_FSL) {
  1561. for (i = 0; i < 15; i++) {
  1562. _mpic_write(mpic->reg_type, &mpic->cpuregs[cpuid],
  1563. MPIC_CPU_EOI, 0);
  1564. }
  1565. }
  1566. }
  1567. #endif /* CONFIG_SMP */
  1568. #ifdef CONFIG_PM
  1569. static void mpic_suspend_one(struct mpic *mpic)
  1570. {
  1571. int i;
  1572. for (i = 0; i < mpic->num_sources; i++) {
  1573. mpic->save_data[i].vecprio =
  1574. mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
  1575. mpic->save_data[i].dest =
  1576. mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
  1577. }
  1578. }
  1579. static int mpic_suspend(void)
  1580. {
  1581. struct mpic *mpic = mpics;
  1582. while (mpic) {
  1583. mpic_suspend_one(mpic);
  1584. mpic = mpic->next;
  1585. }
  1586. return 0;
  1587. }
  1588. static void mpic_resume_one(struct mpic *mpic)
  1589. {
  1590. int i;
  1591. for (i = 0; i < mpic->num_sources; i++) {
  1592. mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
  1593. mpic->save_data[i].vecprio);
  1594. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
  1595. mpic->save_data[i].dest);
  1596. #ifdef CONFIG_MPIC_U3_HT_IRQS
  1597. if (mpic->fixups) {
  1598. struct mpic_irq_fixup *fixup = &mpic->fixups[i];
  1599. if (fixup->base) {
  1600. /* we use the lowest bit in an inverted meaning */
  1601. if ((mpic->save_data[i].fixup_data & 1) == 0)
  1602. continue;
  1603. /* Enable and configure */
  1604. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  1605. writel(mpic->save_data[i].fixup_data & ~1,
  1606. fixup->base + 4);
  1607. }
  1608. }
  1609. #endif
  1610. } /* end for loop */
  1611. }
  1612. static void mpic_resume(void)
  1613. {
  1614. struct mpic *mpic = mpics;
  1615. while (mpic) {
  1616. mpic_resume_one(mpic);
  1617. mpic = mpic->next;
  1618. }
  1619. }
  1620. static struct syscore_ops mpic_syscore_ops = {
  1621. .resume = mpic_resume,
  1622. .suspend = mpic_suspend,
  1623. };
  1624. static int mpic_init_sys(void)
  1625. {
  1626. register_syscore_ops(&mpic_syscore_ops);
  1627. return 0;
  1628. }
  1629. device_initcall(mpic_init_sys);
  1630. #endif