ehci-q.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136
  1. /*
  2. * Copyright (C) 2001-2004 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. /* this file is part of ehci-hcd.c */
  19. /*-------------------------------------------------------------------------*/
  20. /*
  21. * EHCI hardware queue manipulation ... the core. QH/QTD manipulation.
  22. *
  23. * Control, bulk, and interrupt traffic all use "qh" lists. They list "qtd"
  24. * entries describing USB transactions, max 16-20kB/entry (with 4kB-aligned
  25. * buffers needed for the larger number). We use one QH per endpoint, queue
  26. * multiple urbs (all three types) per endpoint. URBs may need several qtds.
  27. *
  28. * ISO traffic uses "ISO TD" (itd, and sitd) records, and (along with
  29. * interrupts) needs careful scheduling. Performance improvements can be
  30. * an ongoing challenge. That's in "ehci-sched.c".
  31. *
  32. * USB 1.1 devices are handled (a) by "companion" OHCI or UHCI root hubs,
  33. * or otherwise through transaction translators (TTs) in USB 2.0 hubs using
  34. * (b) special fields in qh entries or (c) split iso entries. TTs will
  35. * buffer low/full speed data so the host collects it at high speed.
  36. */
  37. /*-------------------------------------------------------------------------*/
  38. /* fill a qtd, returning how much of the buffer we were able to queue up */
  39. static int
  40. qtd_fill(struct ehci_hcd *ehci, struct ehci_qtd *qtd, dma_addr_t buf,
  41. size_t len, int token, int maxpacket)
  42. {
  43. int i, count;
  44. u64 addr = buf;
  45. /* one buffer entry per 4K ... first might be short or unaligned */
  46. qtd->hw_buf[0] = cpu_to_hc32(ehci, (u32)addr);
  47. qtd->hw_buf_hi[0] = cpu_to_hc32(ehci, (u32)(addr >> 32));
  48. count = 0x1000 - (buf & 0x0fff); /* rest of that page */
  49. if (likely (len < count)) /* ... iff needed */
  50. count = len;
  51. else {
  52. buf += 0x1000;
  53. buf &= ~0x0fff;
  54. /* per-qtd limit: from 16K to 20K (best alignment) */
  55. for (i = 1; count < len && i < 5; i++) {
  56. addr = buf;
  57. qtd->hw_buf[i] = cpu_to_hc32(ehci, (u32)addr);
  58. qtd->hw_buf_hi[i] = cpu_to_hc32(ehci,
  59. (u32)(addr >> 32));
  60. buf += 0x1000;
  61. if ((count + 0x1000) < len)
  62. count += 0x1000;
  63. else
  64. count = len;
  65. }
  66. /* short packets may only terminate transfers */
  67. if (count != len)
  68. count -= (count % maxpacket);
  69. }
  70. qtd->hw_token = cpu_to_hc32(ehci, (count << 16) | token);
  71. qtd->length = count;
  72. return count;
  73. }
  74. /*-------------------------------------------------------------------------*/
  75. static inline void
  76. qh_update (struct ehci_hcd *ehci, struct ehci_qh *qh, struct ehci_qtd *qtd)
  77. {
  78. /* writes to an active overlay are unsafe */
  79. BUG_ON(qh->qh_state != QH_STATE_IDLE);
  80. qh->hw_qtd_next = QTD_NEXT(ehci, qtd->qtd_dma);
  81. qh->hw_alt_next = EHCI_LIST_END(ehci);
  82. /* Except for control endpoints, we make hardware maintain data
  83. * toggle (like OHCI) ... here (re)initialize the toggle in the QH,
  84. * and set the pseudo-toggle in udev. Only usb_clear_halt() will
  85. * ever clear it.
  86. */
  87. if (!(qh->hw_info1 & cpu_to_hc32(ehci, 1 << 14))) {
  88. unsigned is_out, epnum;
  89. is_out = !(qtd->hw_token & cpu_to_hc32(ehci, 1 << 8));
  90. epnum = (hc32_to_cpup(ehci, &qh->hw_info1) >> 8) & 0x0f;
  91. if (unlikely (!usb_gettoggle (qh->dev, epnum, is_out))) {
  92. qh->hw_token &= ~cpu_to_hc32(ehci, QTD_TOGGLE);
  93. usb_settoggle (qh->dev, epnum, is_out, 1);
  94. }
  95. }
  96. /* HC must see latest qtd and qh data before we clear ACTIVE+HALT */
  97. wmb ();
  98. qh->hw_token &= cpu_to_hc32(ehci, QTD_TOGGLE | QTD_STS_PING);
  99. }
  100. /* if it weren't for a common silicon quirk (writing the dummy into the qh
  101. * overlay, so qh->hw_token wrongly becomes inactive/halted), only fault
  102. * recovery (including urb dequeue) would need software changes to a QH...
  103. */
  104. static void
  105. qh_refresh (struct ehci_hcd *ehci, struct ehci_qh *qh)
  106. {
  107. struct ehci_qtd *qtd;
  108. if (list_empty (&qh->qtd_list))
  109. qtd = qh->dummy;
  110. else {
  111. qtd = list_entry (qh->qtd_list.next,
  112. struct ehci_qtd, qtd_list);
  113. /* first qtd may already be partially processed */
  114. if (cpu_to_hc32(ehci, qtd->qtd_dma) == qh->hw_current)
  115. qtd = NULL;
  116. }
  117. if (qtd)
  118. qh_update (ehci, qh, qtd);
  119. }
  120. /*-------------------------------------------------------------------------*/
  121. static int qtd_copy_status (
  122. struct ehci_hcd *ehci,
  123. struct urb *urb,
  124. size_t length,
  125. u32 token
  126. )
  127. {
  128. int status = -EINPROGRESS;
  129. /* count IN/OUT bytes, not SETUP (even short packets) */
  130. if (likely (QTD_PID (token) != 2))
  131. urb->actual_length += length - QTD_LENGTH (token);
  132. /* don't modify error codes */
  133. if (unlikely(urb->unlinked))
  134. return status;
  135. /* force cleanup after short read; not always an error */
  136. if (unlikely (IS_SHORT_READ (token)))
  137. status = -EREMOTEIO;
  138. /* serious "can't proceed" faults reported by the hardware */
  139. if (token & QTD_STS_HALT) {
  140. if (token & QTD_STS_BABBLE) {
  141. /* FIXME "must" disable babbling device's port too */
  142. status = -EOVERFLOW;
  143. } else if (token & QTD_STS_MMF) {
  144. /* fs/ls interrupt xfer missed the complete-split */
  145. status = -EPROTO;
  146. } else if (token & QTD_STS_DBE) {
  147. status = (QTD_PID (token) == 1) /* IN ? */
  148. ? -ENOSR /* hc couldn't read data */
  149. : -ECOMM; /* hc couldn't write data */
  150. } else if (token & QTD_STS_XACT) {
  151. /* timeout, bad crc, wrong PID, etc; retried */
  152. if (QTD_CERR (token))
  153. status = -EPIPE;
  154. else {
  155. ehci_dbg (ehci, "devpath %s ep%d%s 3strikes\n",
  156. urb->dev->devpath,
  157. usb_pipeendpoint (urb->pipe),
  158. usb_pipein (urb->pipe) ? "in" : "out");
  159. status = -EPROTO;
  160. }
  161. /* CERR nonzero + no errors + halt --> stall */
  162. } else if (QTD_CERR (token))
  163. status = -EPIPE;
  164. else /* unknown */
  165. status = -EPROTO;
  166. ehci_vdbg (ehci,
  167. "dev%d ep%d%s qtd token %08x --> status %d\n",
  168. usb_pipedevice (urb->pipe),
  169. usb_pipeendpoint (urb->pipe),
  170. usb_pipein (urb->pipe) ? "in" : "out",
  171. token, status);
  172. /* if async CSPLIT failed, try cleaning out the TT buffer */
  173. if (status != -EPIPE
  174. && urb->dev->tt
  175. && !usb_pipeint(urb->pipe)
  176. && ((token & QTD_STS_MMF) != 0
  177. || QTD_CERR(token) == 0)
  178. && (!ehci_is_TDI(ehci)
  179. || urb->dev->tt->hub !=
  180. ehci_to_hcd(ehci)->self.root_hub)) {
  181. #ifdef DEBUG
  182. struct usb_device *tt = urb->dev->tt->hub;
  183. dev_dbg (&tt->dev,
  184. "clear tt buffer port %d, a%d ep%d t%08x\n",
  185. urb->dev->ttport, urb->dev->devnum,
  186. usb_pipeendpoint (urb->pipe), token);
  187. #endif /* DEBUG */
  188. /* REVISIT ARC-derived cores don't clear the root
  189. * hub TT buffer in this way...
  190. */
  191. usb_hub_tt_clear_buffer (urb->dev, urb->pipe);
  192. }
  193. }
  194. return status;
  195. }
  196. static void
  197. ehci_urb_done(struct ehci_hcd *ehci, struct urb *urb, int status)
  198. __releases(ehci->lock)
  199. __acquires(ehci->lock)
  200. {
  201. if (likely (urb->hcpriv != NULL)) {
  202. struct ehci_qh *qh = (struct ehci_qh *) urb->hcpriv;
  203. /* S-mask in a QH means it's an interrupt urb */
  204. if ((qh->hw_info2 & cpu_to_hc32(ehci, QH_SMASK)) != 0) {
  205. /* ... update hc-wide periodic stats (for usbfs) */
  206. ehci_to_hcd(ehci)->self.bandwidth_int_reqs--;
  207. }
  208. qh_put (qh);
  209. }
  210. if (unlikely(urb->unlinked)) {
  211. COUNT(ehci->stats.unlink);
  212. } else {
  213. if (likely(status == -EINPROGRESS))
  214. status = 0;
  215. COUNT(ehci->stats.complete);
  216. }
  217. #ifdef EHCI_URB_TRACE
  218. ehci_dbg (ehci,
  219. "%s %s urb %p ep%d%s status %d len %d/%d\n",
  220. __FUNCTION__, urb->dev->devpath, urb,
  221. usb_pipeendpoint (urb->pipe),
  222. usb_pipein (urb->pipe) ? "in" : "out",
  223. status,
  224. urb->actual_length, urb->transfer_buffer_length);
  225. #endif
  226. /* complete() can reenter this HCD */
  227. usb_hcd_unlink_urb_from_ep(ehci_to_hcd(ehci), urb);
  228. spin_unlock (&ehci->lock);
  229. usb_hcd_giveback_urb(ehci_to_hcd(ehci), urb, status);
  230. spin_lock (&ehci->lock);
  231. }
  232. static void start_unlink_async (struct ehci_hcd *ehci, struct ehci_qh *qh);
  233. static void unlink_async (struct ehci_hcd *ehci, struct ehci_qh *qh);
  234. static void intr_deschedule (struct ehci_hcd *ehci, struct ehci_qh *qh);
  235. static int qh_schedule (struct ehci_hcd *ehci, struct ehci_qh *qh);
  236. /*
  237. * Process and free completed qtds for a qh, returning URBs to drivers.
  238. * Chases up to qh->hw_current. Returns number of completions called,
  239. * indicating how much "real" work we did.
  240. */
  241. static unsigned
  242. qh_completions (struct ehci_hcd *ehci, struct ehci_qh *qh)
  243. {
  244. struct ehci_qtd *last = NULL, *end = qh->dummy;
  245. struct list_head *entry, *tmp;
  246. int last_status = -EINPROGRESS;
  247. int stopped;
  248. unsigned count = 0;
  249. int do_status = 0;
  250. u8 state;
  251. u32 halt = HALT_BIT(ehci);
  252. if (unlikely (list_empty (&qh->qtd_list)))
  253. return count;
  254. /* completions (or tasks on other cpus) must never clobber HALT
  255. * till we've gone through and cleaned everything up, even when
  256. * they add urbs to this qh's queue or mark them for unlinking.
  257. *
  258. * NOTE: unlinking expects to be done in queue order.
  259. */
  260. state = qh->qh_state;
  261. qh->qh_state = QH_STATE_COMPLETING;
  262. stopped = (state == QH_STATE_IDLE);
  263. /* remove de-activated QTDs from front of queue.
  264. * after faults (including short reads), cleanup this urb
  265. * then let the queue advance.
  266. * if queue is stopped, handles unlinks.
  267. */
  268. list_for_each_safe (entry, tmp, &qh->qtd_list) {
  269. struct ehci_qtd *qtd;
  270. struct urb *urb;
  271. u32 token = 0;
  272. int qtd_status;
  273. qtd = list_entry (entry, struct ehci_qtd, qtd_list);
  274. urb = qtd->urb;
  275. /* clean up any state from previous QTD ...*/
  276. if (last) {
  277. if (likely (last->urb != urb)) {
  278. ehci_urb_done(ehci, last->urb, last_status);
  279. count++;
  280. last_status = -EINPROGRESS;
  281. }
  282. ehci_qtd_free (ehci, last);
  283. last = NULL;
  284. }
  285. /* ignore urbs submitted during completions we reported */
  286. if (qtd == end)
  287. break;
  288. /* hardware copies qtd out of qh overlay */
  289. rmb ();
  290. token = hc32_to_cpu(ehci, qtd->hw_token);
  291. /* always clean up qtds the hc de-activated */
  292. if ((token & QTD_STS_ACTIVE) == 0) {
  293. if ((token & QTD_STS_HALT) != 0) {
  294. stopped = 1;
  295. /* magic dummy for some short reads; qh won't advance.
  296. * that silicon quirk can kick in with this dummy too.
  297. */
  298. } else if (IS_SHORT_READ (token)
  299. && !(qtd->hw_alt_next
  300. & EHCI_LIST_END(ehci))) {
  301. stopped = 1;
  302. goto halt;
  303. }
  304. /* stop scanning when we reach qtds the hc is using */
  305. } else if (likely (!stopped
  306. && HC_IS_RUNNING (ehci_to_hcd(ehci)->state))) {
  307. break;
  308. } else {
  309. stopped = 1;
  310. if (unlikely (!HC_IS_RUNNING (ehci_to_hcd(ehci)->state)))
  311. last_status = -ESHUTDOWN;
  312. /* ignore active urbs unless some previous qtd
  313. * for the urb faulted (including short read) or
  314. * its urb was canceled. we may patch qh or qtds.
  315. */
  316. if (likely(last_status == -EINPROGRESS &&
  317. !urb->unlinked))
  318. continue;
  319. /* issue status after short control reads */
  320. if (unlikely (do_status != 0)
  321. && QTD_PID (token) == 0 /* OUT */) {
  322. do_status = 0;
  323. continue;
  324. }
  325. /* token in overlay may be most current */
  326. if (state == QH_STATE_IDLE
  327. && cpu_to_hc32(ehci, qtd->qtd_dma)
  328. == qh->hw_current)
  329. token = hc32_to_cpu(ehci, qh->hw_token);
  330. /* force halt for unlinked or blocked qh, so we'll
  331. * patch the qh later and so that completions can't
  332. * activate it while we "know" it's stopped.
  333. */
  334. if ((halt & qh->hw_token) == 0) {
  335. halt:
  336. qh->hw_token |= halt;
  337. wmb ();
  338. }
  339. }
  340. /* remove it from the queue */
  341. qtd_status = qtd_copy_status(ehci, urb, qtd->length, token);
  342. if (unlikely(qtd_status == -EREMOTEIO)) {
  343. do_status = (!urb->unlinked &&
  344. usb_pipecontrol(urb->pipe));
  345. qtd_status = 0;
  346. }
  347. if (likely(last_status == -EINPROGRESS))
  348. last_status = qtd_status;
  349. if (stopped && qtd->qtd_list.prev != &qh->qtd_list) {
  350. last = list_entry (qtd->qtd_list.prev,
  351. struct ehci_qtd, qtd_list);
  352. last->hw_next = qtd->hw_next;
  353. }
  354. list_del (&qtd->qtd_list);
  355. last = qtd;
  356. }
  357. /* last urb's completion might still need calling */
  358. if (likely (last != NULL)) {
  359. ehci_urb_done(ehci, last->urb, last_status);
  360. count++;
  361. ehci_qtd_free (ehci, last);
  362. }
  363. /* restore original state; caller must unlink or relink */
  364. qh->qh_state = state;
  365. /* be sure the hardware's done with the qh before refreshing
  366. * it after fault cleanup, or recovering from silicon wrongly
  367. * overlaying the dummy qtd (which reduces DMA chatter).
  368. */
  369. if (stopped != 0 || qh->hw_qtd_next == EHCI_LIST_END(ehci)) {
  370. switch (state) {
  371. case QH_STATE_IDLE:
  372. qh_refresh(ehci, qh);
  373. break;
  374. case QH_STATE_LINKED:
  375. /* should be rare for periodic transfers,
  376. * except maybe high bandwidth ...
  377. */
  378. if ((cpu_to_hc32(ehci, QH_SMASK)
  379. & qh->hw_info2) != 0) {
  380. intr_deschedule (ehci, qh);
  381. (void) qh_schedule (ehci, qh);
  382. } else
  383. unlink_async (ehci, qh);
  384. break;
  385. /* otherwise, unlink already started */
  386. }
  387. }
  388. return count;
  389. }
  390. /*-------------------------------------------------------------------------*/
  391. // high bandwidth multiplier, as encoded in highspeed endpoint descriptors
  392. #define hb_mult(wMaxPacketSize) (1 + (((wMaxPacketSize) >> 11) & 0x03))
  393. // ... and packet size, for any kind of endpoint descriptor
  394. #define max_packet(wMaxPacketSize) ((wMaxPacketSize) & 0x07ff)
  395. /*
  396. * reverse of qh_urb_transaction: free a list of TDs.
  397. * used for cleanup after errors, before HC sees an URB's TDs.
  398. */
  399. static void qtd_list_free (
  400. struct ehci_hcd *ehci,
  401. struct urb *urb,
  402. struct list_head *qtd_list
  403. ) {
  404. struct list_head *entry, *temp;
  405. list_for_each_safe (entry, temp, qtd_list) {
  406. struct ehci_qtd *qtd;
  407. qtd = list_entry (entry, struct ehci_qtd, qtd_list);
  408. list_del (&qtd->qtd_list);
  409. ehci_qtd_free (ehci, qtd);
  410. }
  411. }
  412. /*
  413. * create a list of filled qtds for this URB; won't link into qh.
  414. */
  415. static struct list_head *
  416. qh_urb_transaction (
  417. struct ehci_hcd *ehci,
  418. struct urb *urb,
  419. struct list_head *head,
  420. gfp_t flags
  421. ) {
  422. struct ehci_qtd *qtd, *qtd_prev;
  423. dma_addr_t buf;
  424. int len, maxpacket;
  425. int is_input;
  426. u32 token;
  427. /*
  428. * URBs map to sequences of QTDs: one logical transaction
  429. */
  430. qtd = ehci_qtd_alloc (ehci, flags);
  431. if (unlikely (!qtd))
  432. return NULL;
  433. list_add_tail (&qtd->qtd_list, head);
  434. qtd->urb = urb;
  435. token = QTD_STS_ACTIVE;
  436. token |= (EHCI_TUNE_CERR << 10);
  437. /* for split transactions, SplitXState initialized to zero */
  438. len = urb->transfer_buffer_length;
  439. is_input = usb_pipein (urb->pipe);
  440. if (usb_pipecontrol (urb->pipe)) {
  441. /* SETUP pid */
  442. qtd_fill(ehci, qtd, urb->setup_dma,
  443. sizeof (struct usb_ctrlrequest),
  444. token | (2 /* "setup" */ << 8), 8);
  445. /* ... and always at least one more pid */
  446. token ^= QTD_TOGGLE;
  447. qtd_prev = qtd;
  448. qtd = ehci_qtd_alloc (ehci, flags);
  449. if (unlikely (!qtd))
  450. goto cleanup;
  451. qtd->urb = urb;
  452. qtd_prev->hw_next = QTD_NEXT(ehci, qtd->qtd_dma);
  453. list_add_tail (&qtd->qtd_list, head);
  454. /* for zero length DATA stages, STATUS is always IN */
  455. if (len == 0)
  456. token |= (1 /* "in" */ << 8);
  457. }
  458. /*
  459. * data transfer stage: buffer setup
  460. */
  461. buf = urb->transfer_dma;
  462. if (is_input)
  463. token |= (1 /* "in" */ << 8);
  464. /* else it's already initted to "out" pid (0 << 8) */
  465. maxpacket = max_packet(usb_maxpacket(urb->dev, urb->pipe, !is_input));
  466. /*
  467. * buffer gets wrapped in one or more qtds;
  468. * last one may be "short" (including zero len)
  469. * and may serve as a control status ack
  470. */
  471. for (;;) {
  472. int this_qtd_len;
  473. this_qtd_len = qtd_fill(ehci, qtd, buf, len, token, maxpacket);
  474. len -= this_qtd_len;
  475. buf += this_qtd_len;
  476. if (is_input)
  477. qtd->hw_alt_next = ehci->async->hw_alt_next;
  478. /* qh makes control packets use qtd toggle; maybe switch it */
  479. if ((maxpacket & (this_qtd_len + (maxpacket - 1))) == 0)
  480. token ^= QTD_TOGGLE;
  481. if (likely (len <= 0))
  482. break;
  483. qtd_prev = qtd;
  484. qtd = ehci_qtd_alloc (ehci, flags);
  485. if (unlikely (!qtd))
  486. goto cleanup;
  487. qtd->urb = urb;
  488. qtd_prev->hw_next = QTD_NEXT(ehci, qtd->qtd_dma);
  489. list_add_tail (&qtd->qtd_list, head);
  490. }
  491. /* unless the bulk/interrupt caller wants a chance to clean
  492. * up after short reads, hc should advance qh past this urb
  493. */
  494. if (likely ((urb->transfer_flags & URB_SHORT_NOT_OK) == 0
  495. || usb_pipecontrol (urb->pipe)))
  496. qtd->hw_alt_next = EHCI_LIST_END(ehci);
  497. /*
  498. * control requests may need a terminating data "status" ack;
  499. * bulk ones may need a terminating short packet (zero length).
  500. */
  501. if (likely (urb->transfer_buffer_length != 0)) {
  502. int one_more = 0;
  503. if (usb_pipecontrol (urb->pipe)) {
  504. one_more = 1;
  505. token ^= 0x0100; /* "in" <--> "out" */
  506. token |= QTD_TOGGLE; /* force DATA1 */
  507. } else if (usb_pipebulk (urb->pipe)
  508. && (urb->transfer_flags & URB_ZERO_PACKET)
  509. && !(urb->transfer_buffer_length % maxpacket)) {
  510. one_more = 1;
  511. }
  512. if (one_more) {
  513. qtd_prev = qtd;
  514. qtd = ehci_qtd_alloc (ehci, flags);
  515. if (unlikely (!qtd))
  516. goto cleanup;
  517. qtd->urb = urb;
  518. qtd_prev->hw_next = QTD_NEXT(ehci, qtd->qtd_dma);
  519. list_add_tail (&qtd->qtd_list, head);
  520. /* never any data in such packets */
  521. qtd_fill(ehci, qtd, 0, 0, token, 0);
  522. }
  523. }
  524. /* by default, enable interrupt on urb completion */
  525. if (likely (!(urb->transfer_flags & URB_NO_INTERRUPT)))
  526. qtd->hw_token |= cpu_to_hc32(ehci, QTD_IOC);
  527. return head;
  528. cleanup:
  529. qtd_list_free (ehci, urb, head);
  530. return NULL;
  531. }
  532. /*-------------------------------------------------------------------------*/
  533. // Would be best to create all qh's from config descriptors,
  534. // when each interface/altsetting is established. Unlink
  535. // any previous qh and cancel its urbs first; endpoints are
  536. // implicitly reset then (data toggle too).
  537. // That'd mean updating how usbcore talks to HCDs. (2.7?)
  538. /*
  539. * Each QH holds a qtd list; a QH is used for everything except iso.
  540. *
  541. * For interrupt urbs, the scheduler must set the microframe scheduling
  542. * mask(s) each time the QH gets scheduled. For highspeed, that's
  543. * just one microframe in the s-mask. For split interrupt transactions
  544. * there are additional complications: c-mask, maybe FSTNs.
  545. */
  546. static struct ehci_qh *
  547. qh_make (
  548. struct ehci_hcd *ehci,
  549. struct urb *urb,
  550. gfp_t flags
  551. ) {
  552. struct ehci_qh *qh = ehci_qh_alloc (ehci, flags);
  553. u32 info1 = 0, info2 = 0;
  554. int is_input, type;
  555. int maxp = 0;
  556. struct usb_tt *tt = urb->dev->tt;
  557. if (!qh)
  558. return qh;
  559. /*
  560. * init endpoint/device data for this QH
  561. */
  562. info1 |= usb_pipeendpoint (urb->pipe) << 8;
  563. info1 |= usb_pipedevice (urb->pipe) << 0;
  564. is_input = usb_pipein (urb->pipe);
  565. type = usb_pipetype (urb->pipe);
  566. maxp = usb_maxpacket (urb->dev, urb->pipe, !is_input);
  567. /* 1024 byte maxpacket is a hardware ceiling. High bandwidth
  568. * acts like up to 3KB, but is built from smaller packets.
  569. */
  570. if (max_packet(maxp) > 1024) {
  571. ehci_dbg(ehci, "bogus qh maxpacket %d\n", max_packet(maxp));
  572. goto done;
  573. }
  574. /* Compute interrupt scheduling parameters just once, and save.
  575. * - allowing for high bandwidth, how many nsec/uframe are used?
  576. * - split transactions need a second CSPLIT uframe; same question
  577. * - splits also need a schedule gap (for full/low speed I/O)
  578. * - qh has a polling interval
  579. *
  580. * For control/bulk requests, the HC or TT handles these.
  581. */
  582. if (type == PIPE_INTERRUPT) {
  583. qh->usecs = NS_TO_US(usb_calc_bus_time(USB_SPEED_HIGH,
  584. is_input, 0,
  585. hb_mult(maxp) * max_packet(maxp)));
  586. qh->start = NO_FRAME;
  587. if (urb->dev->speed == USB_SPEED_HIGH) {
  588. qh->c_usecs = 0;
  589. qh->gap_uf = 0;
  590. qh->period = urb->interval >> 3;
  591. if (qh->period == 0 && urb->interval != 1) {
  592. /* NOTE interval 2 or 4 uframes could work.
  593. * But interval 1 scheduling is simpler, and
  594. * includes high bandwidth.
  595. */
  596. dbg ("intr period %d uframes, NYET!",
  597. urb->interval);
  598. goto done;
  599. }
  600. } else {
  601. int think_time;
  602. /* gap is f(FS/LS transfer times) */
  603. qh->gap_uf = 1 + usb_calc_bus_time (urb->dev->speed,
  604. is_input, 0, maxp) / (125 * 1000);
  605. /* FIXME this just approximates SPLIT/CSPLIT times */
  606. if (is_input) { // SPLIT, gap, CSPLIT+DATA
  607. qh->c_usecs = qh->usecs + HS_USECS (0);
  608. qh->usecs = HS_USECS (1);
  609. } else { // SPLIT+DATA, gap, CSPLIT
  610. qh->usecs += HS_USECS (1);
  611. qh->c_usecs = HS_USECS (0);
  612. }
  613. think_time = tt ? tt->think_time : 0;
  614. qh->tt_usecs = NS_TO_US (think_time +
  615. usb_calc_bus_time (urb->dev->speed,
  616. is_input, 0, max_packet (maxp)));
  617. qh->period = urb->interval;
  618. }
  619. }
  620. /* support for tt scheduling, and access to toggles */
  621. qh->dev = urb->dev;
  622. /* using TT? */
  623. switch (urb->dev->speed) {
  624. case USB_SPEED_LOW:
  625. info1 |= (1 << 12); /* EPS "low" */
  626. /* FALL THROUGH */
  627. case USB_SPEED_FULL:
  628. /* EPS 0 means "full" */
  629. if (type != PIPE_INTERRUPT)
  630. info1 |= (EHCI_TUNE_RL_TT << 28);
  631. if (type == PIPE_CONTROL) {
  632. info1 |= (1 << 27); /* for TT */
  633. info1 |= 1 << 14; /* toggle from qtd */
  634. }
  635. info1 |= maxp << 16;
  636. info2 |= (EHCI_TUNE_MULT_TT << 30);
  637. /* Some Freescale processors have an erratum in which the
  638. * port number in the queue head was 0..N-1 instead of 1..N.
  639. */
  640. if (ehci_has_fsl_portno_bug(ehci))
  641. info2 |= (urb->dev->ttport-1) << 23;
  642. else
  643. info2 |= urb->dev->ttport << 23;
  644. /* set the address of the TT; for TDI's integrated
  645. * root hub tt, leave it zeroed.
  646. */
  647. if (tt && tt->hub != ehci_to_hcd(ehci)->self.root_hub)
  648. info2 |= tt->hub->devnum << 16;
  649. /* NOTE: if (PIPE_INTERRUPT) { scheduler sets c-mask } */
  650. break;
  651. case USB_SPEED_HIGH: /* no TT involved */
  652. info1 |= (2 << 12); /* EPS "high" */
  653. if (type == PIPE_CONTROL) {
  654. info1 |= (EHCI_TUNE_RL_HS << 28);
  655. info1 |= 64 << 16; /* usb2 fixed maxpacket */
  656. info1 |= 1 << 14; /* toggle from qtd */
  657. info2 |= (EHCI_TUNE_MULT_HS << 30);
  658. } else if (type == PIPE_BULK) {
  659. info1 |= (EHCI_TUNE_RL_HS << 28);
  660. /* The USB spec says that high speed bulk endpoints
  661. * always use 512 byte maxpacket. But some device
  662. * vendors decided to ignore that, and MSFT is happy
  663. * to help them do so. So now people expect to use
  664. * such nonconformant devices with Linux too; sigh.
  665. */
  666. info1 |= max_packet(maxp) << 16;
  667. info2 |= (EHCI_TUNE_MULT_HS << 30);
  668. } else { /* PIPE_INTERRUPT */
  669. info1 |= max_packet (maxp) << 16;
  670. info2 |= hb_mult (maxp) << 30;
  671. }
  672. break;
  673. default:
  674. dbg ("bogus dev %p speed %d", urb->dev, urb->dev->speed);
  675. done:
  676. qh_put (qh);
  677. return NULL;
  678. }
  679. /* NOTE: if (PIPE_INTERRUPT) { scheduler sets s-mask } */
  680. /* init as live, toggle clear, advance to dummy */
  681. qh->qh_state = QH_STATE_IDLE;
  682. qh->hw_info1 = cpu_to_hc32(ehci, info1);
  683. qh->hw_info2 = cpu_to_hc32(ehci, info2);
  684. usb_settoggle (urb->dev, usb_pipeendpoint (urb->pipe), !is_input, 1);
  685. qh_refresh (ehci, qh);
  686. return qh;
  687. }
  688. /*-------------------------------------------------------------------------*/
  689. /* move qh (and its qtds) onto async queue; maybe enable queue. */
  690. static void qh_link_async (struct ehci_hcd *ehci, struct ehci_qh *qh)
  691. {
  692. __hc32 dma = QH_NEXT(ehci, qh->qh_dma);
  693. struct ehci_qh *head;
  694. /* (re)start the async schedule? */
  695. head = ehci->async;
  696. timer_action_done (ehci, TIMER_ASYNC_OFF);
  697. if (!head->qh_next.qh) {
  698. u32 cmd = ehci_readl(ehci, &ehci->regs->command);
  699. if (!(cmd & CMD_ASE)) {
  700. /* in case a clear of CMD_ASE didn't take yet */
  701. (void)handshake(ehci, &ehci->regs->status,
  702. STS_ASS, 0, 150);
  703. cmd |= CMD_ASE | CMD_RUN;
  704. ehci_writel(ehci, cmd, &ehci->regs->command);
  705. ehci_to_hcd(ehci)->state = HC_STATE_RUNNING;
  706. /* posted write need not be known to HC yet ... */
  707. }
  708. }
  709. /* clear halt and/or toggle; and maybe recover from silicon quirk */
  710. if (qh->qh_state == QH_STATE_IDLE)
  711. qh_refresh (ehci, qh);
  712. /* splice right after start */
  713. qh->qh_next = head->qh_next;
  714. qh->hw_next = head->hw_next;
  715. wmb ();
  716. head->qh_next.qh = qh;
  717. head->hw_next = dma;
  718. qh->qh_state = QH_STATE_LINKED;
  719. /* qtd completions reported later by interrupt */
  720. }
  721. /*-------------------------------------------------------------------------*/
  722. /*
  723. * For control/bulk/interrupt, return QH with these TDs appended.
  724. * Allocates and initializes the QH if necessary.
  725. * Returns null if it can't allocate a QH it needs to.
  726. * If the QH has TDs (urbs) already, that's great.
  727. */
  728. static struct ehci_qh *qh_append_tds (
  729. struct ehci_hcd *ehci,
  730. struct urb *urb,
  731. struct list_head *qtd_list,
  732. int epnum,
  733. void **ptr
  734. )
  735. {
  736. struct ehci_qh *qh = NULL;
  737. u32 qh_addr_mask = cpu_to_hc32(ehci, 0x7f);
  738. qh = (struct ehci_qh *) *ptr;
  739. if (unlikely (qh == NULL)) {
  740. /* can't sleep here, we have ehci->lock... */
  741. qh = qh_make (ehci, urb, GFP_ATOMIC);
  742. *ptr = qh;
  743. }
  744. if (likely (qh != NULL)) {
  745. struct ehci_qtd *qtd;
  746. if (unlikely (list_empty (qtd_list)))
  747. qtd = NULL;
  748. else
  749. qtd = list_entry (qtd_list->next, struct ehci_qtd,
  750. qtd_list);
  751. /* control qh may need patching ... */
  752. if (unlikely (epnum == 0)) {
  753. /* usb_reset_device() briefly reverts to address 0 */
  754. if (usb_pipedevice (urb->pipe) == 0)
  755. qh->hw_info1 &= ~qh_addr_mask;
  756. }
  757. /* just one way to queue requests: swap with the dummy qtd.
  758. * only hc or qh_refresh() ever modify the overlay.
  759. */
  760. if (likely (qtd != NULL)) {
  761. struct ehci_qtd *dummy;
  762. dma_addr_t dma;
  763. __hc32 token;
  764. /* to avoid racing the HC, use the dummy td instead of
  765. * the first td of our list (becomes new dummy). both
  766. * tds stay deactivated until we're done, when the
  767. * HC is allowed to fetch the old dummy (4.10.2).
  768. */
  769. token = qtd->hw_token;
  770. qtd->hw_token = HALT_BIT(ehci);
  771. wmb ();
  772. dummy = qh->dummy;
  773. dma = dummy->qtd_dma;
  774. *dummy = *qtd;
  775. dummy->qtd_dma = dma;
  776. list_del (&qtd->qtd_list);
  777. list_add (&dummy->qtd_list, qtd_list);
  778. __list_splice (qtd_list, qh->qtd_list.prev);
  779. ehci_qtd_init(ehci, qtd, qtd->qtd_dma);
  780. qh->dummy = qtd;
  781. /* hc must see the new dummy at list end */
  782. dma = qtd->qtd_dma;
  783. qtd = list_entry (qh->qtd_list.prev,
  784. struct ehci_qtd, qtd_list);
  785. qtd->hw_next = QTD_NEXT(ehci, dma);
  786. /* let the hc process these next qtds */
  787. wmb ();
  788. dummy->hw_token = token;
  789. urb->hcpriv = qh_get (qh);
  790. }
  791. }
  792. return qh;
  793. }
  794. /*-------------------------------------------------------------------------*/
  795. static int
  796. submit_async (
  797. struct ehci_hcd *ehci,
  798. struct urb *urb,
  799. struct list_head *qtd_list,
  800. gfp_t mem_flags
  801. ) {
  802. struct ehci_qtd *qtd;
  803. int epnum;
  804. unsigned long flags;
  805. struct ehci_qh *qh = NULL;
  806. int rc;
  807. qtd = list_entry (qtd_list->next, struct ehci_qtd, qtd_list);
  808. epnum = urb->ep->desc.bEndpointAddress;
  809. #ifdef EHCI_URB_TRACE
  810. ehci_dbg (ehci,
  811. "%s %s urb %p ep%d%s len %d, qtd %p [qh %p]\n",
  812. __FUNCTION__, urb->dev->devpath, urb,
  813. epnum & 0x0f, (epnum & USB_DIR_IN) ? "in" : "out",
  814. urb->transfer_buffer_length,
  815. qtd, urb->ep->hcpriv);
  816. #endif
  817. spin_lock_irqsave (&ehci->lock, flags);
  818. if (unlikely(!test_bit(HCD_FLAG_HW_ACCESSIBLE,
  819. &ehci_to_hcd(ehci)->flags))) {
  820. rc = -ESHUTDOWN;
  821. goto done;
  822. }
  823. rc = usb_hcd_link_urb_to_ep(ehci_to_hcd(ehci), urb);
  824. if (unlikely(rc))
  825. goto done;
  826. qh = qh_append_tds(ehci, urb, qtd_list, epnum, &urb->ep->hcpriv);
  827. if (unlikely(qh == NULL)) {
  828. usb_hcd_unlink_urb_from_ep(ehci_to_hcd(ehci), urb);
  829. rc = -ENOMEM;
  830. goto done;
  831. }
  832. /* Control/bulk operations through TTs don't need scheduling,
  833. * the HC and TT handle it when the TT has a buffer ready.
  834. */
  835. if (likely (qh->qh_state == QH_STATE_IDLE))
  836. qh_link_async (ehci, qh_get (qh));
  837. done:
  838. spin_unlock_irqrestore (&ehci->lock, flags);
  839. if (unlikely (qh == NULL))
  840. qtd_list_free (ehci, urb, qtd_list);
  841. return rc;
  842. }
  843. /*-------------------------------------------------------------------------*/
  844. /* the async qh for the qtds being reclaimed are now unlinked from the HC */
  845. static void end_unlink_async (struct ehci_hcd *ehci)
  846. {
  847. struct ehci_qh *qh = ehci->reclaim;
  848. struct ehci_qh *next;
  849. iaa_watchdog_done(ehci);
  850. // qh->hw_next = cpu_to_hc32(qh->qh_dma);
  851. qh->qh_state = QH_STATE_IDLE;
  852. qh->qh_next.qh = NULL;
  853. qh_put (qh); // refcount from reclaim
  854. /* other unlink(s) may be pending (in QH_STATE_UNLINK_WAIT) */
  855. next = qh->reclaim;
  856. ehci->reclaim = next;
  857. qh->reclaim = NULL;
  858. qh_completions (ehci, qh);
  859. if (!list_empty (&qh->qtd_list)
  860. && HC_IS_RUNNING (ehci_to_hcd(ehci)->state))
  861. qh_link_async (ehci, qh);
  862. else {
  863. qh_put (qh); // refcount from async list
  864. /* it's not free to turn the async schedule on/off; leave it
  865. * active but idle for a while once it empties.
  866. */
  867. if (HC_IS_RUNNING (ehci_to_hcd(ehci)->state)
  868. && ehci->async->qh_next.qh == NULL)
  869. timer_action (ehci, TIMER_ASYNC_OFF);
  870. }
  871. if (next) {
  872. ehci->reclaim = NULL;
  873. start_unlink_async (ehci, next);
  874. }
  875. }
  876. /* makes sure the async qh will become idle */
  877. /* caller must own ehci->lock */
  878. static void start_unlink_async (struct ehci_hcd *ehci, struct ehci_qh *qh)
  879. {
  880. int cmd = ehci_readl(ehci, &ehci->regs->command);
  881. struct ehci_qh *prev;
  882. #ifdef DEBUG
  883. assert_spin_locked(&ehci->lock);
  884. if (ehci->reclaim
  885. || (qh->qh_state != QH_STATE_LINKED
  886. && qh->qh_state != QH_STATE_UNLINK_WAIT)
  887. )
  888. BUG ();
  889. #endif
  890. /* stop async schedule right now? */
  891. if (unlikely (qh == ehci->async)) {
  892. /* can't get here without STS_ASS set */
  893. if (ehci_to_hcd(ehci)->state != HC_STATE_HALT
  894. && !ehci->reclaim) {
  895. /* ... and CMD_IAAD clear */
  896. ehci_writel(ehci, cmd & ~CMD_ASE,
  897. &ehci->regs->command);
  898. wmb ();
  899. // handshake later, if we need to
  900. timer_action_done (ehci, TIMER_ASYNC_OFF);
  901. }
  902. return;
  903. }
  904. qh->qh_state = QH_STATE_UNLINK;
  905. ehci->reclaim = qh = qh_get (qh);
  906. prev = ehci->async;
  907. while (prev->qh_next.qh != qh)
  908. prev = prev->qh_next.qh;
  909. prev->hw_next = qh->hw_next;
  910. prev->qh_next = qh->qh_next;
  911. wmb ();
  912. if (unlikely (ehci_to_hcd(ehci)->state == HC_STATE_HALT)) {
  913. /* if (unlikely (qh->reclaim != 0))
  914. * this will recurse, probably not much
  915. */
  916. end_unlink_async (ehci);
  917. return;
  918. }
  919. cmd |= CMD_IAAD;
  920. ehci_writel(ehci, cmd, &ehci->regs->command);
  921. (void)ehci_readl(ehci, &ehci->regs->command);
  922. iaa_watchdog_start(ehci);
  923. }
  924. /*-------------------------------------------------------------------------*/
  925. static void scan_async (struct ehci_hcd *ehci)
  926. {
  927. struct ehci_qh *qh;
  928. enum ehci_timer_action action = TIMER_IO_WATCHDOG;
  929. if (!++(ehci->stamp))
  930. ehci->stamp++;
  931. timer_action_done (ehci, TIMER_ASYNC_SHRINK);
  932. rescan:
  933. qh = ehci->async->qh_next.qh;
  934. if (likely (qh != NULL)) {
  935. do {
  936. /* clean any finished work for this qh */
  937. if (!list_empty (&qh->qtd_list)
  938. && qh->stamp != ehci->stamp) {
  939. int temp;
  940. /* unlinks could happen here; completion
  941. * reporting drops the lock. rescan using
  942. * the latest schedule, but don't rescan
  943. * qhs we already finished (no looping).
  944. */
  945. qh = qh_get (qh);
  946. qh->stamp = ehci->stamp;
  947. temp = qh_completions (ehci, qh);
  948. qh_put (qh);
  949. if (temp != 0) {
  950. goto rescan;
  951. }
  952. }
  953. /* unlink idle entries, reducing HC PCI usage as well
  954. * as HCD schedule-scanning costs. delay for any qh
  955. * we just scanned, there's a not-unusual case that it
  956. * doesn't stay idle for long.
  957. * (plus, avoids some kind of re-activation race.)
  958. */
  959. if (list_empty (&qh->qtd_list)) {
  960. if (qh->stamp == ehci->stamp)
  961. action = TIMER_ASYNC_SHRINK;
  962. else if (!ehci->reclaim
  963. && qh->qh_state == QH_STATE_LINKED)
  964. start_unlink_async (ehci, qh);
  965. }
  966. qh = qh->qh_next.qh;
  967. } while (qh);
  968. }
  969. if (action == TIMER_ASYNC_SHRINK)
  970. timer_action (ehci, TIMER_ASYNC_SHRINK);
  971. }