nouveau_state.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.get = nv04_instmem_get;
  52. engine->instmem.put = nv04_instmem_put;
  53. engine->instmem.map = nv04_instmem_map;
  54. engine->instmem.unmap = nv04_instmem_unmap;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->graph.init = nv04_graph_init;
  64. engine->graph.takedown = nv04_graph_takedown;
  65. engine->graph.fifo_access = nv04_graph_fifo_access;
  66. engine->graph.channel = nv04_graph_channel;
  67. engine->graph.create_context = nv04_graph_create_context;
  68. engine->graph.destroy_context = nv04_graph_destroy_context;
  69. engine->graph.load_context = nv04_graph_load_context;
  70. engine->graph.unload_context = nv04_graph_unload_context;
  71. engine->fifo.channels = 16;
  72. engine->fifo.init = nv04_fifo_init;
  73. engine->fifo.takedown = nv04_fifo_fini;
  74. engine->fifo.disable = nv04_fifo_disable;
  75. engine->fifo.enable = nv04_fifo_enable;
  76. engine->fifo.reassign = nv04_fifo_reassign;
  77. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  78. engine->fifo.channel_id = nv04_fifo_channel_id;
  79. engine->fifo.create_context = nv04_fifo_create_context;
  80. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  81. engine->fifo.load_context = nv04_fifo_load_context;
  82. engine->fifo.unload_context = nv04_fifo_unload_context;
  83. engine->display.early_init = nv04_display_early_init;
  84. engine->display.late_takedown = nv04_display_late_takedown;
  85. engine->display.create = nv04_display_create;
  86. engine->display.init = nv04_display_init;
  87. engine->display.destroy = nv04_display_destroy;
  88. engine->gpio.init = nouveau_stub_init;
  89. engine->gpio.takedown = nouveau_stub_takedown;
  90. engine->gpio.get = NULL;
  91. engine->gpio.set = NULL;
  92. engine->gpio.irq_enable = NULL;
  93. engine->pm.clock_get = nv04_pm_clock_get;
  94. engine->pm.clock_pre = nv04_pm_clock_pre;
  95. engine->pm.clock_set = nv04_pm_clock_set;
  96. engine->crypt.init = nouveau_stub_init;
  97. engine->crypt.takedown = nouveau_stub_takedown;
  98. engine->vram.init = nouveau_mem_detect;
  99. engine->vram.flags_valid = nouveau_mem_flags_valid;
  100. break;
  101. case 0x10:
  102. engine->instmem.init = nv04_instmem_init;
  103. engine->instmem.takedown = nv04_instmem_takedown;
  104. engine->instmem.suspend = nv04_instmem_suspend;
  105. engine->instmem.resume = nv04_instmem_resume;
  106. engine->instmem.get = nv04_instmem_get;
  107. engine->instmem.put = nv04_instmem_put;
  108. engine->instmem.map = nv04_instmem_map;
  109. engine->instmem.unmap = nv04_instmem_unmap;
  110. engine->instmem.flush = nv04_instmem_flush;
  111. engine->mc.init = nv04_mc_init;
  112. engine->mc.takedown = nv04_mc_takedown;
  113. engine->timer.init = nv04_timer_init;
  114. engine->timer.read = nv04_timer_read;
  115. engine->timer.takedown = nv04_timer_takedown;
  116. engine->fb.init = nv10_fb_init;
  117. engine->fb.takedown = nv10_fb_takedown;
  118. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  119. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  120. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  121. engine->graph.init = nv10_graph_init;
  122. engine->graph.takedown = nv10_graph_takedown;
  123. engine->graph.channel = nv10_graph_channel;
  124. engine->graph.create_context = nv10_graph_create_context;
  125. engine->graph.destroy_context = nv10_graph_destroy_context;
  126. engine->graph.fifo_access = nv04_graph_fifo_access;
  127. engine->graph.load_context = nv10_graph_load_context;
  128. engine->graph.unload_context = nv10_graph_unload_context;
  129. engine->graph.set_tile_region = nv10_graph_set_tile_region;
  130. engine->fifo.channels = 32;
  131. engine->fifo.init = nv10_fifo_init;
  132. engine->fifo.takedown = nv04_fifo_fini;
  133. engine->fifo.disable = nv04_fifo_disable;
  134. engine->fifo.enable = nv04_fifo_enable;
  135. engine->fifo.reassign = nv04_fifo_reassign;
  136. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  137. engine->fifo.channel_id = nv10_fifo_channel_id;
  138. engine->fifo.create_context = nv10_fifo_create_context;
  139. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  140. engine->fifo.load_context = nv10_fifo_load_context;
  141. engine->fifo.unload_context = nv10_fifo_unload_context;
  142. engine->display.early_init = nv04_display_early_init;
  143. engine->display.late_takedown = nv04_display_late_takedown;
  144. engine->display.create = nv04_display_create;
  145. engine->display.init = nv04_display_init;
  146. engine->display.destroy = nv04_display_destroy;
  147. engine->gpio.init = nouveau_stub_init;
  148. engine->gpio.takedown = nouveau_stub_takedown;
  149. engine->gpio.get = nv10_gpio_get;
  150. engine->gpio.set = nv10_gpio_set;
  151. engine->gpio.irq_enable = NULL;
  152. engine->pm.clock_get = nv04_pm_clock_get;
  153. engine->pm.clock_pre = nv04_pm_clock_pre;
  154. engine->pm.clock_set = nv04_pm_clock_set;
  155. engine->crypt.init = nouveau_stub_init;
  156. engine->crypt.takedown = nouveau_stub_takedown;
  157. engine->vram.init = nouveau_mem_detect;
  158. engine->vram.flags_valid = nouveau_mem_flags_valid;
  159. break;
  160. case 0x20:
  161. engine->instmem.init = nv04_instmem_init;
  162. engine->instmem.takedown = nv04_instmem_takedown;
  163. engine->instmem.suspend = nv04_instmem_suspend;
  164. engine->instmem.resume = nv04_instmem_resume;
  165. engine->instmem.get = nv04_instmem_get;
  166. engine->instmem.put = nv04_instmem_put;
  167. engine->instmem.map = nv04_instmem_map;
  168. engine->instmem.unmap = nv04_instmem_unmap;
  169. engine->instmem.flush = nv04_instmem_flush;
  170. engine->mc.init = nv04_mc_init;
  171. engine->mc.takedown = nv04_mc_takedown;
  172. engine->timer.init = nv04_timer_init;
  173. engine->timer.read = nv04_timer_read;
  174. engine->timer.takedown = nv04_timer_takedown;
  175. engine->fb.init = nv10_fb_init;
  176. engine->fb.takedown = nv10_fb_takedown;
  177. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  178. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  179. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  180. engine->graph.init = nv20_graph_init;
  181. engine->graph.takedown = nv20_graph_takedown;
  182. engine->graph.channel = nv10_graph_channel;
  183. engine->graph.create_context = nv20_graph_create_context;
  184. engine->graph.destroy_context = nv20_graph_destroy_context;
  185. engine->graph.fifo_access = nv04_graph_fifo_access;
  186. engine->graph.load_context = nv20_graph_load_context;
  187. engine->graph.unload_context = nv20_graph_unload_context;
  188. engine->graph.set_tile_region = nv20_graph_set_tile_region;
  189. engine->fifo.channels = 32;
  190. engine->fifo.init = nv10_fifo_init;
  191. engine->fifo.takedown = nv04_fifo_fini;
  192. engine->fifo.disable = nv04_fifo_disable;
  193. engine->fifo.enable = nv04_fifo_enable;
  194. engine->fifo.reassign = nv04_fifo_reassign;
  195. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  196. engine->fifo.channel_id = nv10_fifo_channel_id;
  197. engine->fifo.create_context = nv10_fifo_create_context;
  198. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  199. engine->fifo.load_context = nv10_fifo_load_context;
  200. engine->fifo.unload_context = nv10_fifo_unload_context;
  201. engine->display.early_init = nv04_display_early_init;
  202. engine->display.late_takedown = nv04_display_late_takedown;
  203. engine->display.create = nv04_display_create;
  204. engine->display.init = nv04_display_init;
  205. engine->display.destroy = nv04_display_destroy;
  206. engine->gpio.init = nouveau_stub_init;
  207. engine->gpio.takedown = nouveau_stub_takedown;
  208. engine->gpio.get = nv10_gpio_get;
  209. engine->gpio.set = nv10_gpio_set;
  210. engine->gpio.irq_enable = NULL;
  211. engine->pm.clock_get = nv04_pm_clock_get;
  212. engine->pm.clock_pre = nv04_pm_clock_pre;
  213. engine->pm.clock_set = nv04_pm_clock_set;
  214. engine->crypt.init = nouveau_stub_init;
  215. engine->crypt.takedown = nouveau_stub_takedown;
  216. engine->vram.init = nouveau_mem_detect;
  217. engine->vram.flags_valid = nouveau_mem_flags_valid;
  218. break;
  219. case 0x30:
  220. engine->instmem.init = nv04_instmem_init;
  221. engine->instmem.takedown = nv04_instmem_takedown;
  222. engine->instmem.suspend = nv04_instmem_suspend;
  223. engine->instmem.resume = nv04_instmem_resume;
  224. engine->instmem.get = nv04_instmem_get;
  225. engine->instmem.put = nv04_instmem_put;
  226. engine->instmem.map = nv04_instmem_map;
  227. engine->instmem.unmap = nv04_instmem_unmap;
  228. engine->instmem.flush = nv04_instmem_flush;
  229. engine->mc.init = nv04_mc_init;
  230. engine->mc.takedown = nv04_mc_takedown;
  231. engine->timer.init = nv04_timer_init;
  232. engine->timer.read = nv04_timer_read;
  233. engine->timer.takedown = nv04_timer_takedown;
  234. engine->fb.init = nv30_fb_init;
  235. engine->fb.takedown = nv30_fb_takedown;
  236. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  237. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  238. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  239. engine->graph.init = nv30_graph_init;
  240. engine->graph.takedown = nv20_graph_takedown;
  241. engine->graph.fifo_access = nv04_graph_fifo_access;
  242. engine->graph.channel = nv10_graph_channel;
  243. engine->graph.create_context = nv20_graph_create_context;
  244. engine->graph.destroy_context = nv20_graph_destroy_context;
  245. engine->graph.load_context = nv20_graph_load_context;
  246. engine->graph.unload_context = nv20_graph_unload_context;
  247. engine->graph.set_tile_region = nv20_graph_set_tile_region;
  248. engine->fifo.channels = 32;
  249. engine->fifo.init = nv10_fifo_init;
  250. engine->fifo.takedown = nv04_fifo_fini;
  251. engine->fifo.disable = nv04_fifo_disable;
  252. engine->fifo.enable = nv04_fifo_enable;
  253. engine->fifo.reassign = nv04_fifo_reassign;
  254. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  255. engine->fifo.channel_id = nv10_fifo_channel_id;
  256. engine->fifo.create_context = nv10_fifo_create_context;
  257. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  258. engine->fifo.load_context = nv10_fifo_load_context;
  259. engine->fifo.unload_context = nv10_fifo_unload_context;
  260. engine->display.early_init = nv04_display_early_init;
  261. engine->display.late_takedown = nv04_display_late_takedown;
  262. engine->display.create = nv04_display_create;
  263. engine->display.init = nv04_display_init;
  264. engine->display.destroy = nv04_display_destroy;
  265. engine->gpio.init = nouveau_stub_init;
  266. engine->gpio.takedown = nouveau_stub_takedown;
  267. engine->gpio.get = nv10_gpio_get;
  268. engine->gpio.set = nv10_gpio_set;
  269. engine->gpio.irq_enable = NULL;
  270. engine->pm.clock_get = nv04_pm_clock_get;
  271. engine->pm.clock_pre = nv04_pm_clock_pre;
  272. engine->pm.clock_set = nv04_pm_clock_set;
  273. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  274. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  275. engine->crypt.init = nouveau_stub_init;
  276. engine->crypt.takedown = nouveau_stub_takedown;
  277. engine->vram.init = nouveau_mem_detect;
  278. engine->vram.flags_valid = nouveau_mem_flags_valid;
  279. break;
  280. case 0x40:
  281. case 0x60:
  282. engine->instmem.init = nv04_instmem_init;
  283. engine->instmem.takedown = nv04_instmem_takedown;
  284. engine->instmem.suspend = nv04_instmem_suspend;
  285. engine->instmem.resume = nv04_instmem_resume;
  286. engine->instmem.get = nv04_instmem_get;
  287. engine->instmem.put = nv04_instmem_put;
  288. engine->instmem.map = nv04_instmem_map;
  289. engine->instmem.unmap = nv04_instmem_unmap;
  290. engine->instmem.flush = nv04_instmem_flush;
  291. engine->mc.init = nv40_mc_init;
  292. engine->mc.takedown = nv40_mc_takedown;
  293. engine->timer.init = nv04_timer_init;
  294. engine->timer.read = nv04_timer_read;
  295. engine->timer.takedown = nv04_timer_takedown;
  296. engine->fb.init = nv40_fb_init;
  297. engine->fb.takedown = nv40_fb_takedown;
  298. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  299. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  300. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  301. engine->graph.init = nv40_graph_init;
  302. engine->graph.takedown = nv40_graph_takedown;
  303. engine->graph.fifo_access = nv04_graph_fifo_access;
  304. engine->graph.channel = nv40_graph_channel;
  305. engine->graph.create_context = nv40_graph_create_context;
  306. engine->graph.destroy_context = nv40_graph_destroy_context;
  307. engine->graph.load_context = nv40_graph_load_context;
  308. engine->graph.unload_context = nv40_graph_unload_context;
  309. engine->graph.set_tile_region = nv40_graph_set_tile_region;
  310. engine->fifo.channels = 32;
  311. engine->fifo.init = nv40_fifo_init;
  312. engine->fifo.takedown = nv04_fifo_fini;
  313. engine->fifo.disable = nv04_fifo_disable;
  314. engine->fifo.enable = nv04_fifo_enable;
  315. engine->fifo.reassign = nv04_fifo_reassign;
  316. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  317. engine->fifo.channel_id = nv10_fifo_channel_id;
  318. engine->fifo.create_context = nv40_fifo_create_context;
  319. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  320. engine->fifo.load_context = nv40_fifo_load_context;
  321. engine->fifo.unload_context = nv40_fifo_unload_context;
  322. engine->display.early_init = nv04_display_early_init;
  323. engine->display.late_takedown = nv04_display_late_takedown;
  324. engine->display.create = nv04_display_create;
  325. engine->display.init = nv04_display_init;
  326. engine->display.destroy = nv04_display_destroy;
  327. engine->gpio.init = nouveau_stub_init;
  328. engine->gpio.takedown = nouveau_stub_takedown;
  329. engine->gpio.get = nv10_gpio_get;
  330. engine->gpio.set = nv10_gpio_set;
  331. engine->gpio.irq_enable = NULL;
  332. engine->pm.clock_get = nv04_pm_clock_get;
  333. engine->pm.clock_pre = nv04_pm_clock_pre;
  334. engine->pm.clock_set = nv04_pm_clock_set;
  335. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  336. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  337. engine->pm.temp_get = nv40_temp_get;
  338. engine->crypt.init = nouveau_stub_init;
  339. engine->crypt.takedown = nouveau_stub_takedown;
  340. engine->vram.init = nouveau_mem_detect;
  341. engine->vram.flags_valid = nouveau_mem_flags_valid;
  342. break;
  343. case 0x50:
  344. case 0x80: /* gotta love NVIDIA's consistency.. */
  345. case 0x90:
  346. case 0xA0:
  347. engine->instmem.init = nv50_instmem_init;
  348. engine->instmem.takedown = nv50_instmem_takedown;
  349. engine->instmem.suspend = nv50_instmem_suspend;
  350. engine->instmem.resume = nv50_instmem_resume;
  351. engine->instmem.get = nv50_instmem_get;
  352. engine->instmem.put = nv50_instmem_put;
  353. engine->instmem.map = nv50_instmem_map;
  354. engine->instmem.unmap = nv50_instmem_unmap;
  355. if (dev_priv->chipset == 0x50)
  356. engine->instmem.flush = nv50_instmem_flush;
  357. else
  358. engine->instmem.flush = nv84_instmem_flush;
  359. engine->mc.init = nv50_mc_init;
  360. engine->mc.takedown = nv50_mc_takedown;
  361. engine->timer.init = nv04_timer_init;
  362. engine->timer.read = nv04_timer_read;
  363. engine->timer.takedown = nv04_timer_takedown;
  364. engine->fb.init = nv50_fb_init;
  365. engine->fb.takedown = nv50_fb_takedown;
  366. engine->graph.init = nv50_graph_init;
  367. engine->graph.takedown = nv50_graph_takedown;
  368. engine->graph.fifo_access = nv50_graph_fifo_access;
  369. engine->graph.channel = nv50_graph_channel;
  370. engine->graph.create_context = nv50_graph_create_context;
  371. engine->graph.destroy_context = nv50_graph_destroy_context;
  372. engine->graph.load_context = nv50_graph_load_context;
  373. engine->graph.unload_context = nv50_graph_unload_context;
  374. if (dev_priv->chipset != 0x86)
  375. engine->graph.tlb_flush = nv50_graph_tlb_flush;
  376. else {
  377. /* from what i can see nvidia do this on every
  378. * pre-NVA3 board except NVAC, but, we've only
  379. * ever seen problems on NV86
  380. */
  381. engine->graph.tlb_flush = nv86_graph_tlb_flush;
  382. }
  383. engine->fifo.channels = 128;
  384. engine->fifo.init = nv50_fifo_init;
  385. engine->fifo.takedown = nv50_fifo_takedown;
  386. engine->fifo.disable = nv04_fifo_disable;
  387. engine->fifo.enable = nv04_fifo_enable;
  388. engine->fifo.reassign = nv04_fifo_reassign;
  389. engine->fifo.channel_id = nv50_fifo_channel_id;
  390. engine->fifo.create_context = nv50_fifo_create_context;
  391. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  392. engine->fifo.load_context = nv50_fifo_load_context;
  393. engine->fifo.unload_context = nv50_fifo_unload_context;
  394. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  395. engine->display.early_init = nv50_display_early_init;
  396. engine->display.late_takedown = nv50_display_late_takedown;
  397. engine->display.create = nv50_display_create;
  398. engine->display.init = nv50_display_init;
  399. engine->display.destroy = nv50_display_destroy;
  400. engine->gpio.init = nv50_gpio_init;
  401. engine->gpio.takedown = nv50_gpio_fini;
  402. engine->gpio.get = nv50_gpio_get;
  403. engine->gpio.set = nv50_gpio_set;
  404. engine->gpio.irq_register = nv50_gpio_irq_register;
  405. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  406. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  407. switch (dev_priv->chipset) {
  408. case 0x84:
  409. case 0x86:
  410. case 0x92:
  411. case 0x94:
  412. case 0x96:
  413. case 0x98:
  414. case 0xa0:
  415. case 0xaa:
  416. case 0xac:
  417. case 0x50:
  418. engine->pm.clock_get = nv50_pm_clock_get;
  419. engine->pm.clock_pre = nv50_pm_clock_pre;
  420. engine->pm.clock_set = nv50_pm_clock_set;
  421. break;
  422. default:
  423. engine->pm.clock_get = nva3_pm_clock_get;
  424. engine->pm.clock_pre = nva3_pm_clock_pre;
  425. engine->pm.clock_set = nva3_pm_clock_set;
  426. break;
  427. }
  428. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  429. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  430. if (dev_priv->chipset >= 0x84)
  431. engine->pm.temp_get = nv84_temp_get;
  432. else
  433. engine->pm.temp_get = nv40_temp_get;
  434. switch (dev_priv->chipset) {
  435. case 0x84:
  436. case 0x86:
  437. case 0x92:
  438. case 0x94:
  439. case 0x96:
  440. case 0xa0:
  441. engine->crypt.init = nv84_crypt_init;
  442. engine->crypt.takedown = nv84_crypt_fini;
  443. engine->crypt.create_context = nv84_crypt_create_context;
  444. engine->crypt.destroy_context = nv84_crypt_destroy_context;
  445. engine->crypt.tlb_flush = nv84_crypt_tlb_flush;
  446. break;
  447. default:
  448. engine->crypt.init = nouveau_stub_init;
  449. engine->crypt.takedown = nouveau_stub_takedown;
  450. break;
  451. }
  452. engine->vram.init = nv50_vram_init;
  453. engine->vram.get = nv50_vram_new;
  454. engine->vram.put = nv50_vram_del;
  455. engine->vram.flags_valid = nv50_vram_flags_valid;
  456. break;
  457. case 0xC0:
  458. engine->instmem.init = nvc0_instmem_init;
  459. engine->instmem.takedown = nvc0_instmem_takedown;
  460. engine->instmem.suspend = nvc0_instmem_suspend;
  461. engine->instmem.resume = nvc0_instmem_resume;
  462. engine->instmem.get = nvc0_instmem_get;
  463. engine->instmem.put = nvc0_instmem_put;
  464. engine->instmem.map = nvc0_instmem_map;
  465. engine->instmem.unmap = nvc0_instmem_unmap;
  466. engine->instmem.flush = nvc0_instmem_flush;
  467. engine->mc.init = nv50_mc_init;
  468. engine->mc.takedown = nv50_mc_takedown;
  469. engine->timer.init = nv04_timer_init;
  470. engine->timer.read = nv04_timer_read;
  471. engine->timer.takedown = nv04_timer_takedown;
  472. engine->fb.init = nvc0_fb_init;
  473. engine->fb.takedown = nvc0_fb_takedown;
  474. engine->graph.init = nvc0_graph_init;
  475. engine->graph.takedown = nvc0_graph_takedown;
  476. engine->graph.fifo_access = nvc0_graph_fifo_access;
  477. engine->graph.channel = nvc0_graph_channel;
  478. engine->graph.create_context = nvc0_graph_create_context;
  479. engine->graph.destroy_context = nvc0_graph_destroy_context;
  480. engine->graph.load_context = nvc0_graph_load_context;
  481. engine->graph.unload_context = nvc0_graph_unload_context;
  482. engine->fifo.channels = 128;
  483. engine->fifo.init = nvc0_fifo_init;
  484. engine->fifo.takedown = nvc0_fifo_takedown;
  485. engine->fifo.disable = nvc0_fifo_disable;
  486. engine->fifo.enable = nvc0_fifo_enable;
  487. engine->fifo.reassign = nvc0_fifo_reassign;
  488. engine->fifo.channel_id = nvc0_fifo_channel_id;
  489. engine->fifo.create_context = nvc0_fifo_create_context;
  490. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  491. engine->fifo.load_context = nvc0_fifo_load_context;
  492. engine->fifo.unload_context = nvc0_fifo_unload_context;
  493. engine->display.early_init = nv50_display_early_init;
  494. engine->display.late_takedown = nv50_display_late_takedown;
  495. engine->display.create = nv50_display_create;
  496. engine->display.init = nv50_display_init;
  497. engine->display.destroy = nv50_display_destroy;
  498. engine->gpio.init = nv50_gpio_init;
  499. engine->gpio.takedown = nouveau_stub_takedown;
  500. engine->gpio.get = nv50_gpio_get;
  501. engine->gpio.set = nv50_gpio_set;
  502. engine->gpio.irq_register = nv50_gpio_irq_register;
  503. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  504. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  505. engine->crypt.init = nouveau_stub_init;
  506. engine->crypt.takedown = nouveau_stub_takedown;
  507. engine->vram.init = nouveau_mem_detect;
  508. engine->vram.flags_valid = nouveau_mem_flags_valid;
  509. break;
  510. default:
  511. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  512. return 1;
  513. }
  514. return 0;
  515. }
  516. static unsigned int
  517. nouveau_vga_set_decode(void *priv, bool state)
  518. {
  519. struct drm_device *dev = priv;
  520. struct drm_nouveau_private *dev_priv = dev->dev_private;
  521. if (dev_priv->chipset >= 0x40)
  522. nv_wr32(dev, 0x88054, state);
  523. else
  524. nv_wr32(dev, 0x1854, state);
  525. if (state)
  526. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  527. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  528. else
  529. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  530. }
  531. static int
  532. nouveau_card_init_channel(struct drm_device *dev)
  533. {
  534. struct drm_nouveau_private *dev_priv = dev->dev_private;
  535. struct nouveau_gpuobj *gpuobj = NULL;
  536. int ret;
  537. ret = nouveau_channel_alloc(dev, &dev_priv->channel,
  538. (struct drm_file *)-2, NvDmaFB, NvDmaTT);
  539. if (ret)
  540. return ret;
  541. ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
  542. 0, dev_priv->vram_size,
  543. NV_MEM_ACCESS_RW, NV_MEM_TARGET_VRAM,
  544. &gpuobj);
  545. if (ret)
  546. goto out_err;
  547. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaVRAM, gpuobj);
  548. nouveau_gpuobj_ref(NULL, &gpuobj);
  549. if (ret)
  550. goto out_err;
  551. ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
  552. 0, dev_priv->gart_info.aper_size,
  553. NV_MEM_ACCESS_RW, NV_MEM_TARGET_GART,
  554. &gpuobj);
  555. if (ret)
  556. goto out_err;
  557. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaGART, gpuobj);
  558. nouveau_gpuobj_ref(NULL, &gpuobj);
  559. if (ret)
  560. goto out_err;
  561. mutex_unlock(&dev_priv->channel->mutex);
  562. return 0;
  563. out_err:
  564. nouveau_channel_put(&dev_priv->channel);
  565. return ret;
  566. }
  567. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  568. enum vga_switcheroo_state state)
  569. {
  570. struct drm_device *dev = pci_get_drvdata(pdev);
  571. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  572. if (state == VGA_SWITCHEROO_ON) {
  573. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  574. nouveau_pci_resume(pdev);
  575. drm_kms_helper_poll_enable(dev);
  576. } else {
  577. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  578. drm_kms_helper_poll_disable(dev);
  579. nouveau_pci_suspend(pdev, pmm);
  580. }
  581. }
  582. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  583. {
  584. struct drm_device *dev = pci_get_drvdata(pdev);
  585. bool can_switch;
  586. spin_lock(&dev->count_lock);
  587. can_switch = (dev->open_count == 0);
  588. spin_unlock(&dev->count_lock);
  589. return can_switch;
  590. }
  591. int
  592. nouveau_card_init(struct drm_device *dev)
  593. {
  594. struct drm_nouveau_private *dev_priv = dev->dev_private;
  595. struct nouveau_engine *engine;
  596. int ret;
  597. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  598. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  599. nouveau_switcheroo_can_switch);
  600. /* Initialise internal driver API hooks */
  601. ret = nouveau_init_engine_ptrs(dev);
  602. if (ret)
  603. goto out;
  604. engine = &dev_priv->engine;
  605. spin_lock_init(&dev_priv->channels.lock);
  606. spin_lock_init(&dev_priv->tile.lock);
  607. spin_lock_init(&dev_priv->context_switch_lock);
  608. /* Make the CRTCs and I2C buses accessible */
  609. ret = engine->display.early_init(dev);
  610. if (ret)
  611. goto out;
  612. /* Parse BIOS tables / Run init tables if card not POSTed */
  613. ret = nouveau_bios_init(dev);
  614. if (ret)
  615. goto out_display_early;
  616. nouveau_pm_init(dev);
  617. ret = nouveau_mem_vram_init(dev);
  618. if (ret)
  619. goto out_bios;
  620. ret = nouveau_gpuobj_init(dev);
  621. if (ret)
  622. goto out_vram;
  623. ret = engine->instmem.init(dev);
  624. if (ret)
  625. goto out_gpuobj;
  626. ret = nouveau_mem_gart_init(dev);
  627. if (ret)
  628. goto out_instmem;
  629. /* PMC */
  630. ret = engine->mc.init(dev);
  631. if (ret)
  632. goto out_gart;
  633. /* PGPIO */
  634. ret = engine->gpio.init(dev);
  635. if (ret)
  636. goto out_mc;
  637. /* PTIMER */
  638. ret = engine->timer.init(dev);
  639. if (ret)
  640. goto out_gpio;
  641. /* PFB */
  642. ret = engine->fb.init(dev);
  643. if (ret)
  644. goto out_timer;
  645. if (nouveau_noaccel)
  646. engine->graph.accel_blocked = true;
  647. else {
  648. /* PGRAPH */
  649. ret = engine->graph.init(dev);
  650. if (ret)
  651. goto out_fb;
  652. /* PCRYPT */
  653. ret = engine->crypt.init(dev);
  654. if (ret)
  655. goto out_graph;
  656. /* PFIFO */
  657. ret = engine->fifo.init(dev);
  658. if (ret)
  659. goto out_crypt;
  660. }
  661. ret = engine->display.create(dev);
  662. if (ret)
  663. goto out_fifo;
  664. ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
  665. if (ret)
  666. goto out_vblank;
  667. ret = nouveau_irq_init(dev);
  668. if (ret)
  669. goto out_vblank;
  670. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  671. if (!engine->graph.accel_blocked) {
  672. ret = nouveau_fence_init(dev);
  673. if (ret)
  674. goto out_irq;
  675. ret = nouveau_card_init_channel(dev);
  676. if (ret)
  677. goto out_fence;
  678. }
  679. ret = nouveau_backlight_init(dev);
  680. if (ret)
  681. NV_ERROR(dev, "Error %d registering backlight\n", ret);
  682. nouveau_fbcon_init(dev);
  683. drm_kms_helper_poll_init(dev);
  684. return 0;
  685. out_fence:
  686. nouveau_fence_fini(dev);
  687. out_irq:
  688. nouveau_irq_fini(dev);
  689. out_vblank:
  690. drm_vblank_cleanup(dev);
  691. engine->display.destroy(dev);
  692. out_fifo:
  693. if (!nouveau_noaccel)
  694. engine->fifo.takedown(dev);
  695. out_crypt:
  696. if (!nouveau_noaccel)
  697. engine->crypt.takedown(dev);
  698. out_graph:
  699. if (!nouveau_noaccel)
  700. engine->graph.takedown(dev);
  701. out_fb:
  702. engine->fb.takedown(dev);
  703. out_timer:
  704. engine->timer.takedown(dev);
  705. out_gpio:
  706. engine->gpio.takedown(dev);
  707. out_mc:
  708. engine->mc.takedown(dev);
  709. out_gart:
  710. nouveau_mem_gart_fini(dev);
  711. out_instmem:
  712. engine->instmem.takedown(dev);
  713. out_gpuobj:
  714. nouveau_gpuobj_takedown(dev);
  715. out_vram:
  716. nouveau_mem_vram_fini(dev);
  717. out_bios:
  718. nouveau_pm_fini(dev);
  719. nouveau_bios_takedown(dev);
  720. out_display_early:
  721. engine->display.late_takedown(dev);
  722. out:
  723. vga_client_register(dev->pdev, NULL, NULL, NULL);
  724. return ret;
  725. }
  726. static void nouveau_card_takedown(struct drm_device *dev)
  727. {
  728. struct drm_nouveau_private *dev_priv = dev->dev_private;
  729. struct nouveau_engine *engine = &dev_priv->engine;
  730. nouveau_backlight_exit(dev);
  731. if (!engine->graph.accel_blocked) {
  732. nouveau_fence_fini(dev);
  733. nouveau_channel_put_unlocked(&dev_priv->channel);
  734. }
  735. if (!nouveau_noaccel) {
  736. engine->fifo.takedown(dev);
  737. engine->crypt.takedown(dev);
  738. engine->graph.takedown(dev);
  739. }
  740. engine->fb.takedown(dev);
  741. engine->timer.takedown(dev);
  742. engine->gpio.takedown(dev);
  743. engine->mc.takedown(dev);
  744. engine->display.late_takedown(dev);
  745. mutex_lock(&dev->struct_mutex);
  746. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  747. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  748. mutex_unlock(&dev->struct_mutex);
  749. nouveau_mem_gart_fini(dev);
  750. engine->instmem.takedown(dev);
  751. nouveau_gpuobj_takedown(dev);
  752. nouveau_mem_vram_fini(dev);
  753. nouveau_irq_fini(dev);
  754. drm_vblank_cleanup(dev);
  755. nouveau_pm_fini(dev);
  756. nouveau_bios_takedown(dev);
  757. vga_client_register(dev->pdev, NULL, NULL, NULL);
  758. }
  759. /* here a client dies, release the stuff that was allocated for its
  760. * file_priv */
  761. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  762. {
  763. nouveau_channel_cleanup(dev, file_priv);
  764. }
  765. /* first module load, setup the mmio/fb mapping */
  766. /* KMS: we need mmio at load time, not when the first drm client opens. */
  767. int nouveau_firstopen(struct drm_device *dev)
  768. {
  769. return 0;
  770. }
  771. /* if we have an OF card, copy vbios to RAMIN */
  772. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  773. {
  774. #if defined(__powerpc__)
  775. int size, i;
  776. const uint32_t *bios;
  777. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  778. if (!dn) {
  779. NV_INFO(dev, "Unable to get the OF node\n");
  780. return;
  781. }
  782. bios = of_get_property(dn, "NVDA,BMP", &size);
  783. if (bios) {
  784. for (i = 0; i < size; i += 4)
  785. nv_wi32(dev, i, bios[i/4]);
  786. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  787. } else {
  788. NV_INFO(dev, "Unable to get the OF bios\n");
  789. }
  790. #endif
  791. }
  792. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  793. {
  794. struct pci_dev *pdev = dev->pdev;
  795. struct apertures_struct *aper = alloc_apertures(3);
  796. if (!aper)
  797. return NULL;
  798. aper->ranges[0].base = pci_resource_start(pdev, 1);
  799. aper->ranges[0].size = pci_resource_len(pdev, 1);
  800. aper->count = 1;
  801. if (pci_resource_len(pdev, 2)) {
  802. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  803. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  804. aper->count++;
  805. }
  806. if (pci_resource_len(pdev, 3)) {
  807. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  808. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  809. aper->count++;
  810. }
  811. return aper;
  812. }
  813. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  814. {
  815. struct drm_nouveau_private *dev_priv = dev->dev_private;
  816. bool primary = false;
  817. dev_priv->apertures = nouveau_get_apertures(dev);
  818. if (!dev_priv->apertures)
  819. return -ENOMEM;
  820. #ifdef CONFIG_X86
  821. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  822. #endif
  823. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  824. return 0;
  825. }
  826. int nouveau_load(struct drm_device *dev, unsigned long flags)
  827. {
  828. struct drm_nouveau_private *dev_priv;
  829. uint32_t reg0;
  830. resource_size_t mmio_start_offs;
  831. int ret;
  832. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  833. if (!dev_priv) {
  834. ret = -ENOMEM;
  835. goto err_out;
  836. }
  837. dev->dev_private = dev_priv;
  838. dev_priv->dev = dev;
  839. dev_priv->flags = flags & NOUVEAU_FLAGS;
  840. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  841. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  842. dev_priv->wq = create_workqueue("nouveau");
  843. if (!dev_priv->wq) {
  844. ret = -EINVAL;
  845. goto err_priv;
  846. }
  847. /* resource 0 is mmio regs */
  848. /* resource 1 is linear FB */
  849. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  850. /* resource 6 is bios */
  851. /* map the mmio regs */
  852. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  853. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  854. if (!dev_priv->mmio) {
  855. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  856. "Please report your setup to " DRIVER_EMAIL "\n");
  857. ret = -EINVAL;
  858. goto err_wq;
  859. }
  860. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  861. (unsigned long long)mmio_start_offs);
  862. #ifdef __BIG_ENDIAN
  863. /* Put the card in BE mode if it's not */
  864. if (nv_rd32(dev, NV03_PMC_BOOT_1))
  865. nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
  866. DRM_MEMORYBARRIER();
  867. #endif
  868. /* Time to determine the card architecture */
  869. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  870. /* We're dealing with >=NV10 */
  871. if ((reg0 & 0x0f000000) > 0) {
  872. /* Bit 27-20 contain the architecture in hex */
  873. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  874. /* NV04 or NV05 */
  875. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  876. if (reg0 & 0x00f00000)
  877. dev_priv->chipset = 0x05;
  878. else
  879. dev_priv->chipset = 0x04;
  880. } else
  881. dev_priv->chipset = 0xff;
  882. switch (dev_priv->chipset & 0xf0) {
  883. case 0x00:
  884. case 0x10:
  885. case 0x20:
  886. case 0x30:
  887. dev_priv->card_type = dev_priv->chipset & 0xf0;
  888. break;
  889. case 0x40:
  890. case 0x60:
  891. dev_priv->card_type = NV_40;
  892. break;
  893. case 0x50:
  894. case 0x80:
  895. case 0x90:
  896. case 0xa0:
  897. dev_priv->card_type = NV_50;
  898. break;
  899. case 0xc0:
  900. dev_priv->card_type = NV_C0;
  901. break;
  902. default:
  903. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  904. ret = -EINVAL;
  905. goto err_mmio;
  906. }
  907. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  908. dev_priv->card_type, reg0);
  909. ret = nouveau_remove_conflicting_drivers(dev);
  910. if (ret)
  911. goto err_mmio;
  912. /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
  913. if (dev_priv->card_type >= NV_40) {
  914. int ramin_bar = 2;
  915. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  916. ramin_bar = 3;
  917. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  918. dev_priv->ramin =
  919. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  920. dev_priv->ramin_size);
  921. if (!dev_priv->ramin) {
  922. NV_ERROR(dev, "Failed to PRAMIN BAR");
  923. ret = -ENOMEM;
  924. goto err_mmio;
  925. }
  926. } else {
  927. dev_priv->ramin_size = 1 * 1024 * 1024;
  928. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  929. dev_priv->ramin_size);
  930. if (!dev_priv->ramin) {
  931. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  932. ret = -ENOMEM;
  933. goto err_mmio;
  934. }
  935. }
  936. nouveau_OF_copy_vbios_to_ramin(dev);
  937. /* Special flags */
  938. if (dev->pci_device == 0x01a0)
  939. dev_priv->flags |= NV_NFORCE;
  940. else if (dev->pci_device == 0x01f0)
  941. dev_priv->flags |= NV_NFORCE2;
  942. /* For kernel modesetting, init card now and bring up fbcon */
  943. ret = nouveau_card_init(dev);
  944. if (ret)
  945. goto err_ramin;
  946. return 0;
  947. err_ramin:
  948. iounmap(dev_priv->ramin);
  949. err_mmio:
  950. iounmap(dev_priv->mmio);
  951. err_wq:
  952. destroy_workqueue(dev_priv->wq);
  953. err_priv:
  954. kfree(dev_priv);
  955. dev->dev_private = NULL;
  956. err_out:
  957. return ret;
  958. }
  959. void nouveau_lastclose(struct drm_device *dev)
  960. {
  961. }
  962. int nouveau_unload(struct drm_device *dev)
  963. {
  964. struct drm_nouveau_private *dev_priv = dev->dev_private;
  965. struct nouveau_engine *engine = &dev_priv->engine;
  966. drm_kms_helper_poll_fini(dev);
  967. nouveau_fbcon_fini(dev);
  968. engine->display.destroy(dev);
  969. nouveau_card_takedown(dev);
  970. iounmap(dev_priv->mmio);
  971. iounmap(dev_priv->ramin);
  972. kfree(dev_priv);
  973. dev->dev_private = NULL;
  974. return 0;
  975. }
  976. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  977. struct drm_file *file_priv)
  978. {
  979. struct drm_nouveau_private *dev_priv = dev->dev_private;
  980. struct drm_nouveau_getparam *getparam = data;
  981. switch (getparam->param) {
  982. case NOUVEAU_GETPARAM_CHIPSET_ID:
  983. getparam->value = dev_priv->chipset;
  984. break;
  985. case NOUVEAU_GETPARAM_PCI_VENDOR:
  986. getparam->value = dev->pci_vendor;
  987. break;
  988. case NOUVEAU_GETPARAM_PCI_DEVICE:
  989. getparam->value = dev->pci_device;
  990. break;
  991. case NOUVEAU_GETPARAM_BUS_TYPE:
  992. if (drm_device_is_agp(dev))
  993. getparam->value = NV_AGP;
  994. else if (drm_device_is_pcie(dev))
  995. getparam->value = NV_PCIE;
  996. else
  997. getparam->value = NV_PCI;
  998. break;
  999. case NOUVEAU_GETPARAM_FB_SIZE:
  1000. getparam->value = dev_priv->fb_available_size;
  1001. break;
  1002. case NOUVEAU_GETPARAM_AGP_SIZE:
  1003. getparam->value = dev_priv->gart_info.aper_size;
  1004. break;
  1005. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1006. getparam->value = 0; /* deprecated */
  1007. break;
  1008. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1009. getparam->value = dev_priv->engine.timer.read(dev);
  1010. break;
  1011. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1012. getparam->value = 1;
  1013. break;
  1014. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1015. getparam->value = (dev_priv->card_type < NV_50);
  1016. break;
  1017. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1018. /* NV40 and NV50 versions are quite different, but register
  1019. * address is the same. User is supposed to know the card
  1020. * family anyway... */
  1021. if (dev_priv->chipset >= 0x40) {
  1022. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1023. break;
  1024. }
  1025. /* FALLTHRU */
  1026. default:
  1027. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1028. return -EINVAL;
  1029. }
  1030. return 0;
  1031. }
  1032. int
  1033. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1034. struct drm_file *file_priv)
  1035. {
  1036. struct drm_nouveau_setparam *setparam = data;
  1037. switch (setparam->param) {
  1038. default:
  1039. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1040. return -EINVAL;
  1041. }
  1042. return 0;
  1043. }
  1044. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1045. bool
  1046. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1047. uint32_t reg, uint32_t mask, uint32_t val)
  1048. {
  1049. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1050. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1051. uint64_t start = ptimer->read(dev);
  1052. do {
  1053. if ((nv_rd32(dev, reg) & mask) == val)
  1054. return true;
  1055. } while (ptimer->read(dev) - start < timeout);
  1056. return false;
  1057. }
  1058. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1059. bool
  1060. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1061. uint32_t reg, uint32_t mask, uint32_t val)
  1062. {
  1063. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1064. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1065. uint64_t start = ptimer->read(dev);
  1066. do {
  1067. if ((nv_rd32(dev, reg) & mask) != val)
  1068. return true;
  1069. } while (ptimer->read(dev) - start < timeout);
  1070. return false;
  1071. }
  1072. /* Waits for PGRAPH to go completely idle */
  1073. bool nouveau_wait_for_idle(struct drm_device *dev)
  1074. {
  1075. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1076. uint32_t mask = ~0;
  1077. if (dev_priv->card_type == NV_40)
  1078. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1079. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1080. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1081. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1082. return false;
  1083. }
  1084. return true;
  1085. }