vmwgfx_drv.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "vmwgfx_drv.h"
  30. #include <drm/ttm/ttm_placement.h>
  31. #include <drm/ttm/ttm_bo_driver.h>
  32. #include <drm/ttm/ttm_object.h>
  33. #include <drm/ttm/ttm_module.h>
  34. #define VMWGFX_DRIVER_NAME "vmwgfx"
  35. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  36. #define VMWGFX_CHIP_SVGAII 0
  37. #define VMW_FB_RESERVATION 0
  38. #define VMW_MIN_INITIAL_WIDTH 800
  39. #define VMW_MIN_INITIAL_HEIGHT 600
  40. /**
  41. * Fully encoded drm commands. Might move to vmw_drm.h
  42. */
  43. #define DRM_IOCTL_VMW_GET_PARAM \
  44. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  45. struct drm_vmw_getparam_arg)
  46. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  47. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  48. union drm_vmw_alloc_dmabuf_arg)
  49. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  50. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  51. struct drm_vmw_unref_dmabuf_arg)
  52. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  53. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  54. struct drm_vmw_cursor_bypass_arg)
  55. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  56. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  57. struct drm_vmw_control_stream_arg)
  58. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  59. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  60. struct drm_vmw_stream_arg)
  61. #define DRM_IOCTL_VMW_UNREF_STREAM \
  62. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  63. struct drm_vmw_stream_arg)
  64. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  65. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  66. struct drm_vmw_context_arg)
  67. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  68. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  69. struct drm_vmw_context_arg)
  70. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  71. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  72. union drm_vmw_surface_create_arg)
  73. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  74. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  75. struct drm_vmw_surface_arg)
  76. #define DRM_IOCTL_VMW_REF_SURFACE \
  77. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  78. union drm_vmw_surface_reference_arg)
  79. #define DRM_IOCTL_VMW_EXECBUF \
  80. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  81. struct drm_vmw_execbuf_arg)
  82. #define DRM_IOCTL_VMW_GET_3D_CAP \
  83. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
  84. struct drm_vmw_get_3d_cap_arg)
  85. #define DRM_IOCTL_VMW_FENCE_WAIT \
  86. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  87. struct drm_vmw_fence_wait_arg)
  88. #define DRM_IOCTL_VMW_FENCE_SIGNALED \
  89. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
  90. struct drm_vmw_fence_signaled_arg)
  91. #define DRM_IOCTL_VMW_FENCE_UNREF \
  92. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
  93. struct drm_vmw_fence_arg)
  94. #define DRM_IOCTL_VMW_FENCE_EVENT \
  95. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
  96. struct drm_vmw_fence_event_arg)
  97. #define DRM_IOCTL_VMW_PRESENT \
  98. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
  99. struct drm_vmw_present_arg)
  100. #define DRM_IOCTL_VMW_PRESENT_READBACK \
  101. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
  102. struct drm_vmw_present_readback_arg)
  103. #define DRM_IOCTL_VMW_UPDATE_LAYOUT \
  104. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
  105. struct drm_vmw_update_layout_arg)
  106. /**
  107. * The core DRM version of this macro doesn't account for
  108. * DRM_COMMAND_BASE.
  109. */
  110. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  111. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_##ioctl, flags, func, DRM_IOCTL_##ioctl}
  112. /**
  113. * Ioctl definitions.
  114. */
  115. static const struct drm_ioctl_desc vmw_ioctls[] = {
  116. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  117. DRM_AUTH | DRM_UNLOCKED),
  118. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  119. DRM_AUTH | DRM_UNLOCKED),
  120. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  121. DRM_AUTH | DRM_UNLOCKED),
  122. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  123. vmw_kms_cursor_bypass_ioctl,
  124. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  125. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  126. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  127. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  128. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  129. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  130. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  131. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  132. DRM_AUTH | DRM_UNLOCKED),
  133. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  134. DRM_AUTH | DRM_UNLOCKED),
  135. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  136. DRM_AUTH | DRM_UNLOCKED),
  137. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  138. DRM_AUTH | DRM_UNLOCKED),
  139. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  140. DRM_AUTH | DRM_UNLOCKED),
  141. VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl,
  142. DRM_AUTH | DRM_UNLOCKED),
  143. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
  144. DRM_AUTH | DRM_UNLOCKED),
  145. VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
  146. vmw_fence_obj_signaled_ioctl,
  147. DRM_AUTH | DRM_UNLOCKED),
  148. VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
  149. DRM_AUTH | DRM_UNLOCKED),
  150. VMW_IOCTL_DEF(VMW_FENCE_EVENT,
  151. vmw_fence_event_ioctl,
  152. DRM_AUTH | DRM_UNLOCKED),
  153. VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
  154. DRM_AUTH | DRM_UNLOCKED),
  155. /* these allow direct access to the framebuffers mark as master only */
  156. VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
  157. DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
  158. VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
  159. vmw_present_readback_ioctl,
  160. DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
  161. VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
  162. vmw_kms_update_layout_ioctl,
  163. DRM_MASTER | DRM_UNLOCKED),
  164. };
  165. static struct pci_device_id vmw_pci_id_list[] = {
  166. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  167. {0, 0, 0}
  168. };
  169. MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
  170. static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
  171. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  172. static void vmw_master_init(struct vmw_master *);
  173. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  174. void *ptr);
  175. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  176. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  177. static void vmw_print_capabilities(uint32_t capabilities)
  178. {
  179. DRM_INFO("Capabilities:\n");
  180. if (capabilities & SVGA_CAP_RECT_COPY)
  181. DRM_INFO(" Rect copy.\n");
  182. if (capabilities & SVGA_CAP_CURSOR)
  183. DRM_INFO(" Cursor.\n");
  184. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  185. DRM_INFO(" Cursor bypass.\n");
  186. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  187. DRM_INFO(" Cursor bypass 2.\n");
  188. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  189. DRM_INFO(" 8bit emulation.\n");
  190. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  191. DRM_INFO(" Alpha cursor.\n");
  192. if (capabilities & SVGA_CAP_3D)
  193. DRM_INFO(" 3D.\n");
  194. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  195. DRM_INFO(" Extended Fifo.\n");
  196. if (capabilities & SVGA_CAP_MULTIMON)
  197. DRM_INFO(" Multimon.\n");
  198. if (capabilities & SVGA_CAP_PITCHLOCK)
  199. DRM_INFO(" Pitchlock.\n");
  200. if (capabilities & SVGA_CAP_IRQMASK)
  201. DRM_INFO(" Irq mask.\n");
  202. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  203. DRM_INFO(" Display Topology.\n");
  204. if (capabilities & SVGA_CAP_GMR)
  205. DRM_INFO(" GMR.\n");
  206. if (capabilities & SVGA_CAP_TRACES)
  207. DRM_INFO(" Traces.\n");
  208. if (capabilities & SVGA_CAP_GMR2)
  209. DRM_INFO(" GMR2.\n");
  210. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  211. DRM_INFO(" Screen Object 2.\n");
  212. }
  213. /**
  214. * vmw_execbuf_prepare_dummy_query - Initialize a query result structure at
  215. * the start of a buffer object.
  216. *
  217. * @dev_priv: The device private structure.
  218. *
  219. * This function will idle the buffer using an uninterruptible wait, then
  220. * map the first page and initialize a pending occlusion query result structure,
  221. * Finally it will unmap the buffer.
  222. *
  223. * TODO: Since we're only mapping a single page, we should optimize the map
  224. * to use kmap_atomic / iomap_atomic.
  225. */
  226. static void vmw_dummy_query_bo_prepare(struct vmw_private *dev_priv)
  227. {
  228. struct ttm_bo_kmap_obj map;
  229. volatile SVGA3dQueryResult *result;
  230. bool dummy;
  231. int ret;
  232. struct ttm_bo_device *bdev = &dev_priv->bdev;
  233. struct ttm_buffer_object *bo = dev_priv->dummy_query_bo;
  234. ttm_bo_reserve(bo, false, false, false, 0);
  235. spin_lock(&bdev->fence_lock);
  236. ret = ttm_bo_wait(bo, false, false, false);
  237. spin_unlock(&bdev->fence_lock);
  238. if (unlikely(ret != 0))
  239. (void) vmw_fallback_wait(dev_priv, false, true, 0, false,
  240. 10*HZ);
  241. ret = ttm_bo_kmap(bo, 0, 1, &map);
  242. if (likely(ret == 0)) {
  243. result = ttm_kmap_obj_virtual(&map, &dummy);
  244. result->totalSize = sizeof(*result);
  245. result->state = SVGA3D_QUERYSTATE_PENDING;
  246. result->result32 = 0xff;
  247. ttm_bo_kunmap(&map);
  248. } else
  249. DRM_ERROR("Dummy query buffer map failed.\n");
  250. ttm_bo_unreserve(bo);
  251. }
  252. /**
  253. * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
  254. *
  255. * @dev_priv: A device private structure.
  256. *
  257. * This function creates a small buffer object that holds the query
  258. * result for dummy queries emitted as query barriers.
  259. * No interruptible waits are done within this function.
  260. *
  261. * Returns an error if bo creation fails.
  262. */
  263. static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
  264. {
  265. return ttm_bo_create(&dev_priv->bdev,
  266. PAGE_SIZE,
  267. ttm_bo_type_device,
  268. &vmw_vram_sys_placement,
  269. 0, false, NULL,
  270. &dev_priv->dummy_query_bo);
  271. }
  272. static int vmw_request_device(struct vmw_private *dev_priv)
  273. {
  274. int ret;
  275. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  276. if (unlikely(ret != 0)) {
  277. DRM_ERROR("Unable to initialize FIFO.\n");
  278. return ret;
  279. }
  280. vmw_fence_fifo_up(dev_priv->fman);
  281. ret = vmw_dummy_query_bo_create(dev_priv);
  282. if (unlikely(ret != 0))
  283. goto out_no_query_bo;
  284. vmw_dummy_query_bo_prepare(dev_priv);
  285. return 0;
  286. out_no_query_bo:
  287. vmw_fence_fifo_down(dev_priv->fman);
  288. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  289. return ret;
  290. }
  291. static void vmw_release_device(struct vmw_private *dev_priv)
  292. {
  293. /*
  294. * Previous destructions should've released
  295. * the pinned bo.
  296. */
  297. BUG_ON(dev_priv->pinned_bo != NULL);
  298. ttm_bo_unref(&dev_priv->dummy_query_bo);
  299. vmw_fence_fifo_down(dev_priv->fman);
  300. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  301. }
  302. /**
  303. * Increase the 3d resource refcount.
  304. * If the count was prevously zero, initialize the fifo, switching to svga
  305. * mode. Note that the master holds a ref as well, and may request an
  306. * explicit switch to svga mode if fb is not running, using @unhide_svga.
  307. */
  308. int vmw_3d_resource_inc(struct vmw_private *dev_priv,
  309. bool unhide_svga)
  310. {
  311. int ret = 0;
  312. mutex_lock(&dev_priv->release_mutex);
  313. if (unlikely(dev_priv->num_3d_resources++ == 0)) {
  314. ret = vmw_request_device(dev_priv);
  315. if (unlikely(ret != 0))
  316. --dev_priv->num_3d_resources;
  317. } else if (unhide_svga) {
  318. mutex_lock(&dev_priv->hw_mutex);
  319. vmw_write(dev_priv, SVGA_REG_ENABLE,
  320. vmw_read(dev_priv, SVGA_REG_ENABLE) &
  321. ~SVGA_REG_ENABLE_HIDE);
  322. mutex_unlock(&dev_priv->hw_mutex);
  323. }
  324. mutex_unlock(&dev_priv->release_mutex);
  325. return ret;
  326. }
  327. /**
  328. * Decrease the 3d resource refcount.
  329. * If the count reaches zero, disable the fifo, switching to vga mode.
  330. * Note that the master holds a refcount as well, and may request an
  331. * explicit switch to vga mode when it releases its refcount to account
  332. * for the situation of an X server vt switch to VGA with 3d resources
  333. * active.
  334. */
  335. void vmw_3d_resource_dec(struct vmw_private *dev_priv,
  336. bool hide_svga)
  337. {
  338. int32_t n3d;
  339. mutex_lock(&dev_priv->release_mutex);
  340. if (unlikely(--dev_priv->num_3d_resources == 0))
  341. vmw_release_device(dev_priv);
  342. else if (hide_svga) {
  343. mutex_lock(&dev_priv->hw_mutex);
  344. vmw_write(dev_priv, SVGA_REG_ENABLE,
  345. vmw_read(dev_priv, SVGA_REG_ENABLE) |
  346. SVGA_REG_ENABLE_HIDE);
  347. mutex_unlock(&dev_priv->hw_mutex);
  348. }
  349. n3d = (int32_t) dev_priv->num_3d_resources;
  350. mutex_unlock(&dev_priv->release_mutex);
  351. BUG_ON(n3d < 0);
  352. }
  353. /**
  354. * Sets the initial_[width|height] fields on the given vmw_private.
  355. *
  356. * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
  357. * clamping the value to fb_max_[width|height] fields and the
  358. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  359. * If the values appear to be invalid, set them to
  360. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  361. */
  362. static void vmw_get_initial_size(struct vmw_private *dev_priv)
  363. {
  364. uint32_t width;
  365. uint32_t height;
  366. width = vmw_read(dev_priv, SVGA_REG_WIDTH);
  367. height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
  368. width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
  369. height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
  370. if (width > dev_priv->fb_max_width ||
  371. height > dev_priv->fb_max_height) {
  372. /*
  373. * This is a host error and shouldn't occur.
  374. */
  375. width = VMW_MIN_INITIAL_WIDTH;
  376. height = VMW_MIN_INITIAL_HEIGHT;
  377. }
  378. dev_priv->initial_width = width;
  379. dev_priv->initial_height = height;
  380. }
  381. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  382. {
  383. struct vmw_private *dev_priv;
  384. int ret;
  385. uint32_t svga_id;
  386. enum vmw_res_type i;
  387. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  388. if (unlikely(dev_priv == NULL)) {
  389. DRM_ERROR("Failed allocating a device private struct.\n");
  390. return -ENOMEM;
  391. }
  392. pci_set_master(dev->pdev);
  393. dev_priv->dev = dev;
  394. dev_priv->vmw_chipset = chipset;
  395. dev_priv->last_read_seqno = (uint32_t) -100;
  396. mutex_init(&dev_priv->hw_mutex);
  397. mutex_init(&dev_priv->cmdbuf_mutex);
  398. mutex_init(&dev_priv->release_mutex);
  399. rwlock_init(&dev_priv->resource_lock);
  400. for (i = vmw_res_context; i < vmw_res_max; ++i) {
  401. idr_init(&dev_priv->res_idr[i]);
  402. INIT_LIST_HEAD(&dev_priv->res_lru[i]);
  403. }
  404. mutex_init(&dev_priv->init_mutex);
  405. init_waitqueue_head(&dev_priv->fence_queue);
  406. init_waitqueue_head(&dev_priv->fifo_queue);
  407. dev_priv->fence_queue_waiters = 0;
  408. atomic_set(&dev_priv->fifo_queue_waiters, 0);
  409. dev_priv->used_memory_size = 0;
  410. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  411. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  412. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  413. dev_priv->enable_fb = enable_fbdev;
  414. mutex_lock(&dev_priv->hw_mutex);
  415. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  416. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  417. if (svga_id != SVGA_ID_2) {
  418. ret = -ENOSYS;
  419. DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
  420. mutex_unlock(&dev_priv->hw_mutex);
  421. goto out_err0;
  422. }
  423. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  424. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  425. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  426. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  427. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  428. vmw_get_initial_size(dev_priv);
  429. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  430. dev_priv->max_gmr_descriptors =
  431. vmw_read(dev_priv,
  432. SVGA_REG_GMR_MAX_DESCRIPTOR_LENGTH);
  433. dev_priv->max_gmr_ids =
  434. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  435. }
  436. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  437. dev_priv->max_gmr_pages =
  438. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  439. dev_priv->memory_size =
  440. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  441. dev_priv->memory_size -= dev_priv->vram_size;
  442. } else {
  443. /*
  444. * An arbitrary limit of 512MiB on surface
  445. * memory. But all HWV8 hardware supports GMR2.
  446. */
  447. dev_priv->memory_size = 512*1024*1024;
  448. }
  449. mutex_unlock(&dev_priv->hw_mutex);
  450. vmw_print_capabilities(dev_priv->capabilities);
  451. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  452. DRM_INFO("Max GMR ids is %u\n",
  453. (unsigned)dev_priv->max_gmr_ids);
  454. DRM_INFO("Max GMR descriptors is %u\n",
  455. (unsigned)dev_priv->max_gmr_descriptors);
  456. }
  457. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  458. DRM_INFO("Max number of GMR pages is %u\n",
  459. (unsigned)dev_priv->max_gmr_pages);
  460. DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
  461. (unsigned)dev_priv->memory_size / 1024);
  462. }
  463. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  464. dev_priv->vram_start, dev_priv->vram_size / 1024);
  465. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  466. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  467. ret = vmw_ttm_global_init(dev_priv);
  468. if (unlikely(ret != 0))
  469. goto out_err0;
  470. vmw_master_init(&dev_priv->fbdev_master);
  471. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  472. dev_priv->active_master = &dev_priv->fbdev_master;
  473. ret = ttm_bo_device_init(&dev_priv->bdev,
  474. dev_priv->bo_global_ref.ref.object,
  475. &vmw_bo_driver, VMWGFX_FILE_PAGE_OFFSET,
  476. false);
  477. if (unlikely(ret != 0)) {
  478. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  479. goto out_err1;
  480. }
  481. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  482. (dev_priv->vram_size >> PAGE_SHIFT));
  483. if (unlikely(ret != 0)) {
  484. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  485. goto out_err2;
  486. }
  487. dev_priv->has_gmr = true;
  488. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  489. dev_priv->max_gmr_ids) != 0) {
  490. DRM_INFO("No GMR memory available. "
  491. "Graphics memory resources are very limited.\n");
  492. dev_priv->has_gmr = false;
  493. }
  494. dev_priv->mmio_mtrr = arch_phys_wc_add(dev_priv->mmio_start,
  495. dev_priv->mmio_size);
  496. dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
  497. dev_priv->mmio_size);
  498. if (unlikely(dev_priv->mmio_virt == NULL)) {
  499. ret = -ENOMEM;
  500. DRM_ERROR("Failed mapping MMIO.\n");
  501. goto out_err3;
  502. }
  503. /* Need mmio memory to check for fifo pitchlock cap. */
  504. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  505. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  506. !vmw_fifo_have_pitchlock(dev_priv)) {
  507. ret = -ENOSYS;
  508. DRM_ERROR("Hardware has no pitchlock\n");
  509. goto out_err4;
  510. }
  511. dev_priv->tdev = ttm_object_device_init
  512. (dev_priv->mem_global_ref.object, 12);
  513. if (unlikely(dev_priv->tdev == NULL)) {
  514. DRM_ERROR("Unable to initialize TTM object management.\n");
  515. ret = -ENOMEM;
  516. goto out_err4;
  517. }
  518. dev->dev_private = dev_priv;
  519. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  520. dev_priv->stealth = (ret != 0);
  521. if (dev_priv->stealth) {
  522. /**
  523. * Request at least the mmio PCI resource.
  524. */
  525. DRM_INFO("It appears like vesafb is loaded. "
  526. "Ignore above error if any.\n");
  527. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  528. if (unlikely(ret != 0)) {
  529. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  530. goto out_no_device;
  531. }
  532. }
  533. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  534. ret = drm_irq_install(dev);
  535. if (ret != 0) {
  536. DRM_ERROR("Failed installing irq: %d\n", ret);
  537. goto out_no_irq;
  538. }
  539. }
  540. dev_priv->fman = vmw_fence_manager_init(dev_priv);
  541. if (unlikely(dev_priv->fman == NULL)) {
  542. ret = -ENOMEM;
  543. goto out_no_fman;
  544. }
  545. vmw_kms_save_vga(dev_priv);
  546. /* Start kms and overlay systems, needs fifo. */
  547. ret = vmw_kms_init(dev_priv);
  548. if (unlikely(ret != 0))
  549. goto out_no_kms;
  550. vmw_overlay_init(dev_priv);
  551. if (dev_priv->enable_fb) {
  552. ret = vmw_3d_resource_inc(dev_priv, true);
  553. if (unlikely(ret != 0))
  554. goto out_no_fifo;
  555. vmw_fb_init(dev_priv);
  556. }
  557. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  558. register_pm_notifier(&dev_priv->pm_nb);
  559. return 0;
  560. out_no_fifo:
  561. vmw_overlay_close(dev_priv);
  562. vmw_kms_close(dev_priv);
  563. out_no_kms:
  564. vmw_kms_restore_vga(dev_priv);
  565. vmw_fence_manager_takedown(dev_priv->fman);
  566. out_no_fman:
  567. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  568. drm_irq_uninstall(dev_priv->dev);
  569. out_no_irq:
  570. if (dev_priv->stealth)
  571. pci_release_region(dev->pdev, 2);
  572. else
  573. pci_release_regions(dev->pdev);
  574. out_no_device:
  575. ttm_object_device_release(&dev_priv->tdev);
  576. out_err4:
  577. iounmap(dev_priv->mmio_virt);
  578. out_err3:
  579. arch_phys_wc_del(dev_priv->mmio_mtrr);
  580. if (dev_priv->has_gmr)
  581. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  582. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  583. out_err2:
  584. (void)ttm_bo_device_release(&dev_priv->bdev);
  585. out_err1:
  586. vmw_ttm_global_release(dev_priv);
  587. out_err0:
  588. for (i = vmw_res_context; i < vmw_res_max; ++i)
  589. idr_destroy(&dev_priv->res_idr[i]);
  590. kfree(dev_priv);
  591. return ret;
  592. }
  593. static int vmw_driver_unload(struct drm_device *dev)
  594. {
  595. struct vmw_private *dev_priv = vmw_priv(dev);
  596. enum vmw_res_type i;
  597. unregister_pm_notifier(&dev_priv->pm_nb);
  598. if (dev_priv->ctx.res_ht_initialized)
  599. drm_ht_remove(&dev_priv->ctx.res_ht);
  600. if (dev_priv->ctx.cmd_bounce)
  601. vfree(dev_priv->ctx.cmd_bounce);
  602. if (dev_priv->enable_fb) {
  603. vmw_fb_close(dev_priv);
  604. vmw_kms_restore_vga(dev_priv);
  605. vmw_3d_resource_dec(dev_priv, false);
  606. }
  607. vmw_kms_close(dev_priv);
  608. vmw_overlay_close(dev_priv);
  609. vmw_fence_manager_takedown(dev_priv->fman);
  610. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  611. drm_irq_uninstall(dev_priv->dev);
  612. if (dev_priv->stealth)
  613. pci_release_region(dev->pdev, 2);
  614. else
  615. pci_release_regions(dev->pdev);
  616. ttm_object_device_release(&dev_priv->tdev);
  617. iounmap(dev_priv->mmio_virt);
  618. arch_phys_wc_del(dev_priv->mmio_mtrr);
  619. if (dev_priv->has_gmr)
  620. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  621. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  622. (void)ttm_bo_device_release(&dev_priv->bdev);
  623. vmw_ttm_global_release(dev_priv);
  624. for (i = vmw_res_context; i < vmw_res_max; ++i)
  625. idr_destroy(&dev_priv->res_idr[i]);
  626. kfree(dev_priv);
  627. return 0;
  628. }
  629. static void vmw_preclose(struct drm_device *dev,
  630. struct drm_file *file_priv)
  631. {
  632. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  633. struct vmw_private *dev_priv = vmw_priv(dev);
  634. vmw_event_fence_fpriv_gone(dev_priv->fman, &vmw_fp->fence_events);
  635. }
  636. static void vmw_postclose(struct drm_device *dev,
  637. struct drm_file *file_priv)
  638. {
  639. struct vmw_fpriv *vmw_fp;
  640. vmw_fp = vmw_fpriv(file_priv);
  641. if (vmw_fp->locked_master) {
  642. struct vmw_master *vmaster =
  643. vmw_master(vmw_fp->locked_master);
  644. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  645. ttm_vt_unlock(&vmaster->lock);
  646. drm_master_put(&vmw_fp->locked_master);
  647. }
  648. ttm_object_file_release(&vmw_fp->tfile);
  649. kfree(vmw_fp);
  650. }
  651. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  652. {
  653. struct vmw_private *dev_priv = vmw_priv(dev);
  654. struct vmw_fpriv *vmw_fp;
  655. int ret = -ENOMEM;
  656. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  657. if (unlikely(vmw_fp == NULL))
  658. return ret;
  659. INIT_LIST_HEAD(&vmw_fp->fence_events);
  660. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  661. if (unlikely(vmw_fp->tfile == NULL))
  662. goto out_no_tfile;
  663. file_priv->driver_priv = vmw_fp;
  664. dev_priv->bdev.dev_mapping = dev->dev_mapping;
  665. return 0;
  666. out_no_tfile:
  667. kfree(vmw_fp);
  668. return ret;
  669. }
  670. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  671. unsigned long arg)
  672. {
  673. struct drm_file *file_priv = filp->private_data;
  674. struct drm_device *dev = file_priv->minor->dev;
  675. unsigned int nr = DRM_IOCTL_NR(cmd);
  676. /*
  677. * Do extra checking on driver private ioctls.
  678. */
  679. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  680. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  681. const struct drm_ioctl_desc *ioctl =
  682. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  683. if (unlikely(ioctl->cmd_drv != cmd)) {
  684. DRM_ERROR("Invalid command format, ioctl %d\n",
  685. nr - DRM_COMMAND_BASE);
  686. return -EINVAL;
  687. }
  688. }
  689. return drm_ioctl(filp, cmd, arg);
  690. }
  691. static void vmw_lastclose(struct drm_device *dev)
  692. {
  693. struct drm_crtc *crtc;
  694. struct drm_mode_set set;
  695. int ret;
  696. set.x = 0;
  697. set.y = 0;
  698. set.fb = NULL;
  699. set.mode = NULL;
  700. set.connectors = NULL;
  701. set.num_connectors = 0;
  702. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  703. set.crtc = crtc;
  704. ret = drm_mode_set_config_internal(&set);
  705. WARN_ON(ret != 0);
  706. }
  707. }
  708. static void vmw_master_init(struct vmw_master *vmaster)
  709. {
  710. ttm_lock_init(&vmaster->lock);
  711. INIT_LIST_HEAD(&vmaster->fb_surf);
  712. mutex_init(&vmaster->fb_surf_mutex);
  713. }
  714. static int vmw_master_create(struct drm_device *dev,
  715. struct drm_master *master)
  716. {
  717. struct vmw_master *vmaster;
  718. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  719. if (unlikely(vmaster == NULL))
  720. return -ENOMEM;
  721. vmw_master_init(vmaster);
  722. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  723. master->driver_priv = vmaster;
  724. return 0;
  725. }
  726. static void vmw_master_destroy(struct drm_device *dev,
  727. struct drm_master *master)
  728. {
  729. struct vmw_master *vmaster = vmw_master(master);
  730. master->driver_priv = NULL;
  731. kfree(vmaster);
  732. }
  733. static int vmw_master_set(struct drm_device *dev,
  734. struct drm_file *file_priv,
  735. bool from_open)
  736. {
  737. struct vmw_private *dev_priv = vmw_priv(dev);
  738. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  739. struct vmw_master *active = dev_priv->active_master;
  740. struct vmw_master *vmaster = vmw_master(file_priv->master);
  741. int ret = 0;
  742. if (!dev_priv->enable_fb) {
  743. ret = vmw_3d_resource_inc(dev_priv, true);
  744. if (unlikely(ret != 0))
  745. return ret;
  746. vmw_kms_save_vga(dev_priv);
  747. mutex_lock(&dev_priv->hw_mutex);
  748. vmw_write(dev_priv, SVGA_REG_TRACES, 0);
  749. mutex_unlock(&dev_priv->hw_mutex);
  750. }
  751. if (active) {
  752. BUG_ON(active != &dev_priv->fbdev_master);
  753. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  754. if (unlikely(ret != 0))
  755. goto out_no_active_lock;
  756. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  757. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  758. if (unlikely(ret != 0)) {
  759. DRM_ERROR("Unable to clean VRAM on "
  760. "master drop.\n");
  761. }
  762. dev_priv->active_master = NULL;
  763. }
  764. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  765. if (!from_open) {
  766. ttm_vt_unlock(&vmaster->lock);
  767. BUG_ON(vmw_fp->locked_master != file_priv->master);
  768. drm_master_put(&vmw_fp->locked_master);
  769. }
  770. dev_priv->active_master = vmaster;
  771. return 0;
  772. out_no_active_lock:
  773. if (!dev_priv->enable_fb) {
  774. vmw_kms_restore_vga(dev_priv);
  775. vmw_3d_resource_dec(dev_priv, true);
  776. mutex_lock(&dev_priv->hw_mutex);
  777. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  778. mutex_unlock(&dev_priv->hw_mutex);
  779. }
  780. return ret;
  781. }
  782. static void vmw_master_drop(struct drm_device *dev,
  783. struct drm_file *file_priv,
  784. bool from_release)
  785. {
  786. struct vmw_private *dev_priv = vmw_priv(dev);
  787. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  788. struct vmw_master *vmaster = vmw_master(file_priv->master);
  789. int ret;
  790. /**
  791. * Make sure the master doesn't disappear while we have
  792. * it locked.
  793. */
  794. vmw_fp->locked_master = drm_master_get(file_priv->master);
  795. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  796. if (unlikely((ret != 0))) {
  797. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  798. drm_master_put(&vmw_fp->locked_master);
  799. }
  800. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  801. vmw_execbuf_release_pinned_bo(dev_priv);
  802. if (!dev_priv->enable_fb) {
  803. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  804. if (unlikely(ret != 0))
  805. DRM_ERROR("Unable to clean VRAM on master drop.\n");
  806. vmw_kms_restore_vga(dev_priv);
  807. vmw_3d_resource_dec(dev_priv, true);
  808. mutex_lock(&dev_priv->hw_mutex);
  809. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  810. mutex_unlock(&dev_priv->hw_mutex);
  811. }
  812. dev_priv->active_master = &dev_priv->fbdev_master;
  813. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  814. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  815. if (dev_priv->enable_fb)
  816. vmw_fb_on(dev_priv);
  817. }
  818. static void vmw_remove(struct pci_dev *pdev)
  819. {
  820. struct drm_device *dev = pci_get_drvdata(pdev);
  821. drm_put_dev(dev);
  822. }
  823. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  824. void *ptr)
  825. {
  826. struct vmw_private *dev_priv =
  827. container_of(nb, struct vmw_private, pm_nb);
  828. struct vmw_master *vmaster = dev_priv->active_master;
  829. switch (val) {
  830. case PM_HIBERNATION_PREPARE:
  831. case PM_SUSPEND_PREPARE:
  832. ttm_suspend_lock(&vmaster->lock);
  833. /**
  834. * This empties VRAM and unbinds all GMR bindings.
  835. * Buffer contents is moved to swappable memory.
  836. */
  837. vmw_execbuf_release_pinned_bo(dev_priv);
  838. vmw_resource_evict_all(dev_priv);
  839. ttm_bo_swapout_all(&dev_priv->bdev);
  840. break;
  841. case PM_POST_HIBERNATION:
  842. case PM_POST_SUSPEND:
  843. case PM_POST_RESTORE:
  844. ttm_suspend_unlock(&vmaster->lock);
  845. break;
  846. case PM_RESTORE_PREPARE:
  847. break;
  848. default:
  849. break;
  850. }
  851. return 0;
  852. }
  853. /**
  854. * These might not be needed with the virtual SVGA device.
  855. */
  856. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  857. {
  858. struct drm_device *dev = pci_get_drvdata(pdev);
  859. struct vmw_private *dev_priv = vmw_priv(dev);
  860. if (dev_priv->num_3d_resources != 0) {
  861. DRM_INFO("Can't suspend or hibernate "
  862. "while 3D resources are active.\n");
  863. return -EBUSY;
  864. }
  865. pci_save_state(pdev);
  866. pci_disable_device(pdev);
  867. pci_set_power_state(pdev, PCI_D3hot);
  868. return 0;
  869. }
  870. static int vmw_pci_resume(struct pci_dev *pdev)
  871. {
  872. pci_set_power_state(pdev, PCI_D0);
  873. pci_restore_state(pdev);
  874. return pci_enable_device(pdev);
  875. }
  876. static int vmw_pm_suspend(struct device *kdev)
  877. {
  878. struct pci_dev *pdev = to_pci_dev(kdev);
  879. struct pm_message dummy;
  880. dummy.event = 0;
  881. return vmw_pci_suspend(pdev, dummy);
  882. }
  883. static int vmw_pm_resume(struct device *kdev)
  884. {
  885. struct pci_dev *pdev = to_pci_dev(kdev);
  886. return vmw_pci_resume(pdev);
  887. }
  888. static int vmw_pm_prepare(struct device *kdev)
  889. {
  890. struct pci_dev *pdev = to_pci_dev(kdev);
  891. struct drm_device *dev = pci_get_drvdata(pdev);
  892. struct vmw_private *dev_priv = vmw_priv(dev);
  893. /**
  894. * Release 3d reference held by fbdev and potentially
  895. * stop fifo.
  896. */
  897. dev_priv->suspended = true;
  898. if (dev_priv->enable_fb)
  899. vmw_3d_resource_dec(dev_priv, true);
  900. if (dev_priv->num_3d_resources != 0) {
  901. DRM_INFO("Can't suspend or hibernate "
  902. "while 3D resources are active.\n");
  903. if (dev_priv->enable_fb)
  904. vmw_3d_resource_inc(dev_priv, true);
  905. dev_priv->suspended = false;
  906. return -EBUSY;
  907. }
  908. return 0;
  909. }
  910. static void vmw_pm_complete(struct device *kdev)
  911. {
  912. struct pci_dev *pdev = to_pci_dev(kdev);
  913. struct drm_device *dev = pci_get_drvdata(pdev);
  914. struct vmw_private *dev_priv = vmw_priv(dev);
  915. mutex_lock(&dev_priv->hw_mutex);
  916. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  917. (void) vmw_read(dev_priv, SVGA_REG_ID);
  918. mutex_unlock(&dev_priv->hw_mutex);
  919. /**
  920. * Reclaim 3d reference held by fbdev and potentially
  921. * start fifo.
  922. */
  923. if (dev_priv->enable_fb)
  924. vmw_3d_resource_inc(dev_priv, false);
  925. dev_priv->suspended = false;
  926. }
  927. static const struct dev_pm_ops vmw_pm_ops = {
  928. .prepare = vmw_pm_prepare,
  929. .complete = vmw_pm_complete,
  930. .suspend = vmw_pm_suspend,
  931. .resume = vmw_pm_resume,
  932. };
  933. static const struct file_operations vmwgfx_driver_fops = {
  934. .owner = THIS_MODULE,
  935. .open = drm_open,
  936. .release = drm_release,
  937. .unlocked_ioctl = vmw_unlocked_ioctl,
  938. .mmap = vmw_mmap,
  939. .poll = vmw_fops_poll,
  940. .read = vmw_fops_read,
  941. #if defined(CONFIG_COMPAT)
  942. .compat_ioctl = drm_compat_ioctl,
  943. #endif
  944. .llseek = noop_llseek,
  945. };
  946. static struct drm_driver driver = {
  947. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  948. DRIVER_MODESET,
  949. .load = vmw_driver_load,
  950. .unload = vmw_driver_unload,
  951. .lastclose = vmw_lastclose,
  952. .irq_preinstall = vmw_irq_preinstall,
  953. .irq_postinstall = vmw_irq_postinstall,
  954. .irq_uninstall = vmw_irq_uninstall,
  955. .irq_handler = vmw_irq_handler,
  956. .get_vblank_counter = vmw_get_vblank_counter,
  957. .enable_vblank = vmw_enable_vblank,
  958. .disable_vblank = vmw_disable_vblank,
  959. .ioctls = vmw_ioctls,
  960. .num_ioctls = DRM_ARRAY_SIZE(vmw_ioctls),
  961. .master_create = vmw_master_create,
  962. .master_destroy = vmw_master_destroy,
  963. .master_set = vmw_master_set,
  964. .master_drop = vmw_master_drop,
  965. .open = vmw_driver_open,
  966. .preclose = vmw_preclose,
  967. .postclose = vmw_postclose,
  968. .dumb_create = vmw_dumb_create,
  969. .dumb_map_offset = vmw_dumb_map_offset,
  970. .dumb_destroy = vmw_dumb_destroy,
  971. .fops = &vmwgfx_driver_fops,
  972. .name = VMWGFX_DRIVER_NAME,
  973. .desc = VMWGFX_DRIVER_DESC,
  974. .date = VMWGFX_DRIVER_DATE,
  975. .major = VMWGFX_DRIVER_MAJOR,
  976. .minor = VMWGFX_DRIVER_MINOR,
  977. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  978. };
  979. static struct pci_driver vmw_pci_driver = {
  980. .name = VMWGFX_DRIVER_NAME,
  981. .id_table = vmw_pci_id_list,
  982. .probe = vmw_probe,
  983. .remove = vmw_remove,
  984. .driver = {
  985. .pm = &vmw_pm_ops
  986. }
  987. };
  988. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  989. {
  990. return drm_get_pci_dev(pdev, ent, &driver);
  991. }
  992. static int __init vmwgfx_init(void)
  993. {
  994. int ret;
  995. ret = drm_pci_init(&driver, &vmw_pci_driver);
  996. if (ret)
  997. DRM_ERROR("Failed initializing DRM.\n");
  998. return ret;
  999. }
  1000. static void __exit vmwgfx_exit(void)
  1001. {
  1002. drm_pci_exit(&driver, &vmw_pci_driver);
  1003. }
  1004. module_init(vmwgfx_init);
  1005. module_exit(vmwgfx_exit);
  1006. MODULE_AUTHOR("VMware Inc. and others");
  1007. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  1008. MODULE_LICENSE("GPL and additional rights");
  1009. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  1010. __stringify(VMWGFX_DRIVER_MINOR) "."
  1011. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  1012. "0");