atombios_encoders.c 86 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723
  1. /*
  2. * Copyright 2007-11 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include <linux/backlight.h>
  32. extern int atom_debug;
  33. static u8
  34. radeon_atom_get_backlight_level_from_reg(struct radeon_device *rdev)
  35. {
  36. u8 backlight_level;
  37. u32 bios_2_scratch;
  38. if (rdev->family >= CHIP_R600)
  39. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  40. else
  41. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  42. backlight_level = ((bios_2_scratch & ATOM_S2_CURRENT_BL_LEVEL_MASK) >>
  43. ATOM_S2_CURRENT_BL_LEVEL_SHIFT);
  44. return backlight_level;
  45. }
  46. static void
  47. radeon_atom_set_backlight_level_to_reg(struct radeon_device *rdev,
  48. u8 backlight_level)
  49. {
  50. u32 bios_2_scratch;
  51. if (rdev->family >= CHIP_R600)
  52. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  53. else
  54. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  55. bios_2_scratch &= ~ATOM_S2_CURRENT_BL_LEVEL_MASK;
  56. bios_2_scratch |= ((backlight_level << ATOM_S2_CURRENT_BL_LEVEL_SHIFT) &
  57. ATOM_S2_CURRENT_BL_LEVEL_MASK);
  58. if (rdev->family >= CHIP_R600)
  59. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  60. else
  61. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  62. }
  63. u8
  64. atombios_get_backlight_level(struct radeon_encoder *radeon_encoder)
  65. {
  66. struct drm_device *dev = radeon_encoder->base.dev;
  67. struct radeon_device *rdev = dev->dev_private;
  68. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  69. return 0;
  70. return radeon_atom_get_backlight_level_from_reg(rdev);
  71. }
  72. void
  73. atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
  74. {
  75. struct drm_encoder *encoder = &radeon_encoder->base;
  76. struct drm_device *dev = radeon_encoder->base.dev;
  77. struct radeon_device *rdev = dev->dev_private;
  78. struct radeon_encoder_atom_dig *dig;
  79. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  80. int index;
  81. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  82. return;
  83. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
  84. radeon_encoder->enc_priv) {
  85. dig = radeon_encoder->enc_priv;
  86. dig->backlight_level = level;
  87. radeon_atom_set_backlight_level_to_reg(rdev, dig->backlight_level);
  88. switch (radeon_encoder->encoder_id) {
  89. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  90. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  91. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  92. if (dig->backlight_level == 0) {
  93. args.ucAction = ATOM_LCD_BLOFF;
  94. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  95. } else {
  96. args.ucAction = ATOM_LCD_BL_BRIGHTNESS_CONTROL;
  97. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  98. args.ucAction = ATOM_LCD_BLON;
  99. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  100. }
  101. break;
  102. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  103. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  104. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  105. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  106. if (dig->backlight_level == 0)
  107. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  108. else {
  109. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL, 0, 0);
  110. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  111. }
  112. break;
  113. default:
  114. break;
  115. }
  116. }
  117. }
  118. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  119. static u8 radeon_atom_bl_level(struct backlight_device *bd)
  120. {
  121. u8 level;
  122. /* Convert brightness to hardware level */
  123. if (bd->props.brightness < 0)
  124. level = 0;
  125. else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
  126. level = RADEON_MAX_BL_LEVEL;
  127. else
  128. level = bd->props.brightness;
  129. return level;
  130. }
  131. static int radeon_atom_backlight_update_status(struct backlight_device *bd)
  132. {
  133. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  134. struct radeon_encoder *radeon_encoder = pdata->encoder;
  135. atombios_set_backlight_level(radeon_encoder, radeon_atom_bl_level(bd));
  136. return 0;
  137. }
  138. static int radeon_atom_backlight_get_brightness(struct backlight_device *bd)
  139. {
  140. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  141. struct radeon_encoder *radeon_encoder = pdata->encoder;
  142. struct drm_device *dev = radeon_encoder->base.dev;
  143. struct radeon_device *rdev = dev->dev_private;
  144. return radeon_atom_get_backlight_level_from_reg(rdev);
  145. }
  146. static const struct backlight_ops radeon_atom_backlight_ops = {
  147. .get_brightness = radeon_atom_backlight_get_brightness,
  148. .update_status = radeon_atom_backlight_update_status,
  149. };
  150. void radeon_atom_backlight_init(struct radeon_encoder *radeon_encoder,
  151. struct drm_connector *drm_connector)
  152. {
  153. struct drm_device *dev = radeon_encoder->base.dev;
  154. struct radeon_device *rdev = dev->dev_private;
  155. struct backlight_device *bd;
  156. struct backlight_properties props;
  157. struct radeon_backlight_privdata *pdata;
  158. struct radeon_encoder_atom_dig *dig;
  159. u8 backlight_level;
  160. char bl_name[16];
  161. /* Mac laptops with multiple GPUs use the gmux driver for backlight
  162. * so don't register a backlight device
  163. */
  164. if ((rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
  165. (rdev->pdev->device == 0x6741))
  166. return;
  167. if (!radeon_encoder->enc_priv)
  168. return;
  169. if (!rdev->is_atom_bios)
  170. return;
  171. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  172. return;
  173. pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
  174. if (!pdata) {
  175. DRM_ERROR("Memory allocation failed\n");
  176. goto error;
  177. }
  178. memset(&props, 0, sizeof(props));
  179. props.max_brightness = RADEON_MAX_BL_LEVEL;
  180. props.type = BACKLIGHT_RAW;
  181. snprintf(bl_name, sizeof(bl_name),
  182. "radeon_bl%d", dev->primary->index);
  183. bd = backlight_device_register(bl_name, &drm_connector->kdev,
  184. pdata, &radeon_atom_backlight_ops, &props);
  185. if (IS_ERR(bd)) {
  186. DRM_ERROR("Backlight registration failed\n");
  187. goto error;
  188. }
  189. pdata->encoder = radeon_encoder;
  190. backlight_level = radeon_atom_get_backlight_level_from_reg(rdev);
  191. dig = radeon_encoder->enc_priv;
  192. dig->bl_dev = bd;
  193. bd->props.brightness = radeon_atom_backlight_get_brightness(bd);
  194. bd->props.power = FB_BLANK_UNBLANK;
  195. backlight_update_status(bd);
  196. DRM_INFO("radeon atom DIG backlight initialized\n");
  197. return;
  198. error:
  199. kfree(pdata);
  200. return;
  201. }
  202. static void radeon_atom_backlight_exit(struct radeon_encoder *radeon_encoder)
  203. {
  204. struct drm_device *dev = radeon_encoder->base.dev;
  205. struct radeon_device *rdev = dev->dev_private;
  206. struct backlight_device *bd = NULL;
  207. struct radeon_encoder_atom_dig *dig;
  208. if (!radeon_encoder->enc_priv)
  209. return;
  210. if (!rdev->is_atom_bios)
  211. return;
  212. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  213. return;
  214. dig = radeon_encoder->enc_priv;
  215. bd = dig->bl_dev;
  216. dig->bl_dev = NULL;
  217. if (bd) {
  218. struct radeon_legacy_backlight_privdata *pdata;
  219. pdata = bl_get_data(bd);
  220. backlight_device_unregister(bd);
  221. kfree(pdata);
  222. DRM_INFO("radeon atom LVDS backlight unloaded\n");
  223. }
  224. }
  225. #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
  226. void radeon_atom_backlight_init(struct radeon_encoder *encoder)
  227. {
  228. }
  229. static void radeon_atom_backlight_exit(struct radeon_encoder *encoder)
  230. {
  231. }
  232. #endif
  233. /* evil but including atombios.h is much worse */
  234. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  235. struct drm_display_mode *mode);
  236. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  237. {
  238. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  239. switch (radeon_encoder->encoder_id) {
  240. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  241. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  242. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  243. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  244. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  245. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  246. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  247. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  248. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  249. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  250. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  251. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  252. return true;
  253. default:
  254. return false;
  255. }
  256. }
  257. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  258. const struct drm_display_mode *mode,
  259. struct drm_display_mode *adjusted_mode)
  260. {
  261. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  262. struct drm_device *dev = encoder->dev;
  263. struct radeon_device *rdev = dev->dev_private;
  264. /* set the active encoder to connector routing */
  265. radeon_encoder_set_active_device(encoder);
  266. drm_mode_set_crtcinfo(adjusted_mode, 0);
  267. /* hw bug */
  268. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  269. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  270. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  271. /* get the native mode for LVDS */
  272. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  273. radeon_panel_mode_fixup(encoder, adjusted_mode);
  274. /* get the native mode for TV */
  275. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  276. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  277. if (tv_dac) {
  278. if (tv_dac->tv_std == TV_STD_NTSC ||
  279. tv_dac->tv_std == TV_STD_NTSC_J ||
  280. tv_dac->tv_std == TV_STD_PAL_M)
  281. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  282. else
  283. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  284. }
  285. }
  286. if (ASIC_IS_DCE3(rdev) &&
  287. ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  288. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
  289. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  290. radeon_dp_set_link_config(connector, adjusted_mode);
  291. }
  292. return true;
  293. }
  294. static void
  295. atombios_dac_setup(struct drm_encoder *encoder, int action)
  296. {
  297. struct drm_device *dev = encoder->dev;
  298. struct radeon_device *rdev = dev->dev_private;
  299. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  300. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  301. int index = 0;
  302. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  303. memset(&args, 0, sizeof(args));
  304. switch (radeon_encoder->encoder_id) {
  305. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  306. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  307. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  308. break;
  309. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  310. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  311. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  312. break;
  313. }
  314. args.ucAction = action;
  315. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  316. args.ucDacStandard = ATOM_DAC1_PS2;
  317. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  318. args.ucDacStandard = ATOM_DAC1_CV;
  319. else {
  320. switch (dac_info->tv_std) {
  321. case TV_STD_PAL:
  322. case TV_STD_PAL_M:
  323. case TV_STD_SCART_PAL:
  324. case TV_STD_SECAM:
  325. case TV_STD_PAL_CN:
  326. args.ucDacStandard = ATOM_DAC1_PAL;
  327. break;
  328. case TV_STD_NTSC:
  329. case TV_STD_NTSC_J:
  330. case TV_STD_PAL_60:
  331. default:
  332. args.ucDacStandard = ATOM_DAC1_NTSC;
  333. break;
  334. }
  335. }
  336. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  337. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  338. }
  339. static void
  340. atombios_tv_setup(struct drm_encoder *encoder, int action)
  341. {
  342. struct drm_device *dev = encoder->dev;
  343. struct radeon_device *rdev = dev->dev_private;
  344. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  345. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  346. int index = 0;
  347. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  348. memset(&args, 0, sizeof(args));
  349. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  350. args.sTVEncoder.ucAction = action;
  351. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  352. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  353. else {
  354. switch (dac_info->tv_std) {
  355. case TV_STD_NTSC:
  356. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  357. break;
  358. case TV_STD_PAL:
  359. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  360. break;
  361. case TV_STD_PAL_M:
  362. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  363. break;
  364. case TV_STD_PAL_60:
  365. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  366. break;
  367. case TV_STD_NTSC_J:
  368. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  369. break;
  370. case TV_STD_SCART_PAL:
  371. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  372. break;
  373. case TV_STD_SECAM:
  374. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  375. break;
  376. case TV_STD_PAL_CN:
  377. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  378. break;
  379. default:
  380. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  381. break;
  382. }
  383. }
  384. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  385. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  386. }
  387. static u8 radeon_atom_get_bpc(struct drm_encoder *encoder)
  388. {
  389. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  390. int bpc = 8;
  391. if (connector)
  392. bpc = radeon_get_monitor_bpc(connector);
  393. switch (bpc) {
  394. case 0:
  395. return PANEL_BPC_UNDEFINE;
  396. case 6:
  397. return PANEL_6BIT_PER_COLOR;
  398. case 8:
  399. default:
  400. return PANEL_8BIT_PER_COLOR;
  401. case 10:
  402. return PANEL_10BIT_PER_COLOR;
  403. case 12:
  404. return PANEL_12BIT_PER_COLOR;
  405. case 16:
  406. return PANEL_16BIT_PER_COLOR;
  407. }
  408. }
  409. union dvo_encoder_control {
  410. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  411. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  412. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  413. DVO_ENCODER_CONTROL_PS_ALLOCATION_V1_4 dvo_v4;
  414. };
  415. void
  416. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  417. {
  418. struct drm_device *dev = encoder->dev;
  419. struct radeon_device *rdev = dev->dev_private;
  420. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  421. union dvo_encoder_control args;
  422. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  423. uint8_t frev, crev;
  424. memset(&args, 0, sizeof(args));
  425. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  426. return;
  427. /* some R4xx chips have the wrong frev */
  428. if (rdev->family <= CHIP_RV410)
  429. frev = 1;
  430. switch (frev) {
  431. case 1:
  432. switch (crev) {
  433. case 1:
  434. /* R4xx, R5xx */
  435. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  436. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  437. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  438. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  439. break;
  440. case 2:
  441. /* RS600/690/740 */
  442. args.dvo.sDVOEncoder.ucAction = action;
  443. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  444. /* DFP1, CRT1, TV1 depending on the type of port */
  445. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  446. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  447. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  448. break;
  449. case 3:
  450. /* R6xx */
  451. args.dvo_v3.ucAction = action;
  452. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  453. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  454. break;
  455. case 4:
  456. /* DCE8 */
  457. args.dvo_v4.ucAction = action;
  458. args.dvo_v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  459. args.dvo_v4.ucDVOConfig = 0; /* XXX */
  460. args.dvo_v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
  461. break;
  462. default:
  463. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  464. break;
  465. }
  466. break;
  467. default:
  468. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  469. break;
  470. }
  471. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  472. }
  473. union lvds_encoder_control {
  474. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  475. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  476. };
  477. void
  478. atombios_digital_setup(struct drm_encoder *encoder, int action)
  479. {
  480. struct drm_device *dev = encoder->dev;
  481. struct radeon_device *rdev = dev->dev_private;
  482. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  483. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  484. union lvds_encoder_control args;
  485. int index = 0;
  486. int hdmi_detected = 0;
  487. uint8_t frev, crev;
  488. if (!dig)
  489. return;
  490. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  491. hdmi_detected = 1;
  492. memset(&args, 0, sizeof(args));
  493. switch (radeon_encoder->encoder_id) {
  494. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  495. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  496. break;
  497. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  498. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  499. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  500. break;
  501. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  502. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  503. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  504. else
  505. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  506. break;
  507. }
  508. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  509. return;
  510. switch (frev) {
  511. case 1:
  512. case 2:
  513. switch (crev) {
  514. case 1:
  515. args.v1.ucMisc = 0;
  516. args.v1.ucAction = action;
  517. if (hdmi_detected)
  518. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  519. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  520. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  521. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  522. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  523. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  524. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  525. } else {
  526. if (dig->linkb)
  527. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  528. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  529. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  530. /*if (pScrn->rgbBits == 8) */
  531. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  532. }
  533. break;
  534. case 2:
  535. case 3:
  536. args.v2.ucMisc = 0;
  537. args.v2.ucAction = action;
  538. if (crev == 3) {
  539. if (dig->coherent_mode)
  540. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  541. }
  542. if (hdmi_detected)
  543. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  544. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  545. args.v2.ucTruncate = 0;
  546. args.v2.ucSpatial = 0;
  547. args.v2.ucTemporal = 0;
  548. args.v2.ucFRC = 0;
  549. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  550. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  551. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  552. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  553. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  554. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  555. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  556. }
  557. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  558. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  559. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  560. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  561. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  562. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  563. }
  564. } else {
  565. if (dig->linkb)
  566. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  567. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  568. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  569. }
  570. break;
  571. default:
  572. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  573. break;
  574. }
  575. break;
  576. default:
  577. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  578. break;
  579. }
  580. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  581. }
  582. int
  583. atombios_get_encoder_mode(struct drm_encoder *encoder)
  584. {
  585. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  586. struct drm_connector *connector;
  587. struct radeon_connector *radeon_connector;
  588. struct radeon_connector_atom_dig *dig_connector;
  589. /* dp bridges are always DP */
  590. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
  591. return ATOM_ENCODER_MODE_DP;
  592. /* DVO is always DVO */
  593. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DVO1) ||
  594. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1))
  595. return ATOM_ENCODER_MODE_DVO;
  596. connector = radeon_get_connector_for_encoder(encoder);
  597. /* if we don't have an active device yet, just use one of
  598. * the connectors tied to the encoder.
  599. */
  600. if (!connector)
  601. connector = radeon_get_connector_for_encoder_init(encoder);
  602. radeon_connector = to_radeon_connector(connector);
  603. switch (connector->connector_type) {
  604. case DRM_MODE_CONNECTOR_DVII:
  605. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  606. if (radeon_audio != 0) {
  607. if (radeon_connector->use_digital &&
  608. (radeon_connector->audio == RADEON_AUDIO_ENABLE))
  609. return ATOM_ENCODER_MODE_HDMI;
  610. else if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  611. (radeon_connector->audio == RADEON_AUDIO_AUTO))
  612. return ATOM_ENCODER_MODE_HDMI;
  613. else if (radeon_connector->use_digital)
  614. return ATOM_ENCODER_MODE_DVI;
  615. else
  616. return ATOM_ENCODER_MODE_CRT;
  617. } else if (radeon_connector->use_digital) {
  618. return ATOM_ENCODER_MODE_DVI;
  619. } else {
  620. return ATOM_ENCODER_MODE_CRT;
  621. }
  622. break;
  623. case DRM_MODE_CONNECTOR_DVID:
  624. case DRM_MODE_CONNECTOR_HDMIA:
  625. default:
  626. if (radeon_audio != 0) {
  627. if (radeon_connector->audio == RADEON_AUDIO_ENABLE)
  628. return ATOM_ENCODER_MODE_HDMI;
  629. else if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  630. (radeon_connector->audio == RADEON_AUDIO_AUTO))
  631. return ATOM_ENCODER_MODE_HDMI;
  632. else
  633. return ATOM_ENCODER_MODE_DVI;
  634. } else {
  635. return ATOM_ENCODER_MODE_DVI;
  636. }
  637. break;
  638. case DRM_MODE_CONNECTOR_LVDS:
  639. return ATOM_ENCODER_MODE_LVDS;
  640. break;
  641. case DRM_MODE_CONNECTOR_DisplayPort:
  642. dig_connector = radeon_connector->con_priv;
  643. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  644. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  645. return ATOM_ENCODER_MODE_DP;
  646. } else if (radeon_audio != 0) {
  647. if (radeon_connector->audio == RADEON_AUDIO_ENABLE)
  648. return ATOM_ENCODER_MODE_HDMI;
  649. else if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  650. (radeon_connector->audio == RADEON_AUDIO_AUTO))
  651. return ATOM_ENCODER_MODE_HDMI;
  652. else
  653. return ATOM_ENCODER_MODE_DVI;
  654. } else {
  655. return ATOM_ENCODER_MODE_DVI;
  656. }
  657. break;
  658. case DRM_MODE_CONNECTOR_eDP:
  659. return ATOM_ENCODER_MODE_DP;
  660. case DRM_MODE_CONNECTOR_DVIA:
  661. case DRM_MODE_CONNECTOR_VGA:
  662. return ATOM_ENCODER_MODE_CRT;
  663. break;
  664. case DRM_MODE_CONNECTOR_Composite:
  665. case DRM_MODE_CONNECTOR_SVIDEO:
  666. case DRM_MODE_CONNECTOR_9PinDIN:
  667. /* fix me */
  668. return ATOM_ENCODER_MODE_TV;
  669. /*return ATOM_ENCODER_MODE_CV;*/
  670. break;
  671. }
  672. }
  673. /*
  674. * DIG Encoder/Transmitter Setup
  675. *
  676. * DCE 3.0/3.1
  677. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  678. * Supports up to 3 digital outputs
  679. * - 2 DIG encoder blocks.
  680. * DIG1 can drive UNIPHY link A or link B
  681. * DIG2 can drive UNIPHY link B or LVTMA
  682. *
  683. * DCE 3.2
  684. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  685. * Supports up to 5 digital outputs
  686. * - 2 DIG encoder blocks.
  687. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  688. *
  689. * DCE 4.0/5.0/6.0
  690. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  691. * Supports up to 6 digital outputs
  692. * - 6 DIG encoder blocks.
  693. * - DIG to PHY mapping is hardcoded
  694. * DIG1 drives UNIPHY0 link A, A+B
  695. * DIG2 drives UNIPHY0 link B
  696. * DIG3 drives UNIPHY1 link A, A+B
  697. * DIG4 drives UNIPHY1 link B
  698. * DIG5 drives UNIPHY2 link A, A+B
  699. * DIG6 drives UNIPHY2 link B
  700. *
  701. * DCE 4.1
  702. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  703. * Supports up to 6 digital outputs
  704. * - 2 DIG encoder blocks.
  705. * llano
  706. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  707. * ontario
  708. * DIG1 drives UNIPHY0/1/2 link A
  709. * DIG2 drives UNIPHY0/1/2 link B
  710. *
  711. * Routing
  712. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  713. * Examples:
  714. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  715. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  716. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  717. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  718. */
  719. union dig_encoder_control {
  720. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  721. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  722. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  723. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  724. };
  725. void
  726. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  727. {
  728. struct drm_device *dev = encoder->dev;
  729. struct radeon_device *rdev = dev->dev_private;
  730. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  731. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  732. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  733. union dig_encoder_control args;
  734. int index = 0;
  735. uint8_t frev, crev;
  736. int dp_clock = 0;
  737. int dp_lane_count = 0;
  738. int hpd_id = RADEON_HPD_NONE;
  739. if (connector) {
  740. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  741. struct radeon_connector_atom_dig *dig_connector =
  742. radeon_connector->con_priv;
  743. dp_clock = dig_connector->dp_clock;
  744. dp_lane_count = dig_connector->dp_lane_count;
  745. hpd_id = radeon_connector->hpd.hpd;
  746. }
  747. /* no dig encoder assigned */
  748. if (dig->dig_encoder == -1)
  749. return;
  750. memset(&args, 0, sizeof(args));
  751. if (ASIC_IS_DCE4(rdev))
  752. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  753. else {
  754. if (dig->dig_encoder)
  755. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  756. else
  757. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  758. }
  759. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  760. return;
  761. switch (frev) {
  762. case 1:
  763. switch (crev) {
  764. case 1:
  765. args.v1.ucAction = action;
  766. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  767. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  768. args.v3.ucPanelMode = panel_mode;
  769. else
  770. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  771. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  772. args.v1.ucLaneNum = dp_lane_count;
  773. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  774. args.v1.ucLaneNum = 8;
  775. else
  776. args.v1.ucLaneNum = 4;
  777. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  778. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  779. switch (radeon_encoder->encoder_id) {
  780. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  781. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  782. break;
  783. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  784. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  785. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  786. break;
  787. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  788. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  789. break;
  790. }
  791. if (dig->linkb)
  792. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  793. else
  794. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  795. break;
  796. case 2:
  797. case 3:
  798. args.v3.ucAction = action;
  799. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  800. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  801. args.v3.ucPanelMode = panel_mode;
  802. else
  803. args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
  804. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode))
  805. args.v3.ucLaneNum = dp_lane_count;
  806. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  807. args.v3.ucLaneNum = 8;
  808. else
  809. args.v3.ucLaneNum = 4;
  810. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode) && (dp_clock == 270000))
  811. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  812. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  813. args.v3.ucBitPerColor = radeon_atom_get_bpc(encoder);
  814. break;
  815. case 4:
  816. args.v4.ucAction = action;
  817. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  818. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  819. args.v4.ucPanelMode = panel_mode;
  820. else
  821. args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
  822. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode))
  823. args.v4.ucLaneNum = dp_lane_count;
  824. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  825. args.v4.ucLaneNum = 8;
  826. else
  827. args.v4.ucLaneNum = 4;
  828. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode)) {
  829. if (dp_clock == 540000)
  830. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  831. else if (dp_clock == 324000)
  832. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_3_24GHZ;
  833. else if (dp_clock == 270000)
  834. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  835. else
  836. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_1_62GHZ;
  837. }
  838. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  839. args.v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
  840. if (hpd_id == RADEON_HPD_NONE)
  841. args.v4.ucHPD_ID = 0;
  842. else
  843. args.v4.ucHPD_ID = hpd_id + 1;
  844. break;
  845. default:
  846. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  847. break;
  848. }
  849. break;
  850. default:
  851. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  852. break;
  853. }
  854. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  855. }
  856. union dig_transmitter_control {
  857. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  858. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  859. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  860. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  861. DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
  862. };
  863. void
  864. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  865. {
  866. struct drm_device *dev = encoder->dev;
  867. struct radeon_device *rdev = dev->dev_private;
  868. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  869. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  870. struct drm_connector *connector;
  871. union dig_transmitter_control args;
  872. int index = 0;
  873. uint8_t frev, crev;
  874. bool is_dp = false;
  875. int pll_id = 0;
  876. int dp_clock = 0;
  877. int dp_lane_count = 0;
  878. int connector_object_id = 0;
  879. int igp_lane_info = 0;
  880. int dig_encoder = dig->dig_encoder;
  881. int hpd_id = RADEON_HPD_NONE;
  882. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  883. connector = radeon_get_connector_for_encoder_init(encoder);
  884. /* just needed to avoid bailing in the encoder check. the encoder
  885. * isn't used for init
  886. */
  887. dig_encoder = 0;
  888. } else
  889. connector = radeon_get_connector_for_encoder(encoder);
  890. if (connector) {
  891. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  892. struct radeon_connector_atom_dig *dig_connector =
  893. radeon_connector->con_priv;
  894. hpd_id = radeon_connector->hpd.hpd;
  895. dp_clock = dig_connector->dp_clock;
  896. dp_lane_count = dig_connector->dp_lane_count;
  897. connector_object_id =
  898. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  899. igp_lane_info = dig_connector->igp_lane_info;
  900. }
  901. if (encoder->crtc) {
  902. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  903. pll_id = radeon_crtc->pll_id;
  904. }
  905. /* no dig encoder assigned */
  906. if (dig_encoder == -1)
  907. return;
  908. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
  909. is_dp = true;
  910. memset(&args, 0, sizeof(args));
  911. switch (radeon_encoder->encoder_id) {
  912. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  913. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  914. break;
  915. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  916. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  917. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  918. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  919. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  920. break;
  921. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  922. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  923. break;
  924. }
  925. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  926. return;
  927. switch (frev) {
  928. case 1:
  929. switch (crev) {
  930. case 1:
  931. args.v1.ucAction = action;
  932. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  933. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  934. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  935. args.v1.asMode.ucLaneSel = lane_num;
  936. args.v1.asMode.ucLaneSet = lane_set;
  937. } else {
  938. if (is_dp)
  939. args.v1.usPixelClock = cpu_to_le16(dp_clock / 10);
  940. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  941. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  942. else
  943. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  944. }
  945. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  946. if (dig_encoder)
  947. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  948. else
  949. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  950. if ((rdev->flags & RADEON_IS_IGP) &&
  951. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  952. if (is_dp ||
  953. !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
  954. if (igp_lane_info & 0x1)
  955. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  956. else if (igp_lane_info & 0x2)
  957. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  958. else if (igp_lane_info & 0x4)
  959. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  960. else if (igp_lane_info & 0x8)
  961. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  962. } else {
  963. if (igp_lane_info & 0x3)
  964. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  965. else if (igp_lane_info & 0xc)
  966. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  967. }
  968. }
  969. if (dig->linkb)
  970. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  971. else
  972. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  973. if (is_dp)
  974. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  975. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  976. if (dig->coherent_mode)
  977. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  978. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  979. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  980. }
  981. break;
  982. case 2:
  983. args.v2.ucAction = action;
  984. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  985. args.v2.usInitInfo = cpu_to_le16(connector_object_id);
  986. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  987. args.v2.asMode.ucLaneSel = lane_num;
  988. args.v2.asMode.ucLaneSet = lane_set;
  989. } else {
  990. if (is_dp)
  991. args.v2.usPixelClock = cpu_to_le16(dp_clock / 10);
  992. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  993. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  994. else
  995. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  996. }
  997. args.v2.acConfig.ucEncoderSel = dig_encoder;
  998. if (dig->linkb)
  999. args.v2.acConfig.ucLinkSel = 1;
  1000. switch (radeon_encoder->encoder_id) {
  1001. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1002. args.v2.acConfig.ucTransmitterSel = 0;
  1003. break;
  1004. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1005. args.v2.acConfig.ucTransmitterSel = 1;
  1006. break;
  1007. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1008. args.v2.acConfig.ucTransmitterSel = 2;
  1009. break;
  1010. }
  1011. if (is_dp) {
  1012. args.v2.acConfig.fCoherentMode = 1;
  1013. args.v2.acConfig.fDPConnector = 1;
  1014. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1015. if (dig->coherent_mode)
  1016. args.v2.acConfig.fCoherentMode = 1;
  1017. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1018. args.v2.acConfig.fDualLinkConnector = 1;
  1019. }
  1020. break;
  1021. case 3:
  1022. args.v3.ucAction = action;
  1023. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1024. args.v3.usInitInfo = cpu_to_le16(connector_object_id);
  1025. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1026. args.v3.asMode.ucLaneSel = lane_num;
  1027. args.v3.asMode.ucLaneSet = lane_set;
  1028. } else {
  1029. if (is_dp)
  1030. args.v3.usPixelClock = cpu_to_le16(dp_clock / 10);
  1031. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1032. args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1033. else
  1034. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1035. }
  1036. if (is_dp)
  1037. args.v3.ucLaneNum = dp_lane_count;
  1038. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1039. args.v3.ucLaneNum = 8;
  1040. else
  1041. args.v3.ucLaneNum = 4;
  1042. if (dig->linkb)
  1043. args.v3.acConfig.ucLinkSel = 1;
  1044. if (dig_encoder & 1)
  1045. args.v3.acConfig.ucEncoderSel = 1;
  1046. /* Select the PLL for the PHY
  1047. * DP PHY should be clocked from external src if there is
  1048. * one.
  1049. */
  1050. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  1051. if (is_dp && rdev->clock.dp_extclk)
  1052. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  1053. else
  1054. args.v3.acConfig.ucRefClkSource = pll_id;
  1055. switch (radeon_encoder->encoder_id) {
  1056. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1057. args.v3.acConfig.ucTransmitterSel = 0;
  1058. break;
  1059. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1060. args.v3.acConfig.ucTransmitterSel = 1;
  1061. break;
  1062. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1063. args.v3.acConfig.ucTransmitterSel = 2;
  1064. break;
  1065. }
  1066. if (is_dp)
  1067. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1068. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1069. if (dig->coherent_mode)
  1070. args.v3.acConfig.fCoherentMode = 1;
  1071. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1072. args.v3.acConfig.fDualLinkConnector = 1;
  1073. }
  1074. break;
  1075. case 4:
  1076. args.v4.ucAction = action;
  1077. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1078. args.v4.usInitInfo = cpu_to_le16(connector_object_id);
  1079. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1080. args.v4.asMode.ucLaneSel = lane_num;
  1081. args.v4.asMode.ucLaneSet = lane_set;
  1082. } else {
  1083. if (is_dp)
  1084. args.v4.usPixelClock = cpu_to_le16(dp_clock / 10);
  1085. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1086. args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1087. else
  1088. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1089. }
  1090. if (is_dp)
  1091. args.v4.ucLaneNum = dp_lane_count;
  1092. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1093. args.v4.ucLaneNum = 8;
  1094. else
  1095. args.v4.ucLaneNum = 4;
  1096. if (dig->linkb)
  1097. args.v4.acConfig.ucLinkSel = 1;
  1098. if (dig_encoder & 1)
  1099. args.v4.acConfig.ucEncoderSel = 1;
  1100. /* Select the PLL for the PHY
  1101. * DP PHY should be clocked from external src if there is
  1102. * one.
  1103. */
  1104. /* On DCE5 DCPLL usually generates the DP ref clock */
  1105. if (is_dp) {
  1106. if (rdev->clock.dp_extclk)
  1107. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  1108. else
  1109. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  1110. } else
  1111. args.v4.acConfig.ucRefClkSource = pll_id;
  1112. switch (radeon_encoder->encoder_id) {
  1113. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1114. args.v4.acConfig.ucTransmitterSel = 0;
  1115. break;
  1116. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1117. args.v4.acConfig.ucTransmitterSel = 1;
  1118. break;
  1119. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1120. args.v4.acConfig.ucTransmitterSel = 2;
  1121. break;
  1122. }
  1123. if (is_dp)
  1124. args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1125. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1126. if (dig->coherent_mode)
  1127. args.v4.acConfig.fCoherentMode = 1;
  1128. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1129. args.v4.acConfig.fDualLinkConnector = 1;
  1130. }
  1131. break;
  1132. case 5:
  1133. args.v5.ucAction = action;
  1134. if (is_dp)
  1135. args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
  1136. else
  1137. args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1138. switch (radeon_encoder->encoder_id) {
  1139. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1140. if (dig->linkb)
  1141. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
  1142. else
  1143. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
  1144. break;
  1145. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1146. if (dig->linkb)
  1147. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
  1148. else
  1149. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
  1150. break;
  1151. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1152. if (dig->linkb)
  1153. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
  1154. else
  1155. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
  1156. break;
  1157. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1158. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYG;
  1159. break;
  1160. }
  1161. if (is_dp)
  1162. args.v5.ucLaneNum = dp_lane_count;
  1163. else if (radeon_encoder->pixel_clock > 165000)
  1164. args.v5.ucLaneNum = 8;
  1165. else
  1166. args.v5.ucLaneNum = 4;
  1167. args.v5.ucConnObjId = connector_object_id;
  1168. args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
  1169. if (is_dp && rdev->clock.dp_extclk)
  1170. args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
  1171. else
  1172. args.v5.asConfig.ucPhyClkSrcId = pll_id;
  1173. if (is_dp)
  1174. args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
  1175. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1176. if (dig->coherent_mode)
  1177. args.v5.asConfig.ucCoherentMode = 1;
  1178. }
  1179. if (hpd_id == RADEON_HPD_NONE)
  1180. args.v5.asConfig.ucHPDSel = 0;
  1181. else
  1182. args.v5.asConfig.ucHPDSel = hpd_id + 1;
  1183. args.v5.ucDigEncoderSel = 1 << dig_encoder;
  1184. args.v5.ucDPLaneSet = lane_set;
  1185. break;
  1186. default:
  1187. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1188. break;
  1189. }
  1190. break;
  1191. default:
  1192. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1193. break;
  1194. }
  1195. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1196. }
  1197. bool
  1198. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  1199. {
  1200. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1201. struct drm_device *dev = radeon_connector->base.dev;
  1202. struct radeon_device *rdev = dev->dev_private;
  1203. union dig_transmitter_control args;
  1204. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  1205. uint8_t frev, crev;
  1206. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  1207. goto done;
  1208. if (!ASIC_IS_DCE4(rdev))
  1209. goto done;
  1210. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  1211. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  1212. goto done;
  1213. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1214. goto done;
  1215. memset(&args, 0, sizeof(args));
  1216. args.v1.ucAction = action;
  1217. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1218. /* wait for the panel to power up */
  1219. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  1220. int i;
  1221. for (i = 0; i < 300; i++) {
  1222. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  1223. return true;
  1224. mdelay(1);
  1225. }
  1226. return false;
  1227. }
  1228. done:
  1229. return true;
  1230. }
  1231. union external_encoder_control {
  1232. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  1233. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  1234. };
  1235. static void
  1236. atombios_external_encoder_setup(struct drm_encoder *encoder,
  1237. struct drm_encoder *ext_encoder,
  1238. int action)
  1239. {
  1240. struct drm_device *dev = encoder->dev;
  1241. struct radeon_device *rdev = dev->dev_private;
  1242. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1243. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  1244. union external_encoder_control args;
  1245. struct drm_connector *connector;
  1246. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  1247. u8 frev, crev;
  1248. int dp_clock = 0;
  1249. int dp_lane_count = 0;
  1250. int connector_object_id = 0;
  1251. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1252. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1253. connector = radeon_get_connector_for_encoder_init(encoder);
  1254. else
  1255. connector = radeon_get_connector_for_encoder(encoder);
  1256. if (connector) {
  1257. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1258. struct radeon_connector_atom_dig *dig_connector =
  1259. radeon_connector->con_priv;
  1260. dp_clock = dig_connector->dp_clock;
  1261. dp_lane_count = dig_connector->dp_lane_count;
  1262. connector_object_id =
  1263. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1264. }
  1265. memset(&args, 0, sizeof(args));
  1266. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1267. return;
  1268. switch (frev) {
  1269. case 1:
  1270. /* no params on frev 1 */
  1271. break;
  1272. case 2:
  1273. switch (crev) {
  1274. case 1:
  1275. case 2:
  1276. args.v1.sDigEncoder.ucAction = action;
  1277. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1278. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1279. if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
  1280. if (dp_clock == 270000)
  1281. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1282. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1283. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1284. args.v1.sDigEncoder.ucLaneNum = 8;
  1285. else
  1286. args.v1.sDigEncoder.ucLaneNum = 4;
  1287. break;
  1288. case 3:
  1289. args.v3.sExtEncoder.ucAction = action;
  1290. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1291. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1292. else
  1293. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1294. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1295. if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
  1296. if (dp_clock == 270000)
  1297. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1298. else if (dp_clock == 540000)
  1299. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1300. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1301. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1302. args.v3.sExtEncoder.ucLaneNum = 8;
  1303. else
  1304. args.v3.sExtEncoder.ucLaneNum = 4;
  1305. switch (ext_enum) {
  1306. case GRAPH_OBJECT_ENUM_ID1:
  1307. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1308. break;
  1309. case GRAPH_OBJECT_ENUM_ID2:
  1310. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1311. break;
  1312. case GRAPH_OBJECT_ENUM_ID3:
  1313. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1314. break;
  1315. }
  1316. args.v3.sExtEncoder.ucBitPerColor = radeon_atom_get_bpc(encoder);
  1317. break;
  1318. default:
  1319. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1320. return;
  1321. }
  1322. break;
  1323. default:
  1324. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1325. return;
  1326. }
  1327. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1328. }
  1329. static void
  1330. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1331. {
  1332. struct drm_device *dev = encoder->dev;
  1333. struct radeon_device *rdev = dev->dev_private;
  1334. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1335. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1336. ENABLE_YUV_PS_ALLOCATION args;
  1337. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1338. uint32_t temp, reg;
  1339. memset(&args, 0, sizeof(args));
  1340. if (rdev->family >= CHIP_R600)
  1341. reg = R600_BIOS_3_SCRATCH;
  1342. else
  1343. reg = RADEON_BIOS_3_SCRATCH;
  1344. /* XXX: fix up scratch reg handling */
  1345. temp = RREG32(reg);
  1346. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1347. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1348. (radeon_crtc->crtc_id << 18)));
  1349. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1350. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1351. else
  1352. WREG32(reg, 0);
  1353. if (enable)
  1354. args.ucEnable = ATOM_ENABLE;
  1355. args.ucCRTC = radeon_crtc->crtc_id;
  1356. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1357. WREG32(reg, temp);
  1358. }
  1359. static void
  1360. radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
  1361. {
  1362. struct drm_device *dev = encoder->dev;
  1363. struct radeon_device *rdev = dev->dev_private;
  1364. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1365. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1366. int index = 0;
  1367. memset(&args, 0, sizeof(args));
  1368. switch (radeon_encoder->encoder_id) {
  1369. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1370. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1371. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1372. break;
  1373. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1374. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1375. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1376. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1377. break;
  1378. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1379. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1380. break;
  1381. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1382. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1383. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1384. else
  1385. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1386. break;
  1387. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1388. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1389. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1390. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1391. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1392. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1393. else
  1394. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1395. break;
  1396. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1397. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1398. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1399. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1400. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1401. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1402. else
  1403. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1404. break;
  1405. default:
  1406. return;
  1407. }
  1408. switch (mode) {
  1409. case DRM_MODE_DPMS_ON:
  1410. args.ucAction = ATOM_ENABLE;
  1411. /* workaround for DVOOutputControl on some RS690 systems */
  1412. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
  1413. u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
  1414. WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
  1415. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1416. WREG32(RADEON_BIOS_3_SCRATCH, reg);
  1417. } else
  1418. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1419. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1420. args.ucAction = ATOM_LCD_BLON;
  1421. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1422. }
  1423. break;
  1424. case DRM_MODE_DPMS_STANDBY:
  1425. case DRM_MODE_DPMS_SUSPEND:
  1426. case DRM_MODE_DPMS_OFF:
  1427. args.ucAction = ATOM_DISABLE;
  1428. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1429. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1430. args.ucAction = ATOM_LCD_BLOFF;
  1431. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1432. }
  1433. break;
  1434. }
  1435. }
  1436. static void
  1437. radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
  1438. {
  1439. struct drm_device *dev = encoder->dev;
  1440. struct radeon_device *rdev = dev->dev_private;
  1441. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1442. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1443. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1444. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1445. struct radeon_connector *radeon_connector = NULL;
  1446. struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
  1447. if (connector) {
  1448. radeon_connector = to_radeon_connector(connector);
  1449. radeon_dig_connector = radeon_connector->con_priv;
  1450. }
  1451. switch (mode) {
  1452. case DRM_MODE_DPMS_ON:
  1453. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1454. if (!connector)
  1455. dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  1456. else
  1457. dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
  1458. /* setup and enable the encoder */
  1459. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1460. atombios_dig_encoder_setup(encoder,
  1461. ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
  1462. dig->panel_mode);
  1463. if (ext_encoder) {
  1464. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
  1465. atombios_external_encoder_setup(encoder, ext_encoder,
  1466. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1467. }
  1468. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1469. } else if (ASIC_IS_DCE4(rdev)) {
  1470. /* setup and enable the encoder */
  1471. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1472. /* enable the transmitter */
  1473. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1474. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1475. } else {
  1476. /* setup and enable the encoder and transmitter */
  1477. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1478. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1479. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1480. /* some dce3.x boards have a bug in their transmitter control table.
  1481. * ACTION_ENABLE_OUTPUT can probably be dropped since ACTION_ENABLE
  1482. * does the same thing and more.
  1483. */
  1484. if ((rdev->family != CHIP_RV710) && (rdev->family != CHIP_RV730) &&
  1485. (rdev->family != CHIP_RS780) && (rdev->family != CHIP_RS880))
  1486. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1487. }
  1488. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1489. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1490. atombios_set_edp_panel_power(connector,
  1491. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1492. radeon_dig_connector->edp_on = true;
  1493. }
  1494. radeon_dp_link_train(encoder, connector);
  1495. if (ASIC_IS_DCE4(rdev))
  1496. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1497. }
  1498. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1499. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1500. break;
  1501. case DRM_MODE_DPMS_STANDBY:
  1502. case DRM_MODE_DPMS_SUSPEND:
  1503. case DRM_MODE_DPMS_OFF:
  1504. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1505. /* disable the transmitter */
  1506. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1507. } else if (ASIC_IS_DCE4(rdev)) {
  1508. /* disable the transmitter */
  1509. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1510. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1511. } else {
  1512. /* disable the encoder and transmitter */
  1513. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1514. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1515. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1516. }
  1517. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1518. if (ASIC_IS_DCE4(rdev))
  1519. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1520. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1521. atombios_set_edp_panel_power(connector,
  1522. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1523. radeon_dig_connector->edp_on = false;
  1524. }
  1525. }
  1526. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1527. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1528. break;
  1529. }
  1530. }
  1531. static void
  1532. radeon_atom_encoder_dpms_ext(struct drm_encoder *encoder,
  1533. struct drm_encoder *ext_encoder,
  1534. int mode)
  1535. {
  1536. struct drm_device *dev = encoder->dev;
  1537. struct radeon_device *rdev = dev->dev_private;
  1538. switch (mode) {
  1539. case DRM_MODE_DPMS_ON:
  1540. default:
  1541. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1542. atombios_external_encoder_setup(encoder, ext_encoder,
  1543. EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT);
  1544. atombios_external_encoder_setup(encoder, ext_encoder,
  1545. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF);
  1546. } else
  1547. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1548. break;
  1549. case DRM_MODE_DPMS_STANDBY:
  1550. case DRM_MODE_DPMS_SUSPEND:
  1551. case DRM_MODE_DPMS_OFF:
  1552. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1553. atombios_external_encoder_setup(encoder, ext_encoder,
  1554. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING);
  1555. atombios_external_encoder_setup(encoder, ext_encoder,
  1556. EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT);
  1557. } else
  1558. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
  1559. break;
  1560. }
  1561. }
  1562. static void
  1563. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1564. {
  1565. struct drm_device *dev = encoder->dev;
  1566. struct radeon_device *rdev = dev->dev_private;
  1567. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1568. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1569. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1570. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1571. radeon_encoder->active_device);
  1572. switch (radeon_encoder->encoder_id) {
  1573. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1574. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1575. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1576. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1577. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1578. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1579. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1580. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1581. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1582. break;
  1583. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1584. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1585. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1586. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1587. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1588. radeon_atom_encoder_dpms_dig(encoder, mode);
  1589. break;
  1590. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1591. if (ASIC_IS_DCE5(rdev)) {
  1592. switch (mode) {
  1593. case DRM_MODE_DPMS_ON:
  1594. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1595. break;
  1596. case DRM_MODE_DPMS_STANDBY:
  1597. case DRM_MODE_DPMS_SUSPEND:
  1598. case DRM_MODE_DPMS_OFF:
  1599. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1600. break;
  1601. }
  1602. } else if (ASIC_IS_DCE3(rdev))
  1603. radeon_atom_encoder_dpms_dig(encoder, mode);
  1604. else
  1605. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1606. break;
  1607. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1608. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1609. if (ASIC_IS_DCE5(rdev)) {
  1610. switch (mode) {
  1611. case DRM_MODE_DPMS_ON:
  1612. atombios_dac_setup(encoder, ATOM_ENABLE);
  1613. break;
  1614. case DRM_MODE_DPMS_STANDBY:
  1615. case DRM_MODE_DPMS_SUSPEND:
  1616. case DRM_MODE_DPMS_OFF:
  1617. atombios_dac_setup(encoder, ATOM_DISABLE);
  1618. break;
  1619. }
  1620. } else
  1621. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1622. break;
  1623. default:
  1624. return;
  1625. }
  1626. if (ext_encoder)
  1627. radeon_atom_encoder_dpms_ext(encoder, ext_encoder, mode);
  1628. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1629. }
  1630. union crtc_source_param {
  1631. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1632. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1633. };
  1634. static void
  1635. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1636. {
  1637. struct drm_device *dev = encoder->dev;
  1638. struct radeon_device *rdev = dev->dev_private;
  1639. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1640. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1641. union crtc_source_param args;
  1642. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1643. uint8_t frev, crev;
  1644. struct radeon_encoder_atom_dig *dig;
  1645. memset(&args, 0, sizeof(args));
  1646. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1647. return;
  1648. switch (frev) {
  1649. case 1:
  1650. switch (crev) {
  1651. case 1:
  1652. default:
  1653. if (ASIC_IS_AVIVO(rdev))
  1654. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1655. else {
  1656. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1657. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1658. } else {
  1659. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1660. }
  1661. }
  1662. switch (radeon_encoder->encoder_id) {
  1663. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1664. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1665. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1666. break;
  1667. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1668. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1669. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1670. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1671. else
  1672. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1673. break;
  1674. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1675. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1676. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1677. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1678. break;
  1679. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1680. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1681. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1682. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1683. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1684. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1685. else
  1686. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1687. break;
  1688. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1689. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1690. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1691. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1692. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1693. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1694. else
  1695. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1696. break;
  1697. }
  1698. break;
  1699. case 2:
  1700. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1701. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
  1702. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1703. if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
  1704. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1705. else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
  1706. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
  1707. else
  1708. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1709. } else
  1710. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1711. switch (radeon_encoder->encoder_id) {
  1712. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1713. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1714. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1715. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1716. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1717. dig = radeon_encoder->enc_priv;
  1718. switch (dig->dig_encoder) {
  1719. case 0:
  1720. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1721. break;
  1722. case 1:
  1723. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1724. break;
  1725. case 2:
  1726. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1727. break;
  1728. case 3:
  1729. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1730. break;
  1731. case 4:
  1732. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1733. break;
  1734. case 5:
  1735. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1736. break;
  1737. case 6:
  1738. args.v2.ucEncoderID = ASIC_INT_DIG7_ENCODER_ID;
  1739. break;
  1740. }
  1741. break;
  1742. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1743. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1744. break;
  1745. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1746. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1747. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1748. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1749. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1750. else
  1751. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1752. break;
  1753. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1754. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1755. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1756. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1757. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1758. else
  1759. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1760. break;
  1761. }
  1762. break;
  1763. }
  1764. break;
  1765. default:
  1766. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1767. return;
  1768. }
  1769. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1770. /* update scratch regs with new routing */
  1771. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1772. }
  1773. static void
  1774. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1775. struct drm_display_mode *mode)
  1776. {
  1777. struct drm_device *dev = encoder->dev;
  1778. struct radeon_device *rdev = dev->dev_private;
  1779. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1780. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1781. /* Funky macbooks */
  1782. if ((dev->pdev->device == 0x71C5) &&
  1783. (dev->pdev->subsystem_vendor == 0x106b) &&
  1784. (dev->pdev->subsystem_device == 0x0080)) {
  1785. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1786. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1787. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1788. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1789. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1790. }
  1791. }
  1792. /* set scaler clears this on some chips */
  1793. if (ASIC_IS_AVIVO(rdev) &&
  1794. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1795. if (ASIC_IS_DCE8(rdev)) {
  1796. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1797. WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset,
  1798. CIK_INTERLEAVE_EN);
  1799. else
  1800. WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1801. } else if (ASIC_IS_DCE4(rdev)) {
  1802. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1803. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1804. EVERGREEN_INTERLEAVE_EN);
  1805. else
  1806. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1807. } else {
  1808. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1809. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1810. AVIVO_D1MODE_INTERLEAVE_EN);
  1811. else
  1812. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1813. }
  1814. }
  1815. }
  1816. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1817. {
  1818. struct drm_device *dev = encoder->dev;
  1819. struct radeon_device *rdev = dev->dev_private;
  1820. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1821. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1822. struct drm_encoder *test_encoder;
  1823. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1824. uint32_t dig_enc_in_use = 0;
  1825. if (ASIC_IS_DCE6(rdev)) {
  1826. /* DCE6 */
  1827. switch (radeon_encoder->encoder_id) {
  1828. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1829. if (dig->linkb)
  1830. return 1;
  1831. else
  1832. return 0;
  1833. break;
  1834. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1835. if (dig->linkb)
  1836. return 3;
  1837. else
  1838. return 2;
  1839. break;
  1840. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1841. if (dig->linkb)
  1842. return 5;
  1843. else
  1844. return 4;
  1845. break;
  1846. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1847. return 6;
  1848. break;
  1849. }
  1850. } else if (ASIC_IS_DCE4(rdev)) {
  1851. /* DCE4/5 */
  1852. if (ASIC_IS_DCE41(rdev) && !ASIC_IS_DCE61(rdev)) {
  1853. /* ontario follows DCE4 */
  1854. if (rdev->family == CHIP_PALM) {
  1855. if (dig->linkb)
  1856. return 1;
  1857. else
  1858. return 0;
  1859. } else
  1860. /* llano follows DCE3.2 */
  1861. return radeon_crtc->crtc_id;
  1862. } else {
  1863. switch (radeon_encoder->encoder_id) {
  1864. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1865. if (dig->linkb)
  1866. return 1;
  1867. else
  1868. return 0;
  1869. break;
  1870. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1871. if (dig->linkb)
  1872. return 3;
  1873. else
  1874. return 2;
  1875. break;
  1876. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1877. if (dig->linkb)
  1878. return 5;
  1879. else
  1880. return 4;
  1881. break;
  1882. }
  1883. }
  1884. }
  1885. /* on DCE32 and encoder can driver any block so just crtc id */
  1886. if (ASIC_IS_DCE32(rdev)) {
  1887. return radeon_crtc->crtc_id;
  1888. }
  1889. /* on DCE3 - LVTMA can only be driven by DIGB */
  1890. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1891. struct radeon_encoder *radeon_test_encoder;
  1892. if (encoder == test_encoder)
  1893. continue;
  1894. if (!radeon_encoder_is_digital(test_encoder))
  1895. continue;
  1896. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1897. dig = radeon_test_encoder->enc_priv;
  1898. if (dig->dig_encoder >= 0)
  1899. dig_enc_in_use |= (1 << dig->dig_encoder);
  1900. }
  1901. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1902. if (dig_enc_in_use & 0x2)
  1903. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1904. return 1;
  1905. }
  1906. if (!(dig_enc_in_use & 1))
  1907. return 0;
  1908. return 1;
  1909. }
  1910. /* This only needs to be called once at startup */
  1911. void
  1912. radeon_atom_encoder_init(struct radeon_device *rdev)
  1913. {
  1914. struct drm_device *dev = rdev->ddev;
  1915. struct drm_encoder *encoder;
  1916. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1917. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1918. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1919. switch (radeon_encoder->encoder_id) {
  1920. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1921. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1922. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1923. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1924. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1925. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1926. break;
  1927. default:
  1928. break;
  1929. }
  1930. if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
  1931. atombios_external_encoder_setup(encoder, ext_encoder,
  1932. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1933. }
  1934. }
  1935. static void
  1936. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1937. struct drm_display_mode *mode,
  1938. struct drm_display_mode *adjusted_mode)
  1939. {
  1940. struct drm_device *dev = encoder->dev;
  1941. struct radeon_device *rdev = dev->dev_private;
  1942. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1943. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1944. /* need to call this here rather than in prepare() since we need some crtc info */
  1945. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1946. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1947. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1948. atombios_yuv_setup(encoder, true);
  1949. else
  1950. atombios_yuv_setup(encoder, false);
  1951. }
  1952. switch (radeon_encoder->encoder_id) {
  1953. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1954. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1955. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1956. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1957. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1958. break;
  1959. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1960. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1961. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1962. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1963. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1964. /* handled in dpms */
  1965. break;
  1966. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1967. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1968. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1969. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1970. break;
  1971. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1972. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1973. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1974. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1975. atombios_dac_setup(encoder, ATOM_ENABLE);
  1976. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1977. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1978. atombios_tv_setup(encoder, ATOM_ENABLE);
  1979. else
  1980. atombios_tv_setup(encoder, ATOM_DISABLE);
  1981. }
  1982. break;
  1983. }
  1984. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1985. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1986. if (rdev->asic->display.hdmi_enable)
  1987. radeon_hdmi_enable(rdev, encoder, true);
  1988. if (rdev->asic->display.hdmi_setmode)
  1989. radeon_hdmi_setmode(rdev, encoder, adjusted_mode);
  1990. }
  1991. }
  1992. static bool
  1993. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1994. {
  1995. struct drm_device *dev = encoder->dev;
  1996. struct radeon_device *rdev = dev->dev_private;
  1997. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1998. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1999. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  2000. ATOM_DEVICE_CV_SUPPORT |
  2001. ATOM_DEVICE_CRT_SUPPORT)) {
  2002. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  2003. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  2004. uint8_t frev, crev;
  2005. memset(&args, 0, sizeof(args));
  2006. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  2007. return false;
  2008. args.sDacload.ucMisc = 0;
  2009. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  2010. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  2011. args.sDacload.ucDacType = ATOM_DAC_A;
  2012. else
  2013. args.sDacload.ucDacType = ATOM_DAC_B;
  2014. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  2015. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  2016. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  2017. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  2018. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2019. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  2020. if (crev >= 3)
  2021. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  2022. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2023. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  2024. if (crev >= 3)
  2025. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  2026. }
  2027. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2028. return true;
  2029. } else
  2030. return false;
  2031. }
  2032. static enum drm_connector_status
  2033. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2034. {
  2035. struct drm_device *dev = encoder->dev;
  2036. struct radeon_device *rdev = dev->dev_private;
  2037. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2038. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2039. uint32_t bios_0_scratch;
  2040. if (!atombios_dac_load_detect(encoder, connector)) {
  2041. DRM_DEBUG_KMS("detect returned false \n");
  2042. return connector_status_unknown;
  2043. }
  2044. if (rdev->family >= CHIP_R600)
  2045. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2046. else
  2047. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  2048. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2049. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2050. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2051. return connector_status_connected;
  2052. }
  2053. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2054. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2055. return connector_status_connected;
  2056. }
  2057. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2058. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2059. return connector_status_connected;
  2060. }
  2061. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2062. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2063. return connector_status_connected; /* CTV */
  2064. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2065. return connector_status_connected; /* STV */
  2066. }
  2067. return connector_status_disconnected;
  2068. }
  2069. static enum drm_connector_status
  2070. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2071. {
  2072. struct drm_device *dev = encoder->dev;
  2073. struct radeon_device *rdev = dev->dev_private;
  2074. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2075. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2076. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2077. u32 bios_0_scratch;
  2078. if (!ASIC_IS_DCE4(rdev))
  2079. return connector_status_unknown;
  2080. if (!ext_encoder)
  2081. return connector_status_unknown;
  2082. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  2083. return connector_status_unknown;
  2084. /* load detect on the dp bridge */
  2085. atombios_external_encoder_setup(encoder, ext_encoder,
  2086. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  2087. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2088. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2089. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2090. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2091. return connector_status_connected;
  2092. }
  2093. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2094. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2095. return connector_status_connected;
  2096. }
  2097. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2098. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2099. return connector_status_connected;
  2100. }
  2101. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2102. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2103. return connector_status_connected; /* CTV */
  2104. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2105. return connector_status_connected; /* STV */
  2106. }
  2107. return connector_status_disconnected;
  2108. }
  2109. void
  2110. radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
  2111. {
  2112. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2113. if (ext_encoder)
  2114. /* ddc_setup on the dp bridge */
  2115. atombios_external_encoder_setup(encoder, ext_encoder,
  2116. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
  2117. }
  2118. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  2119. {
  2120. struct radeon_device *rdev = encoder->dev->dev_private;
  2121. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2122. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  2123. if ((radeon_encoder->active_device &
  2124. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2125. (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  2126. ENCODER_OBJECT_ID_NONE)) {
  2127. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  2128. if (dig) {
  2129. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  2130. if (radeon_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT) {
  2131. if (rdev->family >= CHIP_R600)
  2132. dig->afmt = rdev->mode_info.afmt[dig->dig_encoder];
  2133. else
  2134. /* RS600/690/740 have only 1 afmt block */
  2135. dig->afmt = rdev->mode_info.afmt[0];
  2136. }
  2137. }
  2138. }
  2139. radeon_atom_output_lock(encoder, true);
  2140. if (connector) {
  2141. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2142. /* select the clock/data port if it uses a router */
  2143. if (radeon_connector->router.cd_valid)
  2144. radeon_router_select_cd_port(radeon_connector);
  2145. /* turn eDP panel on for mode set */
  2146. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  2147. atombios_set_edp_panel_power(connector,
  2148. ATOM_TRANSMITTER_ACTION_POWER_ON);
  2149. }
  2150. /* this is needed for the pll/ss setup to work correctly in some cases */
  2151. atombios_set_encoder_crtc_source(encoder);
  2152. }
  2153. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  2154. {
  2155. /* need to call this here as we need the crtc set up */
  2156. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  2157. radeon_atom_output_lock(encoder, false);
  2158. }
  2159. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  2160. {
  2161. struct drm_device *dev = encoder->dev;
  2162. struct radeon_device *rdev = dev->dev_private;
  2163. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2164. struct radeon_encoder_atom_dig *dig;
  2165. /* check for pre-DCE3 cards with shared encoders;
  2166. * can't really use the links individually, so don't disable
  2167. * the encoder if it's in use by another connector
  2168. */
  2169. if (!ASIC_IS_DCE3(rdev)) {
  2170. struct drm_encoder *other_encoder;
  2171. struct radeon_encoder *other_radeon_encoder;
  2172. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  2173. other_radeon_encoder = to_radeon_encoder(other_encoder);
  2174. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  2175. drm_helper_encoder_in_use(other_encoder))
  2176. goto disable_done;
  2177. }
  2178. }
  2179. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2180. switch (radeon_encoder->encoder_id) {
  2181. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2182. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2183. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2184. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2185. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  2186. break;
  2187. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2188. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2189. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2190. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2191. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2192. /* handled in dpms */
  2193. break;
  2194. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2195. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2196. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2197. atombios_dvo_setup(encoder, ATOM_DISABLE);
  2198. break;
  2199. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2200. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2201. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2202. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2203. atombios_dac_setup(encoder, ATOM_DISABLE);
  2204. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  2205. atombios_tv_setup(encoder, ATOM_DISABLE);
  2206. break;
  2207. }
  2208. disable_done:
  2209. if (radeon_encoder_is_digital(encoder)) {
  2210. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  2211. if (rdev->asic->display.hdmi_enable)
  2212. radeon_hdmi_enable(rdev, encoder, false);
  2213. }
  2214. dig = radeon_encoder->enc_priv;
  2215. dig->dig_encoder = -1;
  2216. }
  2217. radeon_encoder->active_device = 0;
  2218. }
  2219. /* these are handled by the primary encoders */
  2220. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  2221. {
  2222. }
  2223. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  2224. {
  2225. }
  2226. static void
  2227. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  2228. struct drm_display_mode *mode,
  2229. struct drm_display_mode *adjusted_mode)
  2230. {
  2231. }
  2232. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  2233. {
  2234. }
  2235. static void
  2236. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  2237. {
  2238. }
  2239. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  2240. const struct drm_display_mode *mode,
  2241. struct drm_display_mode *adjusted_mode)
  2242. {
  2243. return true;
  2244. }
  2245. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  2246. .dpms = radeon_atom_ext_dpms,
  2247. .mode_fixup = radeon_atom_ext_mode_fixup,
  2248. .prepare = radeon_atom_ext_prepare,
  2249. .mode_set = radeon_atom_ext_mode_set,
  2250. .commit = radeon_atom_ext_commit,
  2251. .disable = radeon_atom_ext_disable,
  2252. /* no detect for TMDS/LVDS yet */
  2253. };
  2254. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  2255. .dpms = radeon_atom_encoder_dpms,
  2256. .mode_fixup = radeon_atom_mode_fixup,
  2257. .prepare = radeon_atom_encoder_prepare,
  2258. .mode_set = radeon_atom_encoder_mode_set,
  2259. .commit = radeon_atom_encoder_commit,
  2260. .disable = radeon_atom_encoder_disable,
  2261. .detect = radeon_atom_dig_detect,
  2262. };
  2263. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  2264. .dpms = radeon_atom_encoder_dpms,
  2265. .mode_fixup = radeon_atom_mode_fixup,
  2266. .prepare = radeon_atom_encoder_prepare,
  2267. .mode_set = radeon_atom_encoder_mode_set,
  2268. .commit = radeon_atom_encoder_commit,
  2269. .detect = radeon_atom_dac_detect,
  2270. };
  2271. void radeon_enc_destroy(struct drm_encoder *encoder)
  2272. {
  2273. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2274. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2275. radeon_atom_backlight_exit(radeon_encoder);
  2276. kfree(radeon_encoder->enc_priv);
  2277. drm_encoder_cleanup(encoder);
  2278. kfree(radeon_encoder);
  2279. }
  2280. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  2281. .destroy = radeon_enc_destroy,
  2282. };
  2283. static struct radeon_encoder_atom_dac *
  2284. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  2285. {
  2286. struct drm_device *dev = radeon_encoder->base.dev;
  2287. struct radeon_device *rdev = dev->dev_private;
  2288. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  2289. if (!dac)
  2290. return NULL;
  2291. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  2292. return dac;
  2293. }
  2294. static struct radeon_encoder_atom_dig *
  2295. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  2296. {
  2297. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  2298. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  2299. if (!dig)
  2300. return NULL;
  2301. /* coherent mode by default */
  2302. dig->coherent_mode = true;
  2303. dig->dig_encoder = -1;
  2304. if (encoder_enum == 2)
  2305. dig->linkb = true;
  2306. else
  2307. dig->linkb = false;
  2308. return dig;
  2309. }
  2310. void
  2311. radeon_add_atom_encoder(struct drm_device *dev,
  2312. uint32_t encoder_enum,
  2313. uint32_t supported_device,
  2314. u16 caps)
  2315. {
  2316. struct radeon_device *rdev = dev->dev_private;
  2317. struct drm_encoder *encoder;
  2318. struct radeon_encoder *radeon_encoder;
  2319. /* see if we already added it */
  2320. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2321. radeon_encoder = to_radeon_encoder(encoder);
  2322. if (radeon_encoder->encoder_enum == encoder_enum) {
  2323. radeon_encoder->devices |= supported_device;
  2324. return;
  2325. }
  2326. }
  2327. /* add a new one */
  2328. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2329. if (!radeon_encoder)
  2330. return;
  2331. encoder = &radeon_encoder->base;
  2332. switch (rdev->num_crtc) {
  2333. case 1:
  2334. encoder->possible_crtcs = 0x1;
  2335. break;
  2336. case 2:
  2337. default:
  2338. encoder->possible_crtcs = 0x3;
  2339. break;
  2340. case 4:
  2341. encoder->possible_crtcs = 0xf;
  2342. break;
  2343. case 6:
  2344. encoder->possible_crtcs = 0x3f;
  2345. break;
  2346. }
  2347. radeon_encoder->enc_priv = NULL;
  2348. radeon_encoder->encoder_enum = encoder_enum;
  2349. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2350. radeon_encoder->devices = supported_device;
  2351. radeon_encoder->rmx_type = RMX_OFF;
  2352. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2353. radeon_encoder->is_ext_encoder = false;
  2354. radeon_encoder->caps = caps;
  2355. switch (radeon_encoder->encoder_id) {
  2356. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2357. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2358. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2359. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2360. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2361. radeon_encoder->rmx_type = RMX_FULL;
  2362. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2363. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2364. } else {
  2365. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2366. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2367. }
  2368. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2369. break;
  2370. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2371. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2372. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2373. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2374. break;
  2375. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2376. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2377. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2378. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2379. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2380. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2381. break;
  2382. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2383. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2384. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2385. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2386. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2387. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2388. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2389. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2390. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2391. radeon_encoder->rmx_type = RMX_FULL;
  2392. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2393. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2394. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2395. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2396. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2397. } else {
  2398. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2399. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2400. }
  2401. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2402. break;
  2403. case ENCODER_OBJECT_ID_SI170B:
  2404. case ENCODER_OBJECT_ID_CH7303:
  2405. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2406. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2407. case ENCODER_OBJECT_ID_TITFP513:
  2408. case ENCODER_OBJECT_ID_VT1623:
  2409. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2410. case ENCODER_OBJECT_ID_TRAVIS:
  2411. case ENCODER_OBJECT_ID_NUTMEG:
  2412. /* these are handled by the primary encoders */
  2413. radeon_encoder->is_ext_encoder = true;
  2414. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2415. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2416. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2417. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2418. else
  2419. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2420. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2421. break;
  2422. }
  2423. }