i915_gem_gtt.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. #define GEN6_PPGTT_PD_ENTRIES 512
  30. #define I915_PPGTT_PT_ENTRIES (PAGE_SIZE / sizeof(gen6_gtt_pte_t))
  31. /* PPGTT stuff */
  32. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  33. #define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
  34. #define GEN6_PDE_VALID (1 << 0)
  35. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  36. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  37. #define GEN6_PTE_VALID (1 << 0)
  38. #define GEN6_PTE_UNCACHED (1 << 1)
  39. #define HSW_PTE_UNCACHED (0)
  40. #define GEN6_PTE_CACHE_LLC (2 << 1)
  41. #define GEN7_PTE_CACHE_L3_LLC (3 << 1)
  42. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  43. #define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
  44. /* Cacheability Control is a 4-bit value. The low three bits are stored in *
  45. * bits 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
  46. */
  47. #define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
  48. (((bits) & 0x8) << (11 - 3)))
  49. #define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
  50. #define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
  51. #define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
  52. #define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6)
  53. static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
  54. enum i915_cache_level level,
  55. bool valid)
  56. {
  57. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  58. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  59. switch (level) {
  60. case I915_CACHE_L3_LLC:
  61. case I915_CACHE_LLC:
  62. pte |= GEN6_PTE_CACHE_LLC;
  63. break;
  64. case I915_CACHE_NONE:
  65. pte |= GEN6_PTE_UNCACHED;
  66. break;
  67. default:
  68. WARN_ON(1);
  69. }
  70. return pte;
  71. }
  72. static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
  73. enum i915_cache_level level,
  74. bool valid)
  75. {
  76. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  77. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  78. switch (level) {
  79. case I915_CACHE_L3_LLC:
  80. pte |= GEN7_PTE_CACHE_L3_LLC;
  81. break;
  82. case I915_CACHE_LLC:
  83. pte |= GEN6_PTE_CACHE_LLC;
  84. break;
  85. case I915_CACHE_NONE:
  86. pte |= GEN6_PTE_UNCACHED;
  87. break;
  88. default:
  89. WARN_ON(1);
  90. }
  91. return pte;
  92. }
  93. #define BYT_PTE_WRITEABLE (1 << 1)
  94. #define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
  95. static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
  96. enum i915_cache_level level,
  97. bool valid)
  98. {
  99. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  100. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  101. /* Mark the page as writeable. Other platforms don't have a
  102. * setting for read-only/writable, so this matches that behavior.
  103. */
  104. pte |= BYT_PTE_WRITEABLE;
  105. if (level != I915_CACHE_NONE)
  106. pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
  107. return pte;
  108. }
  109. static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
  110. enum i915_cache_level level,
  111. bool valid)
  112. {
  113. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  114. pte |= HSW_PTE_ADDR_ENCODE(addr);
  115. if (level != I915_CACHE_NONE)
  116. pte |= HSW_WB_LLC_AGE3;
  117. return pte;
  118. }
  119. static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
  120. enum i915_cache_level level,
  121. bool valid)
  122. {
  123. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  124. pte |= HSW_PTE_ADDR_ENCODE(addr);
  125. switch (level) {
  126. case I915_CACHE_NONE:
  127. break;
  128. case I915_CACHE_WT:
  129. pte |= HSW_WT_ELLC_LLC_AGE0;
  130. break;
  131. default:
  132. pte |= HSW_WB_ELLC_LLC_AGE0;
  133. break;
  134. }
  135. return pte;
  136. }
  137. static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
  138. {
  139. struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
  140. gen6_gtt_pte_t __iomem *pd_addr;
  141. uint32_t pd_entry;
  142. int i;
  143. WARN_ON(ppgtt->pd_offset & 0x3f);
  144. pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
  145. ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
  146. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  147. dma_addr_t pt_addr;
  148. pt_addr = ppgtt->pt_dma_addr[i];
  149. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  150. pd_entry |= GEN6_PDE_VALID;
  151. writel(pd_entry, pd_addr + i);
  152. }
  153. readl(pd_addr);
  154. }
  155. static int gen6_ppgtt_enable(struct drm_device *dev)
  156. {
  157. drm_i915_private_t *dev_priv = dev->dev_private;
  158. uint32_t pd_offset;
  159. struct intel_ring_buffer *ring;
  160. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  161. int i;
  162. BUG_ON(ppgtt->pd_offset & 0x3f);
  163. gen6_write_pdes(ppgtt);
  164. pd_offset = ppgtt->pd_offset;
  165. pd_offset /= 64; /* in cachelines, */
  166. pd_offset <<= 16;
  167. if (INTEL_INFO(dev)->gen == 6) {
  168. uint32_t ecochk, gab_ctl, ecobits;
  169. ecobits = I915_READ(GAC_ECO_BITS);
  170. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
  171. ECOBITS_PPGTT_CACHE64B);
  172. gab_ctl = I915_READ(GAB_CTL);
  173. I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
  174. ecochk = I915_READ(GAM_ECOCHK);
  175. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  176. ECOCHK_PPGTT_CACHE64B);
  177. I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  178. } else if (INTEL_INFO(dev)->gen >= 7) {
  179. uint32_t ecochk, ecobits;
  180. ecobits = I915_READ(GAC_ECO_BITS);
  181. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
  182. ecochk = I915_READ(GAM_ECOCHK);
  183. if (IS_HASWELL(dev)) {
  184. ecochk |= ECOCHK_PPGTT_WB_HSW;
  185. } else {
  186. ecochk |= ECOCHK_PPGTT_LLC_IVB;
  187. ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
  188. }
  189. I915_WRITE(GAM_ECOCHK, ecochk);
  190. /* GFX_MODE is per-ring on gen7+ */
  191. }
  192. for_each_ring(ring, dev_priv, i) {
  193. if (INTEL_INFO(dev)->gen >= 7)
  194. I915_WRITE(RING_MODE_GEN7(ring),
  195. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  196. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  197. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  198. }
  199. return 0;
  200. }
  201. /* PPGTT support for Sandybdrige/Gen6 and later */
  202. static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
  203. unsigned first_entry,
  204. unsigned num_entries,
  205. bool use_scratch)
  206. {
  207. struct i915_hw_ppgtt *ppgtt =
  208. container_of(vm, struct i915_hw_ppgtt, base);
  209. gen6_gtt_pte_t *pt_vaddr, scratch_pte;
  210. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  211. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  212. unsigned last_pte, i;
  213. scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);
  214. while (num_entries) {
  215. last_pte = first_pte + num_entries;
  216. if (last_pte > I915_PPGTT_PT_ENTRIES)
  217. last_pte = I915_PPGTT_PT_ENTRIES;
  218. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  219. for (i = first_pte; i < last_pte; i++)
  220. pt_vaddr[i] = scratch_pte;
  221. kunmap_atomic(pt_vaddr);
  222. num_entries -= last_pte - first_pte;
  223. first_pte = 0;
  224. act_pt++;
  225. }
  226. }
  227. static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
  228. struct sg_table *pages,
  229. unsigned first_entry,
  230. enum i915_cache_level cache_level)
  231. {
  232. struct i915_hw_ppgtt *ppgtt =
  233. container_of(vm, struct i915_hw_ppgtt, base);
  234. gen6_gtt_pte_t *pt_vaddr;
  235. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  236. unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  237. struct sg_page_iter sg_iter;
  238. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  239. for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
  240. dma_addr_t page_addr;
  241. page_addr = sg_page_iter_dma_address(&sg_iter);
  242. pt_vaddr[act_pte] = vm->pte_encode(page_addr, cache_level, true);
  243. if (++act_pte == I915_PPGTT_PT_ENTRIES) {
  244. kunmap_atomic(pt_vaddr);
  245. act_pt++;
  246. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  247. act_pte = 0;
  248. }
  249. }
  250. kunmap_atomic(pt_vaddr);
  251. }
  252. static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
  253. {
  254. struct i915_hw_ppgtt *ppgtt =
  255. container_of(vm, struct i915_hw_ppgtt, base);
  256. int i;
  257. drm_mm_takedown(&ppgtt->base.mm);
  258. if (ppgtt->pt_dma_addr) {
  259. for (i = 0; i < ppgtt->num_pd_entries; i++)
  260. pci_unmap_page(ppgtt->base.dev->pdev,
  261. ppgtt->pt_dma_addr[i],
  262. 4096, PCI_DMA_BIDIRECTIONAL);
  263. }
  264. kfree(ppgtt->pt_dma_addr);
  265. for (i = 0; i < ppgtt->num_pd_entries; i++)
  266. __free_page(ppgtt->pt_pages[i]);
  267. kfree(ppgtt->pt_pages);
  268. kfree(ppgtt);
  269. }
  270. static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
  271. {
  272. struct drm_device *dev = ppgtt->base.dev;
  273. struct drm_i915_private *dev_priv = dev->dev_private;
  274. unsigned first_pd_entry_in_global_pt;
  275. int i;
  276. int ret = -ENOMEM;
  277. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  278. * entries. For aliasing ppgtt support we just steal them at the end for
  279. * now. */
  280. first_pd_entry_in_global_pt = gtt_total_entries(dev_priv->gtt);
  281. ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
  282. ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
  283. ppgtt->enable = gen6_ppgtt_enable;
  284. ppgtt->base.clear_range = gen6_ppgtt_clear_range;
  285. ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
  286. ppgtt->base.cleanup = gen6_ppgtt_cleanup;
  287. ppgtt->base.scratch = dev_priv->gtt.base.scratch;
  288. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  289. GFP_KERNEL);
  290. if (!ppgtt->pt_pages)
  291. return -ENOMEM;
  292. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  293. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  294. if (!ppgtt->pt_pages[i])
  295. goto err_pt_alloc;
  296. }
  297. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t) *ppgtt->num_pd_entries,
  298. GFP_KERNEL);
  299. if (!ppgtt->pt_dma_addr)
  300. goto err_pt_alloc;
  301. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  302. dma_addr_t pt_addr;
  303. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
  304. PCI_DMA_BIDIRECTIONAL);
  305. if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
  306. ret = -EIO;
  307. goto err_pd_pin;
  308. }
  309. ppgtt->pt_dma_addr[i] = pt_addr;
  310. }
  311. ppgtt->base.clear_range(&ppgtt->base, 0,
  312. ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES, true);
  313. ppgtt->pd_offset = first_pd_entry_in_global_pt * sizeof(gen6_gtt_pte_t);
  314. return 0;
  315. err_pd_pin:
  316. if (ppgtt->pt_dma_addr) {
  317. for (i--; i >= 0; i--)
  318. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  319. 4096, PCI_DMA_BIDIRECTIONAL);
  320. }
  321. err_pt_alloc:
  322. kfree(ppgtt->pt_dma_addr);
  323. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  324. if (ppgtt->pt_pages[i])
  325. __free_page(ppgtt->pt_pages[i]);
  326. }
  327. kfree(ppgtt->pt_pages);
  328. return ret;
  329. }
  330. static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  331. {
  332. struct drm_i915_private *dev_priv = dev->dev_private;
  333. struct i915_hw_ppgtt *ppgtt;
  334. int ret;
  335. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  336. if (!ppgtt)
  337. return -ENOMEM;
  338. ppgtt->base.dev = dev;
  339. if (INTEL_INFO(dev)->gen < 8)
  340. ret = gen6_ppgtt_init(ppgtt);
  341. else
  342. BUG();
  343. if (ret)
  344. kfree(ppgtt);
  345. else {
  346. dev_priv->mm.aliasing_ppgtt = ppgtt;
  347. drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
  348. ppgtt->base.total);
  349. }
  350. return ret;
  351. }
  352. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  353. {
  354. struct drm_i915_private *dev_priv = dev->dev_private;
  355. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  356. if (!ppgtt)
  357. return;
  358. ppgtt->base.cleanup(&ppgtt->base);
  359. dev_priv->mm.aliasing_ppgtt = NULL;
  360. }
  361. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  362. struct drm_i915_gem_object *obj,
  363. enum i915_cache_level cache_level)
  364. {
  365. ppgtt->base.insert_entries(&ppgtt->base, obj->pages,
  366. i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
  367. cache_level);
  368. }
  369. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  370. struct drm_i915_gem_object *obj)
  371. {
  372. ppgtt->base.clear_range(&ppgtt->base,
  373. i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
  374. obj->base.size >> PAGE_SHIFT,
  375. true);
  376. }
  377. extern int intel_iommu_gfx_mapped;
  378. /* Certain Gen5 chipsets require require idling the GPU before
  379. * unmapping anything from the GTT when VT-d is enabled.
  380. */
  381. static inline bool needs_idle_maps(struct drm_device *dev)
  382. {
  383. #ifdef CONFIG_INTEL_IOMMU
  384. /* Query intel_iommu to see if we need the workaround. Presumably that
  385. * was loaded first.
  386. */
  387. if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
  388. return true;
  389. #endif
  390. return false;
  391. }
  392. static bool do_idling(struct drm_i915_private *dev_priv)
  393. {
  394. bool ret = dev_priv->mm.interruptible;
  395. if (unlikely(dev_priv->gtt.do_idle_maps)) {
  396. dev_priv->mm.interruptible = false;
  397. if (i915_gpu_idle(dev_priv->dev)) {
  398. DRM_ERROR("Couldn't idle GPU\n");
  399. /* Wait a bit, in hopes it avoids the hang */
  400. udelay(10);
  401. }
  402. }
  403. return ret;
  404. }
  405. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  406. {
  407. if (unlikely(dev_priv->gtt.do_idle_maps))
  408. dev_priv->mm.interruptible = interruptible;
  409. }
  410. void i915_check_and_clear_faults(struct drm_device *dev)
  411. {
  412. struct drm_i915_private *dev_priv = dev->dev_private;
  413. struct intel_ring_buffer *ring;
  414. int i;
  415. if (INTEL_INFO(dev)->gen < 6)
  416. return;
  417. for_each_ring(ring, dev_priv, i) {
  418. u32 fault_reg;
  419. fault_reg = I915_READ(RING_FAULT_REG(ring));
  420. if (fault_reg & RING_FAULT_VALID) {
  421. DRM_DEBUG_DRIVER("Unexpected fault\n"
  422. "\tAddr: 0x%08lx\\n"
  423. "\tAddress space: %s\n"
  424. "\tSource ID: %d\n"
  425. "\tType: %d\n",
  426. fault_reg & PAGE_MASK,
  427. fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
  428. RING_FAULT_SRCID(fault_reg),
  429. RING_FAULT_FAULT_TYPE(fault_reg));
  430. I915_WRITE(RING_FAULT_REG(ring),
  431. fault_reg & ~RING_FAULT_VALID);
  432. }
  433. }
  434. POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
  435. }
  436. void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
  437. {
  438. struct drm_i915_private *dev_priv = dev->dev_private;
  439. /* Don't bother messing with faults pre GEN6 as we have little
  440. * documentation supporting that it's a good idea.
  441. */
  442. if (INTEL_INFO(dev)->gen < 6)
  443. return;
  444. i915_check_and_clear_faults(dev);
  445. dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
  446. dev_priv->gtt.base.start / PAGE_SIZE,
  447. dev_priv->gtt.base.total / PAGE_SIZE,
  448. false);
  449. }
  450. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  451. {
  452. struct drm_i915_private *dev_priv = dev->dev_private;
  453. struct drm_i915_gem_object *obj;
  454. i915_check_and_clear_faults(dev);
  455. /* First fill our portion of the GTT with scratch pages */
  456. dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
  457. dev_priv->gtt.base.start / PAGE_SIZE,
  458. dev_priv->gtt.base.total / PAGE_SIZE,
  459. true);
  460. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  461. i915_gem_clflush_object(obj, obj->pin_display);
  462. i915_gem_gtt_bind_object(obj, obj->cache_level);
  463. }
  464. i915_gem_chipset_flush(dev);
  465. }
  466. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  467. {
  468. if (obj->has_dma_mapping)
  469. return 0;
  470. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  471. obj->pages->sgl, obj->pages->nents,
  472. PCI_DMA_BIDIRECTIONAL))
  473. return -ENOSPC;
  474. return 0;
  475. }
  476. /*
  477. * Binds an object into the global gtt with the specified cache level. The object
  478. * will be accessible to the GPU via commands whose operands reference offsets
  479. * within the global GTT as well as accessible by the GPU through the GMADR
  480. * mapped BAR (dev_priv->mm.gtt->gtt).
  481. */
  482. static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
  483. struct sg_table *st,
  484. unsigned int first_entry,
  485. enum i915_cache_level level)
  486. {
  487. struct drm_i915_private *dev_priv = vm->dev->dev_private;
  488. gen6_gtt_pte_t __iomem *gtt_entries =
  489. (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
  490. int i = 0;
  491. struct sg_page_iter sg_iter;
  492. dma_addr_t addr;
  493. for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
  494. addr = sg_page_iter_dma_address(&sg_iter);
  495. iowrite32(vm->pte_encode(addr, level, true), &gtt_entries[i]);
  496. i++;
  497. }
  498. /* XXX: This serves as a posting read to make sure that the PTE has
  499. * actually been updated. There is some concern that even though
  500. * registers and PTEs are within the same BAR that they are potentially
  501. * of NUMA access patterns. Therefore, even with the way we assume
  502. * hardware should work, we must keep this posting read for paranoia.
  503. */
  504. if (i != 0)
  505. WARN_ON(readl(&gtt_entries[i-1]) !=
  506. vm->pte_encode(addr, level, true));
  507. /* This next bit makes the above posting read even more important. We
  508. * want to flush the TLBs only after we're certain all the PTE updates
  509. * have finished.
  510. */
  511. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  512. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  513. }
  514. static void gen6_ggtt_clear_range(struct i915_address_space *vm,
  515. unsigned int first_entry,
  516. unsigned int num_entries,
  517. bool use_scratch)
  518. {
  519. struct drm_i915_private *dev_priv = vm->dev->dev_private;
  520. gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
  521. (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
  522. const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
  523. int i;
  524. if (WARN(num_entries > max_entries,
  525. "First entry = %d; Num entries = %d (max=%d)\n",
  526. first_entry, num_entries, max_entries))
  527. num_entries = max_entries;
  528. scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch);
  529. for (i = 0; i < num_entries; i++)
  530. iowrite32(scratch_pte, &gtt_base[i]);
  531. readl(gtt_base);
  532. }
  533. static void i915_ggtt_insert_entries(struct i915_address_space *vm,
  534. struct sg_table *st,
  535. unsigned int pg_start,
  536. enum i915_cache_level cache_level)
  537. {
  538. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  539. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  540. intel_gtt_insert_sg_entries(st, pg_start, flags);
  541. }
  542. static void i915_ggtt_clear_range(struct i915_address_space *vm,
  543. unsigned int first_entry,
  544. unsigned int num_entries,
  545. bool unused)
  546. {
  547. intel_gtt_clear_range(first_entry, num_entries);
  548. }
  549. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  550. enum i915_cache_level cache_level)
  551. {
  552. struct drm_device *dev = obj->base.dev;
  553. struct drm_i915_private *dev_priv = dev->dev_private;
  554. const unsigned long entry = i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT;
  555. dev_priv->gtt.base.insert_entries(&dev_priv->gtt.base, obj->pages,
  556. entry,
  557. cache_level);
  558. obj->has_global_gtt_mapping = 1;
  559. }
  560. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  561. {
  562. struct drm_device *dev = obj->base.dev;
  563. struct drm_i915_private *dev_priv = dev->dev_private;
  564. const unsigned long entry = i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT;
  565. dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
  566. entry,
  567. obj->base.size >> PAGE_SHIFT,
  568. true);
  569. obj->has_global_gtt_mapping = 0;
  570. }
  571. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  572. {
  573. struct drm_device *dev = obj->base.dev;
  574. struct drm_i915_private *dev_priv = dev->dev_private;
  575. bool interruptible;
  576. interruptible = do_idling(dev_priv);
  577. if (!obj->has_dma_mapping)
  578. dma_unmap_sg(&dev->pdev->dev,
  579. obj->pages->sgl, obj->pages->nents,
  580. PCI_DMA_BIDIRECTIONAL);
  581. undo_idling(dev_priv, interruptible);
  582. }
  583. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  584. unsigned long color,
  585. unsigned long *start,
  586. unsigned long *end)
  587. {
  588. if (node->color != color)
  589. *start += 4096;
  590. if (!list_empty(&node->node_list)) {
  591. node = list_entry(node->node_list.next,
  592. struct drm_mm_node,
  593. node_list);
  594. if (node->allocated && node->color != color)
  595. *end -= 4096;
  596. }
  597. }
  598. void i915_gem_setup_global_gtt(struct drm_device *dev,
  599. unsigned long start,
  600. unsigned long mappable_end,
  601. unsigned long end)
  602. {
  603. /* Let GEM Manage all of the aperture.
  604. *
  605. * However, leave one page at the end still bound to the scratch page.
  606. * There are a number of places where the hardware apparently prefetches
  607. * past the end of the object, and we've seen multiple hangs with the
  608. * GPU head pointer stuck in a batchbuffer bound at the last page of the
  609. * aperture. One page should be enough to keep any prefetching inside
  610. * of the aperture.
  611. */
  612. struct drm_i915_private *dev_priv = dev->dev_private;
  613. struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
  614. struct drm_mm_node *entry;
  615. struct drm_i915_gem_object *obj;
  616. unsigned long hole_start, hole_end;
  617. BUG_ON(mappable_end > end);
  618. /* Subtract the guard page ... */
  619. drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
  620. if (!HAS_LLC(dev))
  621. dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
  622. /* Mark any preallocated objects as occupied */
  623. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  624. struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
  625. int ret;
  626. DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
  627. i915_gem_obj_ggtt_offset(obj), obj->base.size);
  628. WARN_ON(i915_gem_obj_ggtt_bound(obj));
  629. ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
  630. if (ret)
  631. DRM_DEBUG_KMS("Reservation failed\n");
  632. obj->has_global_gtt_mapping = 1;
  633. list_add(&vma->vma_link, &obj->vma_list);
  634. }
  635. dev_priv->gtt.base.start = start;
  636. dev_priv->gtt.base.total = end - start;
  637. /* Clear any non-preallocated blocks */
  638. drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
  639. const unsigned long count = (hole_end - hole_start) / PAGE_SIZE;
  640. DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
  641. hole_start, hole_end);
  642. ggtt_vm->clear_range(ggtt_vm, hole_start / PAGE_SIZE, count, true);
  643. }
  644. /* And finally clear the reserved guard page */
  645. ggtt_vm->clear_range(ggtt_vm, end / PAGE_SIZE - 1, 1, true);
  646. }
  647. static bool
  648. intel_enable_ppgtt(struct drm_device *dev)
  649. {
  650. if (i915_enable_ppgtt >= 0)
  651. return i915_enable_ppgtt;
  652. #ifdef CONFIG_INTEL_IOMMU
  653. /* Disable ppgtt on SNB if VT-d is on. */
  654. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  655. return false;
  656. #endif
  657. return true;
  658. }
  659. void i915_gem_init_global_gtt(struct drm_device *dev)
  660. {
  661. struct drm_i915_private *dev_priv = dev->dev_private;
  662. unsigned long gtt_size, mappable_size;
  663. gtt_size = dev_priv->gtt.base.total;
  664. mappable_size = dev_priv->gtt.mappable_end;
  665. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  666. int ret;
  667. if (INTEL_INFO(dev)->gen <= 7) {
  668. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  669. * aperture accordingly when using aliasing ppgtt. */
  670. gtt_size -= GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE;
  671. }
  672. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  673. ret = i915_gem_init_aliasing_ppgtt(dev);
  674. if (!ret)
  675. return;
  676. DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
  677. drm_mm_takedown(&dev_priv->gtt.base.mm);
  678. gtt_size += GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE;
  679. }
  680. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  681. }
  682. static int setup_scratch_page(struct drm_device *dev)
  683. {
  684. struct drm_i915_private *dev_priv = dev->dev_private;
  685. struct page *page;
  686. dma_addr_t dma_addr;
  687. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  688. if (page == NULL)
  689. return -ENOMEM;
  690. get_page(page);
  691. set_pages_uc(page, 1);
  692. #ifdef CONFIG_INTEL_IOMMU
  693. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  694. PCI_DMA_BIDIRECTIONAL);
  695. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  696. return -EINVAL;
  697. #else
  698. dma_addr = page_to_phys(page);
  699. #endif
  700. dev_priv->gtt.base.scratch.page = page;
  701. dev_priv->gtt.base.scratch.addr = dma_addr;
  702. return 0;
  703. }
  704. static void teardown_scratch_page(struct drm_device *dev)
  705. {
  706. struct drm_i915_private *dev_priv = dev->dev_private;
  707. struct page *page = dev_priv->gtt.base.scratch.page;
  708. set_pages_wb(page, 1);
  709. pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
  710. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  711. put_page(page);
  712. __free_page(page);
  713. }
  714. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  715. {
  716. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  717. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  718. return snb_gmch_ctl << 20;
  719. }
  720. static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
  721. {
  722. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  723. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  724. return snb_gmch_ctl << 25; /* 32 MB units */
  725. }
  726. static int gen6_gmch_probe(struct drm_device *dev,
  727. size_t *gtt_total,
  728. size_t *stolen,
  729. phys_addr_t *mappable_base,
  730. unsigned long *mappable_end)
  731. {
  732. struct drm_i915_private *dev_priv = dev->dev_private;
  733. phys_addr_t gtt_bus_addr;
  734. unsigned int gtt_size;
  735. u16 snb_gmch_ctl;
  736. int ret;
  737. *mappable_base = pci_resource_start(dev->pdev, 2);
  738. *mappable_end = pci_resource_len(dev->pdev, 2);
  739. /* 64/512MB is the current min/max we actually know of, but this is just
  740. * a coarse sanity check.
  741. */
  742. if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
  743. DRM_ERROR("Unknown GMADR size (%lx)\n",
  744. dev_priv->gtt.mappable_end);
  745. return -ENXIO;
  746. }
  747. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  748. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  749. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  750. gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
  751. *stolen = gen6_get_stolen_size(snb_gmch_ctl);
  752. *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
  753. /* For Modern GENs the PTEs and register space are split in the BAR */
  754. gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
  755. (pci_resource_len(dev->pdev, 0) / 2);
  756. dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
  757. if (!dev_priv->gtt.gsm) {
  758. DRM_ERROR("Failed to map the gtt page table\n");
  759. return -ENOMEM;
  760. }
  761. ret = setup_scratch_page(dev);
  762. if (ret)
  763. DRM_ERROR("Scratch setup failed\n");
  764. dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
  765. dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
  766. return ret;
  767. }
  768. static void gen6_gmch_remove(struct i915_address_space *vm)
  769. {
  770. struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
  771. iounmap(gtt->gsm);
  772. teardown_scratch_page(vm->dev);
  773. }
  774. static int i915_gmch_probe(struct drm_device *dev,
  775. size_t *gtt_total,
  776. size_t *stolen,
  777. phys_addr_t *mappable_base,
  778. unsigned long *mappable_end)
  779. {
  780. struct drm_i915_private *dev_priv = dev->dev_private;
  781. int ret;
  782. ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
  783. if (!ret) {
  784. DRM_ERROR("failed to set up gmch\n");
  785. return -EIO;
  786. }
  787. intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
  788. dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
  789. dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
  790. dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
  791. return 0;
  792. }
  793. static void i915_gmch_remove(struct i915_address_space *vm)
  794. {
  795. intel_gmch_remove();
  796. }
  797. int i915_gem_gtt_init(struct drm_device *dev)
  798. {
  799. struct drm_i915_private *dev_priv = dev->dev_private;
  800. struct i915_gtt *gtt = &dev_priv->gtt;
  801. int ret;
  802. if (INTEL_INFO(dev)->gen <= 5) {
  803. gtt->gtt_probe = i915_gmch_probe;
  804. gtt->base.cleanup = i915_gmch_remove;
  805. } else {
  806. gtt->gtt_probe = gen6_gmch_probe;
  807. gtt->base.cleanup = gen6_gmch_remove;
  808. if (IS_HASWELL(dev) && dev_priv->ellc_size)
  809. gtt->base.pte_encode = iris_pte_encode;
  810. else if (IS_HASWELL(dev))
  811. gtt->base.pte_encode = hsw_pte_encode;
  812. else if (IS_VALLEYVIEW(dev))
  813. gtt->base.pte_encode = byt_pte_encode;
  814. else if (INTEL_INFO(dev)->gen >= 7)
  815. gtt->base.pte_encode = ivb_pte_encode;
  816. else
  817. gtt->base.pte_encode = snb_pte_encode;
  818. }
  819. ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
  820. &gtt->mappable_base, &gtt->mappable_end);
  821. if (ret)
  822. return ret;
  823. gtt->base.dev = dev;
  824. /* GMADR is the PCI mmio aperture into the global GTT. */
  825. DRM_INFO("Memory usable by graphics device = %zdM\n",
  826. gtt->base.total >> 20);
  827. DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
  828. DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
  829. return 0;
  830. }