ata_piix.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below.going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #define DRV_NAME "ata_piix"
  94. #define DRV_VERSION "1.05"
  95. enum {
  96. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  97. ICH5_PMR = 0x90, /* port mapping register */
  98. ICH5_PCS = 0x92, /* port control and status */
  99. PIIX_SCC = 0x0A, /* sub-class code register */
  100. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  101. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  102. PIIX_FLAG_COMBINED = (1 << 29), /* combined mode possible */
  103. /* ICH6/7 use different scheme for map value */
  104. PIIX_FLAG_COMBINED_ICH6 = PIIX_FLAG_COMBINED | (1 << 30),
  105. /* combined mode. if set, PATA is channel 0.
  106. * if clear, PATA is channel 1.
  107. */
  108. PIIX_COMB_PATA_P0 = (1 << 1),
  109. PIIX_COMB = (1 << 2), /* combined mode enabled? */
  110. PIIX_PORT_ENABLED = (1 << 0),
  111. PIIX_PORT_PRESENT = (1 << 4),
  112. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  113. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  114. ich5_pata = 0,
  115. ich5_sata = 1,
  116. piix4_pata = 2,
  117. ich6_sata = 3,
  118. ich6_sata_ahci = 4,
  119. PIIX_AHCI_DEVICE = 6,
  120. };
  121. static int piix_init_one (struct pci_dev *pdev,
  122. const struct pci_device_id *ent);
  123. static void piix_pata_phy_reset(struct ata_port *ap);
  124. static void piix_sata_phy_reset(struct ata_port *ap);
  125. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  126. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  127. static unsigned int in_module_init = 1;
  128. static const struct pci_device_id piix_pci_tbl[] = {
  129. #ifdef ATA_ENABLE_PATA
  130. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix4_pata },
  131. { 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  132. { 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  133. #endif
  134. /* NOTE: The following PCI ids must be kept in sync with the
  135. * list in drivers/pci/quirks.c.
  136. */
  137. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  138. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  139. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  140. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  141. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  142. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  143. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  144. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  145. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  146. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  147. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  148. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  149. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  150. { } /* terminate list */
  151. };
  152. static struct pci_driver piix_pci_driver = {
  153. .name = DRV_NAME,
  154. .id_table = piix_pci_tbl,
  155. .probe = piix_init_one,
  156. .remove = ata_pci_remove_one,
  157. .suspend = ata_pci_device_suspend,
  158. .resume = ata_pci_device_resume,
  159. };
  160. static struct scsi_host_template piix_sht = {
  161. .module = THIS_MODULE,
  162. .name = DRV_NAME,
  163. .ioctl = ata_scsi_ioctl,
  164. .queuecommand = ata_scsi_queuecmd,
  165. .eh_timed_out = ata_scsi_timed_out,
  166. .eh_strategy_handler = ata_scsi_error,
  167. .can_queue = ATA_DEF_QUEUE,
  168. .this_id = ATA_SHT_THIS_ID,
  169. .sg_tablesize = LIBATA_MAX_PRD,
  170. .max_sectors = ATA_MAX_SECTORS,
  171. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  172. .emulated = ATA_SHT_EMULATED,
  173. .use_clustering = ATA_SHT_USE_CLUSTERING,
  174. .proc_name = DRV_NAME,
  175. .dma_boundary = ATA_DMA_BOUNDARY,
  176. .slave_configure = ata_scsi_slave_config,
  177. .bios_param = ata_std_bios_param,
  178. .resume = ata_scsi_device_resume,
  179. .suspend = ata_scsi_device_suspend,
  180. };
  181. static const struct ata_port_operations piix_pata_ops = {
  182. .port_disable = ata_port_disable,
  183. .set_piomode = piix_set_piomode,
  184. .set_dmamode = piix_set_dmamode,
  185. .tf_load = ata_tf_load,
  186. .tf_read = ata_tf_read,
  187. .check_status = ata_check_status,
  188. .exec_command = ata_exec_command,
  189. .dev_select = ata_std_dev_select,
  190. .phy_reset = piix_pata_phy_reset,
  191. .bmdma_setup = ata_bmdma_setup,
  192. .bmdma_start = ata_bmdma_start,
  193. .bmdma_stop = ata_bmdma_stop,
  194. .bmdma_status = ata_bmdma_status,
  195. .qc_prep = ata_qc_prep,
  196. .qc_issue = ata_qc_issue_prot,
  197. .eng_timeout = ata_eng_timeout,
  198. .irq_handler = ata_interrupt,
  199. .irq_clear = ata_bmdma_irq_clear,
  200. .port_start = ata_port_start,
  201. .port_stop = ata_port_stop,
  202. .host_stop = ata_host_stop,
  203. };
  204. static const struct ata_port_operations piix_sata_ops = {
  205. .port_disable = ata_port_disable,
  206. .tf_load = ata_tf_load,
  207. .tf_read = ata_tf_read,
  208. .check_status = ata_check_status,
  209. .exec_command = ata_exec_command,
  210. .dev_select = ata_std_dev_select,
  211. .phy_reset = piix_sata_phy_reset,
  212. .bmdma_setup = ata_bmdma_setup,
  213. .bmdma_start = ata_bmdma_start,
  214. .bmdma_stop = ata_bmdma_stop,
  215. .bmdma_status = ata_bmdma_status,
  216. .qc_prep = ata_qc_prep,
  217. .qc_issue = ata_qc_issue_prot,
  218. .eng_timeout = ata_eng_timeout,
  219. .irq_handler = ata_interrupt,
  220. .irq_clear = ata_bmdma_irq_clear,
  221. .port_start = ata_port_start,
  222. .port_stop = ata_port_stop,
  223. .host_stop = ata_host_stop,
  224. };
  225. static struct ata_port_info piix_port_info[] = {
  226. /* ich5_pata */
  227. {
  228. .sht = &piix_sht,
  229. .host_flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST |
  230. PIIX_FLAG_CHECKINTR,
  231. .pio_mask = 0x1f, /* pio0-4 */
  232. #if 0
  233. .mwdma_mask = 0x06, /* mwdma1-2 */
  234. #else
  235. .mwdma_mask = 0x00, /* mwdma broken */
  236. #endif
  237. .udma_mask = 0x3f, /* udma0-5 */
  238. .port_ops = &piix_pata_ops,
  239. },
  240. /* ich5_sata */
  241. {
  242. .sht = &piix_sht,
  243. .host_flags = ATA_FLAG_SATA | ATA_FLAG_SRST |
  244. PIIX_FLAG_COMBINED | PIIX_FLAG_CHECKINTR,
  245. .pio_mask = 0x1f, /* pio0-4 */
  246. .mwdma_mask = 0x07, /* mwdma0-2 */
  247. .udma_mask = 0x7f, /* udma0-6 */
  248. .port_ops = &piix_sata_ops,
  249. },
  250. /* piix4_pata */
  251. {
  252. .sht = &piix_sht,
  253. .host_flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  254. .pio_mask = 0x1f, /* pio0-4 */
  255. #if 0
  256. .mwdma_mask = 0x06, /* mwdma1-2 */
  257. #else
  258. .mwdma_mask = 0x00, /* mwdma broken */
  259. #endif
  260. .udma_mask = ATA_UDMA_MASK_40C,
  261. .port_ops = &piix_pata_ops,
  262. },
  263. /* ich6_sata */
  264. {
  265. .sht = &piix_sht,
  266. .host_flags = ATA_FLAG_SATA | ATA_FLAG_SRST |
  267. PIIX_FLAG_COMBINED_ICH6 |
  268. PIIX_FLAG_CHECKINTR | ATA_FLAG_SLAVE_POSS,
  269. .pio_mask = 0x1f, /* pio0-4 */
  270. .mwdma_mask = 0x07, /* mwdma0-2 */
  271. .udma_mask = 0x7f, /* udma0-6 */
  272. .port_ops = &piix_sata_ops,
  273. },
  274. /* ich6_sata_ahci */
  275. {
  276. .sht = &piix_sht,
  277. .host_flags = ATA_FLAG_SATA | ATA_FLAG_SRST |
  278. PIIX_FLAG_COMBINED_ICH6 |
  279. PIIX_FLAG_CHECKINTR | ATA_FLAG_SLAVE_POSS |
  280. PIIX_FLAG_AHCI,
  281. .pio_mask = 0x1f, /* pio0-4 */
  282. .mwdma_mask = 0x07, /* mwdma0-2 */
  283. .udma_mask = 0x7f, /* udma0-6 */
  284. .port_ops = &piix_sata_ops,
  285. },
  286. };
  287. static struct pci_bits piix_enable_bits[] = {
  288. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  289. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  290. };
  291. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  292. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  293. MODULE_LICENSE("GPL");
  294. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  295. MODULE_VERSION(DRV_VERSION);
  296. /**
  297. * piix_pata_cbl_detect - Probe host controller cable detect info
  298. * @ap: Port for which cable detect info is desired
  299. *
  300. * Read 80c cable indicator from ATA PCI device's PCI config
  301. * register. This register is normally set by firmware (BIOS).
  302. *
  303. * LOCKING:
  304. * None (inherited from caller).
  305. */
  306. static void piix_pata_cbl_detect(struct ata_port *ap)
  307. {
  308. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  309. u8 tmp, mask;
  310. /* no 80c support in host controller? */
  311. if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
  312. goto cbl40;
  313. /* check BIOS cable detect results */
  314. mask = ap->hard_port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  315. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  316. if ((tmp & mask) == 0)
  317. goto cbl40;
  318. ap->cbl = ATA_CBL_PATA80;
  319. return;
  320. cbl40:
  321. ap->cbl = ATA_CBL_PATA40;
  322. ap->udma_mask &= ATA_UDMA_MASK_40C;
  323. }
  324. /**
  325. * piix_pata_phy_reset - Probe specified port on PATA host controller
  326. * @ap: Port to probe
  327. *
  328. * Probe PATA phy.
  329. *
  330. * LOCKING:
  331. * None (inherited from caller).
  332. */
  333. static void piix_pata_phy_reset(struct ata_port *ap)
  334. {
  335. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  336. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->hard_port_no])) {
  337. ata_port_disable(ap);
  338. printk(KERN_INFO "ata%u: port disabled. ignoring.\n", ap->id);
  339. return;
  340. }
  341. piix_pata_cbl_detect(ap);
  342. ata_port_probe(ap);
  343. ata_bus_reset(ap);
  344. }
  345. /**
  346. * piix_sata_probe - Probe PCI device for present SATA devices
  347. * @ap: Port associated with the PCI device we wish to probe
  348. *
  349. * Reads SATA PCI device's PCI config register Port Configuration
  350. * and Status (PCS) to determine port and device availability.
  351. *
  352. * LOCKING:
  353. * None (inherited from caller).
  354. *
  355. * RETURNS:
  356. * Non-zero if port is enabled, it may or may not have a device
  357. * attached in that case (PRESENT bit would only be set if BIOS probe
  358. * was done). Zero is returned if port is disabled.
  359. */
  360. static int piix_sata_probe (struct ata_port *ap)
  361. {
  362. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  363. int combined = (ap->flags & ATA_FLAG_SLAVE_POSS);
  364. int orig_mask, mask, i;
  365. u8 pcs;
  366. mask = (PIIX_PORT_PRESENT << ap->hard_port_no) |
  367. (PIIX_PORT_ENABLED << ap->hard_port_no);
  368. pci_read_config_byte(pdev, ICH5_PCS, &pcs);
  369. orig_mask = (int) pcs & 0xff;
  370. /* TODO: this is vaguely wrong for ICH6 combined mode,
  371. * where only two of the four SATA ports are mapped
  372. * onto a single ATA channel. It is also vaguely inaccurate
  373. * for ICH5, which has only two ports. However, this is ok,
  374. * as further device presence detection code will handle
  375. * any false positives produced here.
  376. */
  377. for (i = 0; i < 4; i++) {
  378. mask = (PIIX_PORT_ENABLED << i);
  379. if ((orig_mask & mask) == mask)
  380. if (combined || (i == ap->hard_port_no))
  381. return 1;
  382. }
  383. return 0;
  384. }
  385. /**
  386. * piix_sata_phy_reset - Probe specified port on SATA host controller
  387. * @ap: Port to probe
  388. *
  389. * Probe SATA phy.
  390. *
  391. * LOCKING:
  392. * None (inherited from caller).
  393. */
  394. static void piix_sata_phy_reset(struct ata_port *ap)
  395. {
  396. if (!piix_sata_probe(ap)) {
  397. ata_port_disable(ap);
  398. printk(KERN_INFO "ata%u: SATA port has no device.\n", ap->id);
  399. return;
  400. }
  401. ap->cbl = ATA_CBL_SATA;
  402. ata_port_probe(ap);
  403. ata_bus_reset(ap);
  404. }
  405. /**
  406. * piix_set_piomode - Initialize host controller PATA PIO timings
  407. * @ap: Port whose timings we are configuring
  408. * @adev: um
  409. *
  410. * Set PIO mode for device, in host controller PCI config space.
  411. *
  412. * LOCKING:
  413. * None (inherited from caller).
  414. */
  415. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  416. {
  417. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  418. struct pci_dev *dev = to_pci_dev(ap->host_set->dev);
  419. unsigned int is_slave = (adev->devno != 0);
  420. unsigned int master_port= ap->hard_port_no ? 0x42 : 0x40;
  421. unsigned int slave_port = 0x44;
  422. u16 master_data;
  423. u8 slave_data;
  424. static const /* ISP RTC */
  425. u8 timings[][2] = { { 0, 0 },
  426. { 0, 0 },
  427. { 1, 0 },
  428. { 2, 1 },
  429. { 2, 3 }, };
  430. pci_read_config_word(dev, master_port, &master_data);
  431. if (is_slave) {
  432. master_data |= 0x4000;
  433. /* enable PPE, IE and TIME */
  434. master_data |= 0x0070;
  435. pci_read_config_byte(dev, slave_port, &slave_data);
  436. slave_data &= (ap->hard_port_no ? 0x0f : 0xf0);
  437. slave_data |=
  438. (timings[pio][0] << 2) |
  439. (timings[pio][1] << (ap->hard_port_no ? 4 : 0));
  440. } else {
  441. master_data &= 0xccf8;
  442. /* enable PPE, IE and TIME */
  443. master_data |= 0x0007;
  444. master_data |=
  445. (timings[pio][0] << 12) |
  446. (timings[pio][1] << 8);
  447. }
  448. pci_write_config_word(dev, master_port, master_data);
  449. if (is_slave)
  450. pci_write_config_byte(dev, slave_port, slave_data);
  451. }
  452. /**
  453. * piix_set_dmamode - Initialize host controller PATA PIO timings
  454. * @ap: Port whose timings we are configuring
  455. * @adev: um
  456. * @udma: udma mode, 0 - 6
  457. *
  458. * Set UDMA mode for device, in host controller PCI config space.
  459. *
  460. * LOCKING:
  461. * None (inherited from caller).
  462. */
  463. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  464. {
  465. unsigned int udma = adev->dma_mode; /* FIXME: MWDMA too */
  466. struct pci_dev *dev = to_pci_dev(ap->host_set->dev);
  467. u8 maslave = ap->hard_port_no ? 0x42 : 0x40;
  468. u8 speed = udma;
  469. unsigned int drive_dn = (ap->hard_port_no ? 2 : 0) + adev->devno;
  470. int a_speed = 3 << (drive_dn * 4);
  471. int u_flag = 1 << drive_dn;
  472. int v_flag = 0x01 << drive_dn;
  473. int w_flag = 0x10 << drive_dn;
  474. int u_speed = 0;
  475. int sitre;
  476. u16 reg4042, reg4a;
  477. u8 reg48, reg54, reg55;
  478. pci_read_config_word(dev, maslave, &reg4042);
  479. DPRINTK("reg4042 = 0x%04x\n", reg4042);
  480. sitre = (reg4042 & 0x4000) ? 1 : 0;
  481. pci_read_config_byte(dev, 0x48, &reg48);
  482. pci_read_config_word(dev, 0x4a, &reg4a);
  483. pci_read_config_byte(dev, 0x54, &reg54);
  484. pci_read_config_byte(dev, 0x55, &reg55);
  485. switch(speed) {
  486. case XFER_UDMA_4:
  487. case XFER_UDMA_2: u_speed = 2 << (drive_dn * 4); break;
  488. case XFER_UDMA_6:
  489. case XFER_UDMA_5:
  490. case XFER_UDMA_3:
  491. case XFER_UDMA_1: u_speed = 1 << (drive_dn * 4); break;
  492. case XFER_UDMA_0: u_speed = 0 << (drive_dn * 4); break;
  493. case XFER_MW_DMA_2:
  494. case XFER_MW_DMA_1: break;
  495. default:
  496. BUG();
  497. return;
  498. }
  499. if (speed >= XFER_UDMA_0) {
  500. if (!(reg48 & u_flag))
  501. pci_write_config_byte(dev, 0x48, reg48 | u_flag);
  502. if (speed == XFER_UDMA_5) {
  503. pci_write_config_byte(dev, 0x55, (u8) reg55|w_flag);
  504. } else {
  505. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  506. }
  507. if ((reg4a & a_speed) != u_speed)
  508. pci_write_config_word(dev, 0x4a, (reg4a & ~a_speed) | u_speed);
  509. if (speed > XFER_UDMA_2) {
  510. if (!(reg54 & v_flag))
  511. pci_write_config_byte(dev, 0x54, reg54 | v_flag);
  512. } else
  513. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  514. } else {
  515. if (reg48 & u_flag)
  516. pci_write_config_byte(dev, 0x48, reg48 & ~u_flag);
  517. if (reg4a & a_speed)
  518. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  519. if (reg54 & v_flag)
  520. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  521. if (reg55 & w_flag)
  522. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  523. }
  524. }
  525. #define AHCI_PCI_BAR 5
  526. #define AHCI_GLOBAL_CTL 0x04
  527. #define AHCI_ENABLE (1 << 31)
  528. static int piix_disable_ahci(struct pci_dev *pdev)
  529. {
  530. void __iomem *mmio;
  531. u32 tmp;
  532. int rc = 0;
  533. /* BUG: pci_enable_device has not yet been called. This
  534. * works because this device is usually set up by BIOS.
  535. */
  536. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  537. !pci_resource_len(pdev, AHCI_PCI_BAR))
  538. return 0;
  539. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  540. if (!mmio)
  541. return -ENOMEM;
  542. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  543. if (tmp & AHCI_ENABLE) {
  544. tmp &= ~AHCI_ENABLE;
  545. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  546. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  547. if (tmp & AHCI_ENABLE)
  548. rc = -EIO;
  549. }
  550. pci_iounmap(pdev, mmio);
  551. return rc;
  552. }
  553. /**
  554. * piix_check_450nx_errata - Check for problem 450NX setup
  555. * @ata_dev: the PCI device to check
  556. *
  557. * Check for the present of 450NX errata #19 and errata #25. If
  558. * they are found return an error code so we can turn off DMA
  559. */
  560. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  561. {
  562. struct pci_dev *pdev = NULL;
  563. u16 cfg;
  564. u8 rev;
  565. int no_piix_dma = 0;
  566. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  567. {
  568. /* Look for 450NX PXB. Check for problem configurations
  569. A PCI quirk checks bit 6 already */
  570. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  571. pci_read_config_word(pdev, 0x41, &cfg);
  572. /* Only on the original revision: IDE DMA can hang */
  573. if(rev == 0x00)
  574. no_piix_dma = 1;
  575. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  576. else if(cfg & (1<<14) && rev < 5)
  577. no_piix_dma = 2;
  578. }
  579. if(no_piix_dma)
  580. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  581. if(no_piix_dma == 2)
  582. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  583. return no_piix_dma;
  584. }
  585. /**
  586. * piix_init_one - Register PIIX ATA PCI device with kernel services
  587. * @pdev: PCI device to register
  588. * @ent: Entry in piix_pci_tbl matching with @pdev
  589. *
  590. * Called from kernel PCI layer. We probe for combined mode (sigh),
  591. * and then hand over control to libata, for it to do the rest.
  592. *
  593. * LOCKING:
  594. * Inherited from PCI layer (may sleep).
  595. *
  596. * RETURNS:
  597. * Zero on success, or -ERRNO value.
  598. */
  599. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  600. {
  601. static int printed_version;
  602. struct ata_port_info *port_info[2];
  603. unsigned int combined = 0;
  604. unsigned int pata_chan = 0, sata_chan = 0;
  605. unsigned long host_flags;
  606. if (!printed_version++)
  607. dev_printk(KERN_DEBUG, &pdev->dev,
  608. "version " DRV_VERSION "\n");
  609. /* no hotplugging support (FIXME) */
  610. if (!in_module_init)
  611. return -ENODEV;
  612. port_info[0] = &piix_port_info[ent->driver_data];
  613. port_info[1] = &piix_port_info[ent->driver_data];
  614. host_flags = port_info[0]->host_flags;
  615. if (host_flags & PIIX_FLAG_AHCI) {
  616. u8 tmp;
  617. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  618. if (tmp == PIIX_AHCI_DEVICE) {
  619. int rc = piix_disable_ahci(pdev);
  620. if (rc)
  621. return rc;
  622. }
  623. }
  624. if (host_flags & PIIX_FLAG_COMBINED) {
  625. u8 tmp;
  626. pci_read_config_byte(pdev, ICH5_PMR, &tmp);
  627. if (host_flags & PIIX_FLAG_COMBINED_ICH6) {
  628. switch (tmp & 0x3) {
  629. case 0:
  630. break;
  631. case 1:
  632. combined = 1;
  633. sata_chan = 1;
  634. break;
  635. case 2:
  636. combined = 1;
  637. pata_chan = 1;
  638. break;
  639. case 3:
  640. dev_printk(KERN_WARNING, &pdev->dev,
  641. "invalid MAP value %u\n", tmp);
  642. break;
  643. }
  644. } else {
  645. if (tmp & PIIX_COMB) {
  646. combined = 1;
  647. if (tmp & PIIX_COMB_PATA_P0)
  648. sata_chan = 1;
  649. else
  650. pata_chan = 1;
  651. }
  652. }
  653. }
  654. /* On ICH5, some BIOSen disable the interrupt using the
  655. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  656. * On ICH6, this bit has the same effect, but only when
  657. * MSI is disabled (and it is disabled, as we don't use
  658. * message-signalled interrupts currently).
  659. */
  660. if (host_flags & PIIX_FLAG_CHECKINTR)
  661. pci_intx(pdev, 1);
  662. if (combined) {
  663. port_info[sata_chan] = &piix_port_info[ent->driver_data];
  664. port_info[sata_chan]->host_flags |= ATA_FLAG_SLAVE_POSS;
  665. port_info[pata_chan] = &piix_port_info[ich5_pata];
  666. dev_printk(KERN_WARNING, &pdev->dev,
  667. "combined mode detected (p=%u, s=%u)\n",
  668. pata_chan, sata_chan);
  669. }
  670. if (piix_check_450nx_errata(pdev)) {
  671. /* This writes into the master table but it does not
  672. really matter for this errata as we will apply it to
  673. all the PIIX devices on the board */
  674. port_info[0]->mwdma_mask = 0;
  675. port_info[0]->udma_mask = 0;
  676. port_info[1]->mwdma_mask = 0;
  677. port_info[1]->udma_mask = 0;
  678. }
  679. return ata_pci_init_one(pdev, port_info, 2);
  680. }
  681. static int __init piix_init(void)
  682. {
  683. int rc;
  684. DPRINTK("pci_module_init\n");
  685. rc = pci_module_init(&piix_pci_driver);
  686. if (rc)
  687. return rc;
  688. in_module_init = 0;
  689. DPRINTK("done\n");
  690. return 0;
  691. }
  692. static void __exit piix_exit(void)
  693. {
  694. pci_unregister_driver(&piix_pci_driver);
  695. }
  696. module_init(piix_init);
  697. module_exit(piix_exit);