r100.c 88 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "r100d.h"
  35. #include <linux/firmware.h>
  36. #include <linux/platform_device.h>
  37. #include "r100_reg_safe.h"
  38. #include "rn50_reg_safe.h"
  39. /* Firmware Names */
  40. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  41. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  42. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  43. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  44. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  45. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  46. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  47. MODULE_FIRMWARE(FIRMWARE_R100);
  48. MODULE_FIRMWARE(FIRMWARE_R200);
  49. MODULE_FIRMWARE(FIRMWARE_R300);
  50. MODULE_FIRMWARE(FIRMWARE_R420);
  51. MODULE_FIRMWARE(FIRMWARE_RS690);
  52. MODULE_FIRMWARE(FIRMWARE_RS600);
  53. MODULE_FIRMWARE(FIRMWARE_R520);
  54. #include "r100_track.h"
  55. /* This files gather functions specifics to:
  56. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  57. *
  58. * Some of these functions might be used by newer ASICs.
  59. */
  60. int r200_init(struct radeon_device *rdev);
  61. void r100_hdp_reset(struct radeon_device *rdev);
  62. void r100_gpu_init(struct radeon_device *rdev);
  63. int r100_gui_wait_for_idle(struct radeon_device *rdev);
  64. int r100_mc_wait_for_idle(struct radeon_device *rdev);
  65. void r100_gpu_wait_for_vsync(struct radeon_device *rdev);
  66. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev);
  67. int r100_debugfs_mc_info_init(struct radeon_device *rdev);
  68. /*
  69. * PCI GART
  70. */
  71. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  72. {
  73. /* TODO: can we do somethings here ? */
  74. /* It seems hw only cache one entry so we should discard this
  75. * entry otherwise if first GPU GART read hit this entry it
  76. * could end up in wrong address. */
  77. }
  78. int r100_pci_gart_init(struct radeon_device *rdev)
  79. {
  80. int r;
  81. if (rdev->gart.table.ram.ptr) {
  82. WARN(1, "R100 PCI GART already initialized.\n");
  83. return 0;
  84. }
  85. /* Initialize common gart structure */
  86. r = radeon_gart_init(rdev);
  87. if (r)
  88. return r;
  89. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  90. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  91. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  92. return radeon_gart_table_ram_alloc(rdev);
  93. }
  94. int r100_pci_gart_enable(struct radeon_device *rdev)
  95. {
  96. uint32_t tmp;
  97. /* discard memory request outside of configured range */
  98. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  99. WREG32(RADEON_AIC_CNTL, tmp);
  100. /* set address range for PCI address translate */
  101. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_location);
  102. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  103. WREG32(RADEON_AIC_HI_ADDR, tmp);
  104. /* Enable bus mastering */
  105. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  106. WREG32(RADEON_BUS_CNTL, tmp);
  107. /* set PCI GART page-table base address */
  108. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  109. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  110. WREG32(RADEON_AIC_CNTL, tmp);
  111. r100_pci_gart_tlb_flush(rdev);
  112. rdev->gart.ready = true;
  113. return 0;
  114. }
  115. void r100_pci_gart_disable(struct radeon_device *rdev)
  116. {
  117. uint32_t tmp;
  118. /* discard memory request outside of configured range */
  119. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  120. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  121. WREG32(RADEON_AIC_LO_ADDR, 0);
  122. WREG32(RADEON_AIC_HI_ADDR, 0);
  123. }
  124. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  125. {
  126. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  127. return -EINVAL;
  128. }
  129. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  130. return 0;
  131. }
  132. void r100_pci_gart_fini(struct radeon_device *rdev)
  133. {
  134. r100_pci_gart_disable(rdev);
  135. radeon_gart_table_ram_free(rdev);
  136. radeon_gart_fini(rdev);
  137. }
  138. /*
  139. * MC
  140. */
  141. void r100_mc_disable_clients(struct radeon_device *rdev)
  142. {
  143. uint32_t ov0_scale_cntl, crtc_ext_cntl, crtc_gen_cntl, crtc2_gen_cntl;
  144. /* FIXME: is this function correct for rs100,rs200,rs300 ? */
  145. if (r100_gui_wait_for_idle(rdev)) {
  146. printk(KERN_WARNING "Failed to wait GUI idle while "
  147. "programming pipes. Bad things might happen.\n");
  148. }
  149. /* stop display and memory access */
  150. ov0_scale_cntl = RREG32(RADEON_OV0_SCALE_CNTL);
  151. WREG32(RADEON_OV0_SCALE_CNTL, ov0_scale_cntl & ~RADEON_SCALER_ENABLE);
  152. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  153. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl | RADEON_CRTC_DISPLAY_DIS);
  154. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  155. r100_gpu_wait_for_vsync(rdev);
  156. WREG32(RADEON_CRTC_GEN_CNTL,
  157. (crtc_gen_cntl & ~(RADEON_CRTC_CUR_EN | RADEON_CRTC_ICON_EN)) |
  158. RADEON_CRTC_DISP_REQ_EN_B | RADEON_CRTC_EXT_DISP_EN);
  159. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  160. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  161. r100_gpu_wait_for_vsync2(rdev);
  162. WREG32(RADEON_CRTC2_GEN_CNTL,
  163. (crtc2_gen_cntl &
  164. ~(RADEON_CRTC2_CUR_EN | RADEON_CRTC2_ICON_EN)) |
  165. RADEON_CRTC2_DISP_REQ_EN_B);
  166. }
  167. udelay(500);
  168. }
  169. void r100_mc_setup(struct radeon_device *rdev)
  170. {
  171. uint32_t tmp;
  172. int r;
  173. r = r100_debugfs_mc_info_init(rdev);
  174. if (r) {
  175. DRM_ERROR("Failed to register debugfs file for R100 MC !\n");
  176. }
  177. /* Write VRAM size in case we are limiting it */
  178. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  179. /* Novell bug 204882 for RN50/M6/M7 with 8/16/32MB VRAM,
  180. * if the aperture is 64MB but we have 32MB VRAM
  181. * we report only 32MB VRAM but we have to set MC_FB_LOCATION
  182. * to 64MB, otherwise the gpu accidentially dies */
  183. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  184. tmp = REG_SET(RADEON_MC_FB_TOP, tmp >> 16);
  185. tmp |= REG_SET(RADEON_MC_FB_START, rdev->mc.vram_location >> 16);
  186. WREG32(RADEON_MC_FB_LOCATION, tmp);
  187. /* Enable bus mastering */
  188. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  189. WREG32(RADEON_BUS_CNTL, tmp);
  190. if (rdev->flags & RADEON_IS_AGP) {
  191. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  192. tmp = REG_SET(RADEON_MC_AGP_TOP, tmp >> 16);
  193. tmp |= REG_SET(RADEON_MC_AGP_START, rdev->mc.gtt_location >> 16);
  194. WREG32(RADEON_MC_AGP_LOCATION, tmp);
  195. WREG32(RADEON_AGP_BASE, rdev->mc.agp_base);
  196. } else {
  197. WREG32(RADEON_MC_AGP_LOCATION, 0x0FFFFFFF);
  198. WREG32(RADEON_AGP_BASE, 0);
  199. }
  200. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  201. tmp |= (7 << 28);
  202. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  203. (void)RREG32(RADEON_HOST_PATH_CNTL);
  204. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  205. (void)RREG32(RADEON_HOST_PATH_CNTL);
  206. }
  207. int r100_mc_init(struct radeon_device *rdev)
  208. {
  209. int r;
  210. if (r100_debugfs_rbbm_init(rdev)) {
  211. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  212. }
  213. r100_gpu_init(rdev);
  214. /* Disable gart which also disable out of gart access */
  215. r100_pci_gart_disable(rdev);
  216. /* Setup GPU memory space */
  217. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  218. if (rdev->flags & RADEON_IS_AGP) {
  219. r = radeon_agp_init(rdev);
  220. if (r) {
  221. printk(KERN_WARNING "[drm] Disabling AGP\n");
  222. rdev->flags &= ~RADEON_IS_AGP;
  223. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  224. } else {
  225. rdev->mc.gtt_location = rdev->mc.agp_base;
  226. }
  227. }
  228. r = radeon_mc_setup(rdev);
  229. if (r) {
  230. return r;
  231. }
  232. r100_mc_disable_clients(rdev);
  233. if (r100_mc_wait_for_idle(rdev)) {
  234. printk(KERN_WARNING "Failed to wait MC idle while "
  235. "programming pipes. Bad things might happen.\n");
  236. }
  237. r100_mc_setup(rdev);
  238. return 0;
  239. }
  240. void r100_mc_fini(struct radeon_device *rdev)
  241. {
  242. }
  243. /*
  244. * Interrupts
  245. */
  246. int r100_irq_set(struct radeon_device *rdev)
  247. {
  248. uint32_t tmp = 0;
  249. if (rdev->irq.sw_int) {
  250. tmp |= RADEON_SW_INT_ENABLE;
  251. }
  252. if (rdev->irq.crtc_vblank_int[0]) {
  253. tmp |= RADEON_CRTC_VBLANK_MASK;
  254. }
  255. if (rdev->irq.crtc_vblank_int[1]) {
  256. tmp |= RADEON_CRTC2_VBLANK_MASK;
  257. }
  258. WREG32(RADEON_GEN_INT_CNTL, tmp);
  259. return 0;
  260. }
  261. void r100_irq_disable(struct radeon_device *rdev)
  262. {
  263. u32 tmp;
  264. WREG32(R_000040_GEN_INT_CNTL, 0);
  265. /* Wait and acknowledge irq */
  266. mdelay(1);
  267. tmp = RREG32(R_000044_GEN_INT_STATUS);
  268. WREG32(R_000044_GEN_INT_STATUS, tmp);
  269. }
  270. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  271. {
  272. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  273. uint32_t irq_mask = RADEON_SW_INT_TEST | RADEON_CRTC_VBLANK_STAT |
  274. RADEON_CRTC2_VBLANK_STAT;
  275. if (irqs) {
  276. WREG32(RADEON_GEN_INT_STATUS, irqs);
  277. }
  278. return irqs & irq_mask;
  279. }
  280. int r100_irq_process(struct radeon_device *rdev)
  281. {
  282. uint32_t status;
  283. status = r100_irq_ack(rdev);
  284. if (!status) {
  285. return IRQ_NONE;
  286. }
  287. if (rdev->shutdown) {
  288. return IRQ_NONE;
  289. }
  290. while (status) {
  291. /* SW interrupt */
  292. if (status & RADEON_SW_INT_TEST) {
  293. radeon_fence_process(rdev);
  294. }
  295. /* Vertical blank interrupts */
  296. if (status & RADEON_CRTC_VBLANK_STAT) {
  297. drm_handle_vblank(rdev->ddev, 0);
  298. }
  299. if (status & RADEON_CRTC2_VBLANK_STAT) {
  300. drm_handle_vblank(rdev->ddev, 1);
  301. }
  302. status = r100_irq_ack(rdev);
  303. }
  304. return IRQ_HANDLED;
  305. }
  306. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  307. {
  308. if (crtc == 0)
  309. return RREG32(RADEON_CRTC_CRNT_FRAME);
  310. else
  311. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  312. }
  313. /*
  314. * Fence emission
  315. */
  316. void r100_fence_ring_emit(struct radeon_device *rdev,
  317. struct radeon_fence *fence)
  318. {
  319. /* Who ever call radeon_fence_emit should call ring_lock and ask
  320. * for enough space (today caller are ib schedule and buffer move) */
  321. /* Wait until IDLE & CLEAN */
  322. radeon_ring_write(rdev, PACKET0(0x1720, 0));
  323. radeon_ring_write(rdev, (1 << 16) | (1 << 17));
  324. /* Emit fence sequence & fire IRQ */
  325. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  326. radeon_ring_write(rdev, fence->seq);
  327. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  328. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  329. }
  330. /*
  331. * Writeback
  332. */
  333. int r100_wb_init(struct radeon_device *rdev)
  334. {
  335. int r;
  336. if (rdev->wb.wb_obj == NULL) {
  337. r = radeon_object_create(rdev, NULL, 4096,
  338. true,
  339. RADEON_GEM_DOMAIN_GTT,
  340. false, &rdev->wb.wb_obj);
  341. if (r) {
  342. DRM_ERROR("radeon: failed to create WB buffer (%d).\n", r);
  343. return r;
  344. }
  345. r = radeon_object_pin(rdev->wb.wb_obj,
  346. RADEON_GEM_DOMAIN_GTT,
  347. &rdev->wb.gpu_addr);
  348. if (r) {
  349. DRM_ERROR("radeon: failed to pin WB buffer (%d).\n", r);
  350. return r;
  351. }
  352. r = radeon_object_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  353. if (r) {
  354. DRM_ERROR("radeon: failed to map WB buffer (%d).\n", r);
  355. return r;
  356. }
  357. }
  358. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  359. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  360. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  361. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  362. return 0;
  363. }
  364. void r100_wb_disable(struct radeon_device *rdev)
  365. {
  366. WREG32(R_000770_SCRATCH_UMSK, 0);
  367. }
  368. void r100_wb_fini(struct radeon_device *rdev)
  369. {
  370. r100_wb_disable(rdev);
  371. if (rdev->wb.wb_obj) {
  372. radeon_object_kunmap(rdev->wb.wb_obj);
  373. radeon_object_unpin(rdev->wb.wb_obj);
  374. radeon_object_unref(&rdev->wb.wb_obj);
  375. rdev->wb.wb = NULL;
  376. rdev->wb.wb_obj = NULL;
  377. }
  378. }
  379. int r100_copy_blit(struct radeon_device *rdev,
  380. uint64_t src_offset,
  381. uint64_t dst_offset,
  382. unsigned num_pages,
  383. struct radeon_fence *fence)
  384. {
  385. uint32_t cur_pages;
  386. uint32_t stride_bytes = PAGE_SIZE;
  387. uint32_t pitch;
  388. uint32_t stride_pixels;
  389. unsigned ndw;
  390. int num_loops;
  391. int r = 0;
  392. /* radeon limited to 16k stride */
  393. stride_bytes &= 0x3fff;
  394. /* radeon pitch is /64 */
  395. pitch = stride_bytes / 64;
  396. stride_pixels = stride_bytes / 4;
  397. num_loops = DIV_ROUND_UP(num_pages, 8191);
  398. /* Ask for enough room for blit + flush + fence */
  399. ndw = 64 + (10 * num_loops);
  400. r = radeon_ring_lock(rdev, ndw);
  401. if (r) {
  402. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  403. return -EINVAL;
  404. }
  405. while (num_pages > 0) {
  406. cur_pages = num_pages;
  407. if (cur_pages > 8191) {
  408. cur_pages = 8191;
  409. }
  410. num_pages -= cur_pages;
  411. /* pages are in Y direction - height
  412. page width in X direction - width */
  413. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  414. radeon_ring_write(rdev,
  415. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  416. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  417. RADEON_GMC_SRC_CLIPPING |
  418. RADEON_GMC_DST_CLIPPING |
  419. RADEON_GMC_BRUSH_NONE |
  420. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  421. RADEON_GMC_SRC_DATATYPE_COLOR |
  422. RADEON_ROP3_S |
  423. RADEON_DP_SRC_SOURCE_MEMORY |
  424. RADEON_GMC_CLR_CMP_CNTL_DIS |
  425. RADEON_GMC_WR_MSK_DIS);
  426. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  427. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  428. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  429. radeon_ring_write(rdev, 0);
  430. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  431. radeon_ring_write(rdev, num_pages);
  432. radeon_ring_write(rdev, num_pages);
  433. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  434. }
  435. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  436. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  437. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  438. radeon_ring_write(rdev,
  439. RADEON_WAIT_2D_IDLECLEAN |
  440. RADEON_WAIT_HOST_IDLECLEAN |
  441. RADEON_WAIT_DMA_GUI_IDLE);
  442. if (fence) {
  443. r = radeon_fence_emit(rdev, fence);
  444. }
  445. radeon_ring_unlock_commit(rdev);
  446. return r;
  447. }
  448. /*
  449. * CP
  450. */
  451. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  452. {
  453. unsigned i;
  454. u32 tmp;
  455. for (i = 0; i < rdev->usec_timeout; i++) {
  456. tmp = RREG32(R_000E40_RBBM_STATUS);
  457. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  458. return 0;
  459. }
  460. udelay(1);
  461. }
  462. return -1;
  463. }
  464. void r100_ring_start(struct radeon_device *rdev)
  465. {
  466. int r;
  467. r = radeon_ring_lock(rdev, 2);
  468. if (r) {
  469. return;
  470. }
  471. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  472. radeon_ring_write(rdev,
  473. RADEON_ISYNC_ANY2D_IDLE3D |
  474. RADEON_ISYNC_ANY3D_IDLE2D |
  475. RADEON_ISYNC_WAIT_IDLEGUI |
  476. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  477. radeon_ring_unlock_commit(rdev);
  478. }
  479. /* Load the microcode for the CP */
  480. static int r100_cp_init_microcode(struct radeon_device *rdev)
  481. {
  482. struct platform_device *pdev;
  483. const char *fw_name = NULL;
  484. int err;
  485. DRM_DEBUG("\n");
  486. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  487. err = IS_ERR(pdev);
  488. if (err) {
  489. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  490. return -EINVAL;
  491. }
  492. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  493. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  494. (rdev->family == CHIP_RS200)) {
  495. DRM_INFO("Loading R100 Microcode\n");
  496. fw_name = FIRMWARE_R100;
  497. } else if ((rdev->family == CHIP_R200) ||
  498. (rdev->family == CHIP_RV250) ||
  499. (rdev->family == CHIP_RV280) ||
  500. (rdev->family == CHIP_RS300)) {
  501. DRM_INFO("Loading R200 Microcode\n");
  502. fw_name = FIRMWARE_R200;
  503. } else if ((rdev->family == CHIP_R300) ||
  504. (rdev->family == CHIP_R350) ||
  505. (rdev->family == CHIP_RV350) ||
  506. (rdev->family == CHIP_RV380) ||
  507. (rdev->family == CHIP_RS400) ||
  508. (rdev->family == CHIP_RS480)) {
  509. DRM_INFO("Loading R300 Microcode\n");
  510. fw_name = FIRMWARE_R300;
  511. } else if ((rdev->family == CHIP_R420) ||
  512. (rdev->family == CHIP_R423) ||
  513. (rdev->family == CHIP_RV410)) {
  514. DRM_INFO("Loading R400 Microcode\n");
  515. fw_name = FIRMWARE_R420;
  516. } else if ((rdev->family == CHIP_RS690) ||
  517. (rdev->family == CHIP_RS740)) {
  518. DRM_INFO("Loading RS690/RS740 Microcode\n");
  519. fw_name = FIRMWARE_RS690;
  520. } else if (rdev->family == CHIP_RS600) {
  521. DRM_INFO("Loading RS600 Microcode\n");
  522. fw_name = FIRMWARE_RS600;
  523. } else if ((rdev->family == CHIP_RV515) ||
  524. (rdev->family == CHIP_R520) ||
  525. (rdev->family == CHIP_RV530) ||
  526. (rdev->family == CHIP_R580) ||
  527. (rdev->family == CHIP_RV560) ||
  528. (rdev->family == CHIP_RV570)) {
  529. DRM_INFO("Loading R500 Microcode\n");
  530. fw_name = FIRMWARE_R520;
  531. }
  532. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  533. platform_device_unregister(pdev);
  534. if (err) {
  535. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  536. fw_name);
  537. } else if (rdev->me_fw->size % 8) {
  538. printk(KERN_ERR
  539. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  540. rdev->me_fw->size, fw_name);
  541. err = -EINVAL;
  542. release_firmware(rdev->me_fw);
  543. rdev->me_fw = NULL;
  544. }
  545. return err;
  546. }
  547. static void r100_cp_load_microcode(struct radeon_device *rdev)
  548. {
  549. const __be32 *fw_data;
  550. int i, size;
  551. if (r100_gui_wait_for_idle(rdev)) {
  552. printk(KERN_WARNING "Failed to wait GUI idle while "
  553. "programming pipes. Bad things might happen.\n");
  554. }
  555. if (rdev->me_fw) {
  556. size = rdev->me_fw->size / 4;
  557. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  558. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  559. for (i = 0; i < size; i += 2) {
  560. WREG32(RADEON_CP_ME_RAM_DATAH,
  561. be32_to_cpup(&fw_data[i]));
  562. WREG32(RADEON_CP_ME_RAM_DATAL,
  563. be32_to_cpup(&fw_data[i + 1]));
  564. }
  565. }
  566. }
  567. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  568. {
  569. unsigned rb_bufsz;
  570. unsigned rb_blksz;
  571. unsigned max_fetch;
  572. unsigned pre_write_timer;
  573. unsigned pre_write_limit;
  574. unsigned indirect2_start;
  575. unsigned indirect1_start;
  576. uint32_t tmp;
  577. int r;
  578. if (r100_debugfs_cp_init(rdev)) {
  579. DRM_ERROR("Failed to register debugfs file for CP !\n");
  580. }
  581. /* Reset CP */
  582. tmp = RREG32(RADEON_CP_CSQ_STAT);
  583. if ((tmp & (1 << 31))) {
  584. DRM_INFO("radeon: cp busy (0x%08X) resetting\n", tmp);
  585. WREG32(RADEON_CP_CSQ_MODE, 0);
  586. WREG32(RADEON_CP_CSQ_CNTL, 0);
  587. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  588. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  589. mdelay(2);
  590. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  591. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  592. mdelay(2);
  593. tmp = RREG32(RADEON_CP_CSQ_STAT);
  594. if ((tmp & (1 << 31))) {
  595. DRM_INFO("radeon: cp reset failed (0x%08X)\n", tmp);
  596. }
  597. } else {
  598. DRM_INFO("radeon: cp idle (0x%08X)\n", tmp);
  599. }
  600. if (!rdev->me_fw) {
  601. r = r100_cp_init_microcode(rdev);
  602. if (r) {
  603. DRM_ERROR("Failed to load firmware!\n");
  604. return r;
  605. }
  606. }
  607. /* Align ring size */
  608. rb_bufsz = drm_order(ring_size / 8);
  609. ring_size = (1 << (rb_bufsz + 1)) * 4;
  610. r100_cp_load_microcode(rdev);
  611. r = radeon_ring_init(rdev, ring_size);
  612. if (r) {
  613. return r;
  614. }
  615. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  616. * the rptr copy in system ram */
  617. rb_blksz = 9;
  618. /* cp will read 128bytes at a time (4 dwords) */
  619. max_fetch = 1;
  620. rdev->cp.align_mask = 16 - 1;
  621. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  622. pre_write_timer = 64;
  623. /* Force CP_RB_WPTR write if written more than one time before the
  624. * delay expire
  625. */
  626. pre_write_limit = 0;
  627. /* Setup the cp cache like this (cache size is 96 dwords) :
  628. * RING 0 to 15
  629. * INDIRECT1 16 to 79
  630. * INDIRECT2 80 to 95
  631. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  632. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  633. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  634. * Idea being that most of the gpu cmd will be through indirect1 buffer
  635. * so it gets the bigger cache.
  636. */
  637. indirect2_start = 80;
  638. indirect1_start = 16;
  639. /* cp setup */
  640. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  641. WREG32(RADEON_CP_RB_CNTL,
  642. #ifdef __BIG_ENDIAN
  643. RADEON_BUF_SWAP_32BIT |
  644. #endif
  645. REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  646. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  647. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  648. RADEON_RB_NO_UPDATE);
  649. /* Set ring address */
  650. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  651. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  652. /* Force read & write ptr to 0 */
  653. tmp = RREG32(RADEON_CP_RB_CNTL);
  654. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  655. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  656. WREG32(RADEON_CP_RB_WPTR, 0);
  657. WREG32(RADEON_CP_RB_CNTL, tmp);
  658. udelay(10);
  659. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  660. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  661. /* Set cp mode to bus mastering & enable cp*/
  662. WREG32(RADEON_CP_CSQ_MODE,
  663. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  664. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  665. WREG32(0x718, 0);
  666. WREG32(0x744, 0x00004D4D);
  667. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  668. radeon_ring_start(rdev);
  669. r = radeon_ring_test(rdev);
  670. if (r) {
  671. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  672. return r;
  673. }
  674. rdev->cp.ready = true;
  675. return 0;
  676. }
  677. void r100_cp_fini(struct radeon_device *rdev)
  678. {
  679. if (r100_cp_wait_for_idle(rdev)) {
  680. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  681. }
  682. /* Disable ring */
  683. r100_cp_disable(rdev);
  684. radeon_ring_fini(rdev);
  685. DRM_INFO("radeon: cp finalized\n");
  686. }
  687. void r100_cp_disable(struct radeon_device *rdev)
  688. {
  689. /* Disable ring */
  690. rdev->cp.ready = false;
  691. WREG32(RADEON_CP_CSQ_MODE, 0);
  692. WREG32(RADEON_CP_CSQ_CNTL, 0);
  693. if (r100_gui_wait_for_idle(rdev)) {
  694. printk(KERN_WARNING "Failed to wait GUI idle while "
  695. "programming pipes. Bad things might happen.\n");
  696. }
  697. }
  698. int r100_cp_reset(struct radeon_device *rdev)
  699. {
  700. uint32_t tmp;
  701. bool reinit_cp;
  702. int i;
  703. reinit_cp = rdev->cp.ready;
  704. rdev->cp.ready = false;
  705. WREG32(RADEON_CP_CSQ_MODE, 0);
  706. WREG32(RADEON_CP_CSQ_CNTL, 0);
  707. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  708. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  709. udelay(200);
  710. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  711. /* Wait to prevent race in RBBM_STATUS */
  712. mdelay(1);
  713. for (i = 0; i < rdev->usec_timeout; i++) {
  714. tmp = RREG32(RADEON_RBBM_STATUS);
  715. if (!(tmp & (1 << 16))) {
  716. DRM_INFO("CP reset succeed (RBBM_STATUS=0x%08X)\n",
  717. tmp);
  718. if (reinit_cp) {
  719. return r100_cp_init(rdev, rdev->cp.ring_size);
  720. }
  721. return 0;
  722. }
  723. DRM_UDELAY(1);
  724. }
  725. tmp = RREG32(RADEON_RBBM_STATUS);
  726. DRM_ERROR("Failed to reset CP (RBBM_STATUS=0x%08X)!\n", tmp);
  727. return -1;
  728. }
  729. void r100_cp_commit(struct radeon_device *rdev)
  730. {
  731. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  732. (void)RREG32(RADEON_CP_RB_WPTR);
  733. }
  734. /*
  735. * CS functions
  736. */
  737. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  738. struct radeon_cs_packet *pkt,
  739. const unsigned *auth, unsigned n,
  740. radeon_packet0_check_t check)
  741. {
  742. unsigned reg;
  743. unsigned i, j, m;
  744. unsigned idx;
  745. int r;
  746. idx = pkt->idx + 1;
  747. reg = pkt->reg;
  748. /* Check that register fall into register range
  749. * determined by the number of entry (n) in the
  750. * safe register bitmap.
  751. */
  752. if (pkt->one_reg_wr) {
  753. if ((reg >> 7) > n) {
  754. return -EINVAL;
  755. }
  756. } else {
  757. if (((reg + (pkt->count << 2)) >> 7) > n) {
  758. return -EINVAL;
  759. }
  760. }
  761. for (i = 0; i <= pkt->count; i++, idx++) {
  762. j = (reg >> 7);
  763. m = 1 << ((reg >> 2) & 31);
  764. if (auth[j] & m) {
  765. r = check(p, pkt, idx, reg);
  766. if (r) {
  767. return r;
  768. }
  769. }
  770. if (pkt->one_reg_wr) {
  771. if (!(auth[j] & m)) {
  772. break;
  773. }
  774. } else {
  775. reg += 4;
  776. }
  777. }
  778. return 0;
  779. }
  780. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  781. struct radeon_cs_packet *pkt)
  782. {
  783. volatile uint32_t *ib;
  784. unsigned i;
  785. unsigned idx;
  786. ib = p->ib->ptr;
  787. idx = pkt->idx;
  788. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  789. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  790. }
  791. }
  792. /**
  793. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  794. * @parser: parser structure holding parsing context.
  795. * @pkt: where to store packet informations
  796. *
  797. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  798. * if packet is bigger than remaining ib size. or if packets is unknown.
  799. **/
  800. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  801. struct radeon_cs_packet *pkt,
  802. unsigned idx)
  803. {
  804. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  805. uint32_t header;
  806. if (idx >= ib_chunk->length_dw) {
  807. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  808. idx, ib_chunk->length_dw);
  809. return -EINVAL;
  810. }
  811. header = radeon_get_ib_value(p, idx);
  812. pkt->idx = idx;
  813. pkt->type = CP_PACKET_GET_TYPE(header);
  814. pkt->count = CP_PACKET_GET_COUNT(header);
  815. switch (pkt->type) {
  816. case PACKET_TYPE0:
  817. pkt->reg = CP_PACKET0_GET_REG(header);
  818. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  819. break;
  820. case PACKET_TYPE3:
  821. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  822. break;
  823. case PACKET_TYPE2:
  824. pkt->count = -1;
  825. break;
  826. default:
  827. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  828. return -EINVAL;
  829. }
  830. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  831. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  832. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  833. return -EINVAL;
  834. }
  835. return 0;
  836. }
  837. /**
  838. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  839. * @parser: parser structure holding parsing context.
  840. *
  841. * Userspace sends a special sequence for VLINE waits.
  842. * PACKET0 - VLINE_START_END + value
  843. * PACKET0 - WAIT_UNTIL +_value
  844. * RELOC (P3) - crtc_id in reloc.
  845. *
  846. * This function parses this and relocates the VLINE START END
  847. * and WAIT UNTIL packets to the correct crtc.
  848. * It also detects a switched off crtc and nulls out the
  849. * wait in that case.
  850. */
  851. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  852. {
  853. struct drm_mode_object *obj;
  854. struct drm_crtc *crtc;
  855. struct radeon_crtc *radeon_crtc;
  856. struct radeon_cs_packet p3reloc, waitreloc;
  857. int crtc_id;
  858. int r;
  859. uint32_t header, h_idx, reg;
  860. volatile uint32_t *ib;
  861. ib = p->ib->ptr;
  862. /* parse the wait until */
  863. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  864. if (r)
  865. return r;
  866. /* check its a wait until and only 1 count */
  867. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  868. waitreloc.count != 0) {
  869. DRM_ERROR("vline wait had illegal wait until segment\n");
  870. r = -EINVAL;
  871. return r;
  872. }
  873. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  874. DRM_ERROR("vline wait had illegal wait until\n");
  875. r = -EINVAL;
  876. return r;
  877. }
  878. /* jump over the NOP */
  879. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  880. if (r)
  881. return r;
  882. h_idx = p->idx - 2;
  883. p->idx += waitreloc.count + 2;
  884. p->idx += p3reloc.count + 2;
  885. header = radeon_get_ib_value(p, h_idx);
  886. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  887. reg = header >> 2;
  888. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  889. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  890. if (!obj) {
  891. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  892. r = -EINVAL;
  893. goto out;
  894. }
  895. crtc = obj_to_crtc(obj);
  896. radeon_crtc = to_radeon_crtc(crtc);
  897. crtc_id = radeon_crtc->crtc_id;
  898. if (!crtc->enabled) {
  899. /* if the CRTC isn't enabled - we need to nop out the wait until */
  900. ib[h_idx + 2] = PACKET2(0);
  901. ib[h_idx + 3] = PACKET2(0);
  902. } else if (crtc_id == 1) {
  903. switch (reg) {
  904. case AVIVO_D1MODE_VLINE_START_END:
  905. header &= ~R300_CP_PACKET0_REG_MASK;
  906. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  907. break;
  908. case RADEON_CRTC_GUI_TRIG_VLINE:
  909. header &= ~R300_CP_PACKET0_REG_MASK;
  910. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  911. break;
  912. default:
  913. DRM_ERROR("unknown crtc reloc\n");
  914. r = -EINVAL;
  915. goto out;
  916. }
  917. ib[h_idx] = header;
  918. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  919. }
  920. out:
  921. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  922. return r;
  923. }
  924. /**
  925. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  926. * @parser: parser structure holding parsing context.
  927. * @data: pointer to relocation data
  928. * @offset_start: starting offset
  929. * @offset_mask: offset mask (to align start offset on)
  930. * @reloc: reloc informations
  931. *
  932. * Check next packet is relocation packet3, do bo validation and compute
  933. * GPU offset using the provided start.
  934. **/
  935. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  936. struct radeon_cs_reloc **cs_reloc)
  937. {
  938. struct radeon_cs_chunk *relocs_chunk;
  939. struct radeon_cs_packet p3reloc;
  940. unsigned idx;
  941. int r;
  942. if (p->chunk_relocs_idx == -1) {
  943. DRM_ERROR("No relocation chunk !\n");
  944. return -EINVAL;
  945. }
  946. *cs_reloc = NULL;
  947. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  948. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  949. if (r) {
  950. return r;
  951. }
  952. p->idx += p3reloc.count + 2;
  953. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  954. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  955. p3reloc.idx);
  956. r100_cs_dump_packet(p, &p3reloc);
  957. return -EINVAL;
  958. }
  959. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  960. if (idx >= relocs_chunk->length_dw) {
  961. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  962. idx, relocs_chunk->length_dw);
  963. r100_cs_dump_packet(p, &p3reloc);
  964. return -EINVAL;
  965. }
  966. /* FIXME: we assume reloc size is 4 dwords */
  967. *cs_reloc = p->relocs_ptr[(idx / 4)];
  968. return 0;
  969. }
  970. static int r100_get_vtx_size(uint32_t vtx_fmt)
  971. {
  972. int vtx_size;
  973. vtx_size = 2;
  974. /* ordered according to bits in spec */
  975. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  976. vtx_size++;
  977. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  978. vtx_size += 3;
  979. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  980. vtx_size++;
  981. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  982. vtx_size++;
  983. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  984. vtx_size += 3;
  985. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  986. vtx_size++;
  987. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  988. vtx_size++;
  989. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  990. vtx_size += 2;
  991. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  992. vtx_size += 2;
  993. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  994. vtx_size++;
  995. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  996. vtx_size += 2;
  997. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  998. vtx_size++;
  999. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1000. vtx_size += 2;
  1001. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1002. vtx_size++;
  1003. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1004. vtx_size++;
  1005. /* blend weight */
  1006. if (vtx_fmt & (0x7 << 15))
  1007. vtx_size += (vtx_fmt >> 15) & 0x7;
  1008. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1009. vtx_size += 3;
  1010. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1011. vtx_size += 2;
  1012. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1013. vtx_size++;
  1014. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1015. vtx_size++;
  1016. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1017. vtx_size++;
  1018. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1019. vtx_size++;
  1020. return vtx_size;
  1021. }
  1022. static int r100_packet0_check(struct radeon_cs_parser *p,
  1023. struct radeon_cs_packet *pkt,
  1024. unsigned idx, unsigned reg)
  1025. {
  1026. struct radeon_cs_reloc *reloc;
  1027. struct r100_cs_track *track;
  1028. volatile uint32_t *ib;
  1029. uint32_t tmp;
  1030. int r;
  1031. int i, face;
  1032. u32 tile_flags = 0;
  1033. u32 idx_value;
  1034. ib = p->ib->ptr;
  1035. track = (struct r100_cs_track *)p->track;
  1036. idx_value = radeon_get_ib_value(p, idx);
  1037. switch (reg) {
  1038. case RADEON_CRTC_GUI_TRIG_VLINE:
  1039. r = r100_cs_packet_parse_vline(p);
  1040. if (r) {
  1041. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1042. idx, reg);
  1043. r100_cs_dump_packet(p, pkt);
  1044. return r;
  1045. }
  1046. break;
  1047. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1048. * range access */
  1049. case RADEON_DST_PITCH_OFFSET:
  1050. case RADEON_SRC_PITCH_OFFSET:
  1051. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1052. if (r)
  1053. return r;
  1054. break;
  1055. case RADEON_RB3D_DEPTHOFFSET:
  1056. r = r100_cs_packet_next_reloc(p, &reloc);
  1057. if (r) {
  1058. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1059. idx, reg);
  1060. r100_cs_dump_packet(p, pkt);
  1061. return r;
  1062. }
  1063. track->zb.robj = reloc->robj;
  1064. track->zb.offset = idx_value;
  1065. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1066. break;
  1067. case RADEON_RB3D_COLOROFFSET:
  1068. r = r100_cs_packet_next_reloc(p, &reloc);
  1069. if (r) {
  1070. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1071. idx, reg);
  1072. r100_cs_dump_packet(p, pkt);
  1073. return r;
  1074. }
  1075. track->cb[0].robj = reloc->robj;
  1076. track->cb[0].offset = idx_value;
  1077. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1078. break;
  1079. case RADEON_PP_TXOFFSET_0:
  1080. case RADEON_PP_TXOFFSET_1:
  1081. case RADEON_PP_TXOFFSET_2:
  1082. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1083. r = r100_cs_packet_next_reloc(p, &reloc);
  1084. if (r) {
  1085. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1086. idx, reg);
  1087. r100_cs_dump_packet(p, pkt);
  1088. return r;
  1089. }
  1090. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1091. track->textures[i].robj = reloc->robj;
  1092. break;
  1093. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1094. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1095. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1096. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1097. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1098. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1099. r = r100_cs_packet_next_reloc(p, &reloc);
  1100. if (r) {
  1101. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1102. idx, reg);
  1103. r100_cs_dump_packet(p, pkt);
  1104. return r;
  1105. }
  1106. track->textures[0].cube_info[i].offset = idx_value;
  1107. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1108. track->textures[0].cube_info[i].robj = reloc->robj;
  1109. break;
  1110. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1111. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1112. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1113. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1114. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1115. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1116. r = r100_cs_packet_next_reloc(p, &reloc);
  1117. if (r) {
  1118. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1119. idx, reg);
  1120. r100_cs_dump_packet(p, pkt);
  1121. return r;
  1122. }
  1123. track->textures[1].cube_info[i].offset = idx_value;
  1124. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1125. track->textures[1].cube_info[i].robj = reloc->robj;
  1126. break;
  1127. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1128. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1129. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1130. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1131. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1132. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1133. r = r100_cs_packet_next_reloc(p, &reloc);
  1134. if (r) {
  1135. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1136. idx, reg);
  1137. r100_cs_dump_packet(p, pkt);
  1138. return r;
  1139. }
  1140. track->textures[2].cube_info[i].offset = idx_value;
  1141. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1142. track->textures[2].cube_info[i].robj = reloc->robj;
  1143. break;
  1144. case RADEON_RE_WIDTH_HEIGHT:
  1145. track->maxy = ((idx_value >> 16) & 0x7FF);
  1146. break;
  1147. case RADEON_RB3D_COLORPITCH:
  1148. r = r100_cs_packet_next_reloc(p, &reloc);
  1149. if (r) {
  1150. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1151. idx, reg);
  1152. r100_cs_dump_packet(p, pkt);
  1153. return r;
  1154. }
  1155. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1156. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1157. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1158. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1159. tmp = idx_value & ~(0x7 << 16);
  1160. tmp |= tile_flags;
  1161. ib[idx] = tmp;
  1162. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1163. break;
  1164. case RADEON_RB3D_DEPTHPITCH:
  1165. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1166. break;
  1167. case RADEON_RB3D_CNTL:
  1168. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1169. case 7:
  1170. case 8:
  1171. case 9:
  1172. case 11:
  1173. case 12:
  1174. track->cb[0].cpp = 1;
  1175. break;
  1176. case 3:
  1177. case 4:
  1178. case 15:
  1179. track->cb[0].cpp = 2;
  1180. break;
  1181. case 6:
  1182. track->cb[0].cpp = 4;
  1183. break;
  1184. default:
  1185. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1186. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1187. return -EINVAL;
  1188. }
  1189. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1190. break;
  1191. case RADEON_RB3D_ZSTENCILCNTL:
  1192. switch (idx_value & 0xf) {
  1193. case 0:
  1194. track->zb.cpp = 2;
  1195. break;
  1196. case 2:
  1197. case 3:
  1198. case 4:
  1199. case 5:
  1200. case 9:
  1201. case 11:
  1202. track->zb.cpp = 4;
  1203. break;
  1204. default:
  1205. break;
  1206. }
  1207. break;
  1208. case RADEON_RB3D_ZPASS_ADDR:
  1209. r = r100_cs_packet_next_reloc(p, &reloc);
  1210. if (r) {
  1211. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1212. idx, reg);
  1213. r100_cs_dump_packet(p, pkt);
  1214. return r;
  1215. }
  1216. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1217. break;
  1218. case RADEON_PP_CNTL:
  1219. {
  1220. uint32_t temp = idx_value >> 4;
  1221. for (i = 0; i < track->num_texture; i++)
  1222. track->textures[i].enabled = !!(temp & (1 << i));
  1223. }
  1224. break;
  1225. case RADEON_SE_VF_CNTL:
  1226. track->vap_vf_cntl = idx_value;
  1227. break;
  1228. case RADEON_SE_VTX_FMT:
  1229. track->vtx_size = r100_get_vtx_size(idx_value);
  1230. break;
  1231. case RADEON_PP_TEX_SIZE_0:
  1232. case RADEON_PP_TEX_SIZE_1:
  1233. case RADEON_PP_TEX_SIZE_2:
  1234. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1235. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1236. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1237. break;
  1238. case RADEON_PP_TEX_PITCH_0:
  1239. case RADEON_PP_TEX_PITCH_1:
  1240. case RADEON_PP_TEX_PITCH_2:
  1241. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1242. track->textures[i].pitch = idx_value + 32;
  1243. break;
  1244. case RADEON_PP_TXFILTER_0:
  1245. case RADEON_PP_TXFILTER_1:
  1246. case RADEON_PP_TXFILTER_2:
  1247. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1248. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1249. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1250. tmp = (idx_value >> 23) & 0x7;
  1251. if (tmp == 2 || tmp == 6)
  1252. track->textures[i].roundup_w = false;
  1253. tmp = (idx_value >> 27) & 0x7;
  1254. if (tmp == 2 || tmp == 6)
  1255. track->textures[i].roundup_h = false;
  1256. break;
  1257. case RADEON_PP_TXFORMAT_0:
  1258. case RADEON_PP_TXFORMAT_1:
  1259. case RADEON_PP_TXFORMAT_2:
  1260. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1261. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1262. track->textures[i].use_pitch = 1;
  1263. } else {
  1264. track->textures[i].use_pitch = 0;
  1265. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1266. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1267. }
  1268. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1269. track->textures[i].tex_coord_type = 2;
  1270. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1271. case RADEON_TXFORMAT_I8:
  1272. case RADEON_TXFORMAT_RGB332:
  1273. case RADEON_TXFORMAT_Y8:
  1274. track->textures[i].cpp = 1;
  1275. break;
  1276. case RADEON_TXFORMAT_AI88:
  1277. case RADEON_TXFORMAT_ARGB1555:
  1278. case RADEON_TXFORMAT_RGB565:
  1279. case RADEON_TXFORMAT_ARGB4444:
  1280. case RADEON_TXFORMAT_VYUY422:
  1281. case RADEON_TXFORMAT_YVYU422:
  1282. case RADEON_TXFORMAT_DXT1:
  1283. case RADEON_TXFORMAT_SHADOW16:
  1284. case RADEON_TXFORMAT_LDUDV655:
  1285. case RADEON_TXFORMAT_DUDV88:
  1286. track->textures[i].cpp = 2;
  1287. break;
  1288. case RADEON_TXFORMAT_ARGB8888:
  1289. case RADEON_TXFORMAT_RGBA8888:
  1290. case RADEON_TXFORMAT_DXT23:
  1291. case RADEON_TXFORMAT_DXT45:
  1292. case RADEON_TXFORMAT_SHADOW32:
  1293. case RADEON_TXFORMAT_LDUDUV8888:
  1294. track->textures[i].cpp = 4;
  1295. break;
  1296. }
  1297. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1298. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1299. break;
  1300. case RADEON_PP_CUBIC_FACES_0:
  1301. case RADEON_PP_CUBIC_FACES_1:
  1302. case RADEON_PP_CUBIC_FACES_2:
  1303. tmp = idx_value;
  1304. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1305. for (face = 0; face < 4; face++) {
  1306. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1307. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1308. }
  1309. break;
  1310. default:
  1311. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1312. reg, idx);
  1313. return -EINVAL;
  1314. }
  1315. return 0;
  1316. }
  1317. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1318. struct radeon_cs_packet *pkt,
  1319. struct radeon_object *robj)
  1320. {
  1321. unsigned idx;
  1322. u32 value;
  1323. idx = pkt->idx + 1;
  1324. value = radeon_get_ib_value(p, idx + 2);
  1325. if ((value + 1) > radeon_object_size(robj)) {
  1326. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1327. "(need %u have %lu) !\n",
  1328. value + 1,
  1329. radeon_object_size(robj));
  1330. return -EINVAL;
  1331. }
  1332. return 0;
  1333. }
  1334. static int r100_packet3_check(struct radeon_cs_parser *p,
  1335. struct radeon_cs_packet *pkt)
  1336. {
  1337. struct radeon_cs_reloc *reloc;
  1338. struct r100_cs_track *track;
  1339. unsigned idx;
  1340. volatile uint32_t *ib;
  1341. int r;
  1342. ib = p->ib->ptr;
  1343. idx = pkt->idx + 1;
  1344. track = (struct r100_cs_track *)p->track;
  1345. switch (pkt->opcode) {
  1346. case PACKET3_3D_LOAD_VBPNTR:
  1347. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1348. if (r)
  1349. return r;
  1350. break;
  1351. case PACKET3_INDX_BUFFER:
  1352. r = r100_cs_packet_next_reloc(p, &reloc);
  1353. if (r) {
  1354. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1355. r100_cs_dump_packet(p, pkt);
  1356. return r;
  1357. }
  1358. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1359. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1360. if (r) {
  1361. return r;
  1362. }
  1363. break;
  1364. case 0x23:
  1365. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1366. r = r100_cs_packet_next_reloc(p, &reloc);
  1367. if (r) {
  1368. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1369. r100_cs_dump_packet(p, pkt);
  1370. return r;
  1371. }
  1372. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1373. track->num_arrays = 1;
  1374. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1375. track->arrays[0].robj = reloc->robj;
  1376. track->arrays[0].esize = track->vtx_size;
  1377. track->max_indx = radeon_get_ib_value(p, idx+1);
  1378. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1379. track->immd_dwords = pkt->count - 1;
  1380. r = r100_cs_track_check(p->rdev, track);
  1381. if (r)
  1382. return r;
  1383. break;
  1384. case PACKET3_3D_DRAW_IMMD:
  1385. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1386. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1387. return -EINVAL;
  1388. }
  1389. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1390. track->immd_dwords = pkt->count - 1;
  1391. r = r100_cs_track_check(p->rdev, track);
  1392. if (r)
  1393. return r;
  1394. break;
  1395. /* triggers drawing using in-packet vertex data */
  1396. case PACKET3_3D_DRAW_IMMD_2:
  1397. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1398. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1399. return -EINVAL;
  1400. }
  1401. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1402. track->immd_dwords = pkt->count;
  1403. r = r100_cs_track_check(p->rdev, track);
  1404. if (r)
  1405. return r;
  1406. break;
  1407. /* triggers drawing using in-packet vertex data */
  1408. case PACKET3_3D_DRAW_VBUF_2:
  1409. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1410. r = r100_cs_track_check(p->rdev, track);
  1411. if (r)
  1412. return r;
  1413. break;
  1414. /* triggers drawing of vertex buffers setup elsewhere */
  1415. case PACKET3_3D_DRAW_INDX_2:
  1416. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1417. r = r100_cs_track_check(p->rdev, track);
  1418. if (r)
  1419. return r;
  1420. break;
  1421. /* triggers drawing using indices to vertex buffer */
  1422. case PACKET3_3D_DRAW_VBUF:
  1423. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1424. r = r100_cs_track_check(p->rdev, track);
  1425. if (r)
  1426. return r;
  1427. break;
  1428. /* triggers drawing of vertex buffers setup elsewhere */
  1429. case PACKET3_3D_DRAW_INDX:
  1430. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1431. r = r100_cs_track_check(p->rdev, track);
  1432. if (r)
  1433. return r;
  1434. break;
  1435. /* triggers drawing using indices to vertex buffer */
  1436. case PACKET3_NOP:
  1437. break;
  1438. default:
  1439. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1440. return -EINVAL;
  1441. }
  1442. return 0;
  1443. }
  1444. int r100_cs_parse(struct radeon_cs_parser *p)
  1445. {
  1446. struct radeon_cs_packet pkt;
  1447. struct r100_cs_track *track;
  1448. int r;
  1449. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1450. r100_cs_track_clear(p->rdev, track);
  1451. p->track = track;
  1452. do {
  1453. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1454. if (r) {
  1455. return r;
  1456. }
  1457. p->idx += pkt.count + 2;
  1458. switch (pkt.type) {
  1459. case PACKET_TYPE0:
  1460. if (p->rdev->family >= CHIP_R200)
  1461. r = r100_cs_parse_packet0(p, &pkt,
  1462. p->rdev->config.r100.reg_safe_bm,
  1463. p->rdev->config.r100.reg_safe_bm_size,
  1464. &r200_packet0_check);
  1465. else
  1466. r = r100_cs_parse_packet0(p, &pkt,
  1467. p->rdev->config.r100.reg_safe_bm,
  1468. p->rdev->config.r100.reg_safe_bm_size,
  1469. &r100_packet0_check);
  1470. break;
  1471. case PACKET_TYPE2:
  1472. break;
  1473. case PACKET_TYPE3:
  1474. r = r100_packet3_check(p, &pkt);
  1475. break;
  1476. default:
  1477. DRM_ERROR("Unknown packet type %d !\n",
  1478. pkt.type);
  1479. return -EINVAL;
  1480. }
  1481. if (r) {
  1482. return r;
  1483. }
  1484. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1485. return 0;
  1486. }
  1487. /*
  1488. * Global GPU functions
  1489. */
  1490. void r100_errata(struct radeon_device *rdev)
  1491. {
  1492. rdev->pll_errata = 0;
  1493. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1494. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1495. }
  1496. if (rdev->family == CHIP_RV100 ||
  1497. rdev->family == CHIP_RS100 ||
  1498. rdev->family == CHIP_RS200) {
  1499. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1500. }
  1501. }
  1502. /* Wait for vertical sync on primary CRTC */
  1503. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1504. {
  1505. uint32_t crtc_gen_cntl, tmp;
  1506. int i;
  1507. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1508. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1509. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1510. return;
  1511. }
  1512. /* Clear the CRTC_VBLANK_SAVE bit */
  1513. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1514. for (i = 0; i < rdev->usec_timeout; i++) {
  1515. tmp = RREG32(RADEON_CRTC_STATUS);
  1516. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1517. return;
  1518. }
  1519. DRM_UDELAY(1);
  1520. }
  1521. }
  1522. /* Wait for vertical sync on secondary CRTC */
  1523. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1524. {
  1525. uint32_t crtc2_gen_cntl, tmp;
  1526. int i;
  1527. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1528. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1529. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1530. return;
  1531. /* Clear the CRTC_VBLANK_SAVE bit */
  1532. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1533. for (i = 0; i < rdev->usec_timeout; i++) {
  1534. tmp = RREG32(RADEON_CRTC2_STATUS);
  1535. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1536. return;
  1537. }
  1538. DRM_UDELAY(1);
  1539. }
  1540. }
  1541. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1542. {
  1543. unsigned i;
  1544. uint32_t tmp;
  1545. for (i = 0; i < rdev->usec_timeout; i++) {
  1546. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1547. if (tmp >= n) {
  1548. return 0;
  1549. }
  1550. DRM_UDELAY(1);
  1551. }
  1552. return -1;
  1553. }
  1554. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1555. {
  1556. unsigned i;
  1557. uint32_t tmp;
  1558. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1559. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1560. " Bad things might happen.\n");
  1561. }
  1562. for (i = 0; i < rdev->usec_timeout; i++) {
  1563. tmp = RREG32(RADEON_RBBM_STATUS);
  1564. if (!(tmp & (1 << 31))) {
  1565. return 0;
  1566. }
  1567. DRM_UDELAY(1);
  1568. }
  1569. return -1;
  1570. }
  1571. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1572. {
  1573. unsigned i;
  1574. uint32_t tmp;
  1575. for (i = 0; i < rdev->usec_timeout; i++) {
  1576. /* read MC_STATUS */
  1577. tmp = RREG32(0x0150);
  1578. if (tmp & (1 << 2)) {
  1579. return 0;
  1580. }
  1581. DRM_UDELAY(1);
  1582. }
  1583. return -1;
  1584. }
  1585. void r100_gpu_init(struct radeon_device *rdev)
  1586. {
  1587. /* TODO: anythings to do here ? pipes ? */
  1588. r100_hdp_reset(rdev);
  1589. }
  1590. void r100_hdp_reset(struct radeon_device *rdev)
  1591. {
  1592. uint32_t tmp;
  1593. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  1594. tmp |= (7 << 28);
  1595. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  1596. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1597. udelay(200);
  1598. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1599. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1600. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1601. }
  1602. int r100_rb2d_reset(struct radeon_device *rdev)
  1603. {
  1604. uint32_t tmp;
  1605. int i;
  1606. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_E2);
  1607. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  1608. udelay(200);
  1609. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1610. /* Wait to prevent race in RBBM_STATUS */
  1611. mdelay(1);
  1612. for (i = 0; i < rdev->usec_timeout; i++) {
  1613. tmp = RREG32(RADEON_RBBM_STATUS);
  1614. if (!(tmp & (1 << 26))) {
  1615. DRM_INFO("RB2D reset succeed (RBBM_STATUS=0x%08X)\n",
  1616. tmp);
  1617. return 0;
  1618. }
  1619. DRM_UDELAY(1);
  1620. }
  1621. tmp = RREG32(RADEON_RBBM_STATUS);
  1622. DRM_ERROR("Failed to reset RB2D (RBBM_STATUS=0x%08X)!\n", tmp);
  1623. return -1;
  1624. }
  1625. int r100_gpu_reset(struct radeon_device *rdev)
  1626. {
  1627. uint32_t status;
  1628. /* reset order likely matter */
  1629. status = RREG32(RADEON_RBBM_STATUS);
  1630. /* reset HDP */
  1631. r100_hdp_reset(rdev);
  1632. /* reset rb2d */
  1633. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  1634. r100_rb2d_reset(rdev);
  1635. }
  1636. /* TODO: reset 3D engine */
  1637. /* reset CP */
  1638. status = RREG32(RADEON_RBBM_STATUS);
  1639. if (status & (1 << 16)) {
  1640. r100_cp_reset(rdev);
  1641. }
  1642. /* Check if GPU is idle */
  1643. status = RREG32(RADEON_RBBM_STATUS);
  1644. if (status & (1 << 31)) {
  1645. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  1646. return -1;
  1647. }
  1648. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  1649. return 0;
  1650. }
  1651. /*
  1652. * VRAM info
  1653. */
  1654. static void r100_vram_get_type(struct radeon_device *rdev)
  1655. {
  1656. uint32_t tmp;
  1657. rdev->mc.vram_is_ddr = false;
  1658. if (rdev->flags & RADEON_IS_IGP)
  1659. rdev->mc.vram_is_ddr = true;
  1660. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  1661. rdev->mc.vram_is_ddr = true;
  1662. if ((rdev->family == CHIP_RV100) ||
  1663. (rdev->family == CHIP_RS100) ||
  1664. (rdev->family == CHIP_RS200)) {
  1665. tmp = RREG32(RADEON_MEM_CNTL);
  1666. if (tmp & RV100_HALF_MODE) {
  1667. rdev->mc.vram_width = 32;
  1668. } else {
  1669. rdev->mc.vram_width = 64;
  1670. }
  1671. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1672. rdev->mc.vram_width /= 4;
  1673. rdev->mc.vram_is_ddr = true;
  1674. }
  1675. } else if (rdev->family <= CHIP_RV280) {
  1676. tmp = RREG32(RADEON_MEM_CNTL);
  1677. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  1678. rdev->mc.vram_width = 128;
  1679. } else {
  1680. rdev->mc.vram_width = 64;
  1681. }
  1682. } else {
  1683. /* newer IGPs */
  1684. rdev->mc.vram_width = 128;
  1685. }
  1686. }
  1687. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  1688. {
  1689. u32 aper_size;
  1690. u8 byte;
  1691. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1692. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  1693. * that is has the 2nd generation multifunction PCI interface
  1694. */
  1695. if (rdev->family == CHIP_RV280 ||
  1696. rdev->family >= CHIP_RV350) {
  1697. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  1698. ~RADEON_HDP_APER_CNTL);
  1699. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  1700. return aper_size * 2;
  1701. }
  1702. /* Older cards have all sorts of funny issues to deal with. First
  1703. * check if it's a multifunction card by reading the PCI config
  1704. * header type... Limit those to one aperture size
  1705. */
  1706. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  1707. if (byte & 0x80) {
  1708. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  1709. DRM_INFO("Limiting VRAM to one aperture\n");
  1710. return aper_size;
  1711. }
  1712. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  1713. * have set it up. We don't write this as it's broken on some ASICs but
  1714. * we expect the BIOS to have done the right thing (might be too optimistic...)
  1715. */
  1716. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  1717. return aper_size * 2;
  1718. return aper_size;
  1719. }
  1720. void r100_vram_init_sizes(struct radeon_device *rdev)
  1721. {
  1722. u64 config_aper_size;
  1723. u32 accessible;
  1724. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1725. if (rdev->flags & RADEON_IS_IGP) {
  1726. uint32_t tom;
  1727. /* read NB_TOM to get the amount of ram stolen for the GPU */
  1728. tom = RREG32(RADEON_NB_TOM);
  1729. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  1730. /* for IGPs we need to keep VRAM where it was put by the BIOS */
  1731. rdev->mc.vram_location = (tom & 0xffff) << 16;
  1732. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1733. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1734. } else {
  1735. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  1736. /* Some production boards of m6 will report 0
  1737. * if it's 8 MB
  1738. */
  1739. if (rdev->mc.real_vram_size == 0) {
  1740. rdev->mc.real_vram_size = 8192 * 1024;
  1741. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1742. }
  1743. /* let driver place VRAM */
  1744. rdev->mc.vram_location = 0xFFFFFFFFUL;
  1745. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  1746. * Novell bug 204882 + along with lots of ubuntu ones */
  1747. if (config_aper_size > rdev->mc.real_vram_size)
  1748. rdev->mc.mc_vram_size = config_aper_size;
  1749. else
  1750. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1751. }
  1752. /* work out accessible VRAM */
  1753. accessible = r100_get_accessible_vram(rdev);
  1754. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1755. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1756. if (accessible > rdev->mc.aper_size)
  1757. accessible = rdev->mc.aper_size;
  1758. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  1759. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  1760. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  1761. rdev->mc.real_vram_size = rdev->mc.aper_size;
  1762. }
  1763. void r100_vram_info(struct radeon_device *rdev)
  1764. {
  1765. r100_vram_get_type(rdev);
  1766. r100_vram_init_sizes(rdev);
  1767. }
  1768. /*
  1769. * Indirect registers accessor
  1770. */
  1771. void r100_pll_errata_after_index(struct radeon_device *rdev)
  1772. {
  1773. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  1774. return;
  1775. }
  1776. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  1777. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  1778. }
  1779. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  1780. {
  1781. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  1782. * or the chip could hang on a subsequent access
  1783. */
  1784. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  1785. udelay(5000);
  1786. }
  1787. /* This function is required to workaround a hardware bug in some (all?)
  1788. * revisions of the R300. This workaround should be called after every
  1789. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  1790. * may not be correct.
  1791. */
  1792. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  1793. uint32_t save, tmp;
  1794. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  1795. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  1796. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  1797. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  1798. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  1799. }
  1800. }
  1801. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  1802. {
  1803. uint32_t data;
  1804. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  1805. r100_pll_errata_after_index(rdev);
  1806. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  1807. r100_pll_errata_after_data(rdev);
  1808. return data;
  1809. }
  1810. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1811. {
  1812. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  1813. r100_pll_errata_after_index(rdev);
  1814. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  1815. r100_pll_errata_after_data(rdev);
  1816. }
  1817. int r100_init(struct radeon_device *rdev)
  1818. {
  1819. if (ASIC_IS_RN50(rdev)) {
  1820. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  1821. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  1822. } else if (rdev->family < CHIP_R200) {
  1823. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  1824. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  1825. } else {
  1826. return r200_init(rdev);
  1827. }
  1828. return 0;
  1829. }
  1830. /*
  1831. * Debugfs info
  1832. */
  1833. #if defined(CONFIG_DEBUG_FS)
  1834. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  1835. {
  1836. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1837. struct drm_device *dev = node->minor->dev;
  1838. struct radeon_device *rdev = dev->dev_private;
  1839. uint32_t reg, value;
  1840. unsigned i;
  1841. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  1842. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  1843. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1844. for (i = 0; i < 64; i++) {
  1845. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  1846. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  1847. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  1848. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  1849. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  1850. }
  1851. return 0;
  1852. }
  1853. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1854. {
  1855. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1856. struct drm_device *dev = node->minor->dev;
  1857. struct radeon_device *rdev = dev->dev_private;
  1858. uint32_t rdp, wdp;
  1859. unsigned count, i, j;
  1860. radeon_ring_free_size(rdev);
  1861. rdp = RREG32(RADEON_CP_RB_RPTR);
  1862. wdp = RREG32(RADEON_CP_RB_WPTR);
  1863. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1864. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1865. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1866. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1867. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1868. seq_printf(m, "%u dwords in ring\n", count);
  1869. for (j = 0; j <= count; j++) {
  1870. i = (rdp + j) & rdev->cp.ptr_mask;
  1871. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1872. }
  1873. return 0;
  1874. }
  1875. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  1876. {
  1877. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1878. struct drm_device *dev = node->minor->dev;
  1879. struct radeon_device *rdev = dev->dev_private;
  1880. uint32_t csq_stat, csq2_stat, tmp;
  1881. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  1882. unsigned i;
  1883. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1884. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  1885. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  1886. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  1887. r_rptr = (csq_stat >> 0) & 0x3ff;
  1888. r_wptr = (csq_stat >> 10) & 0x3ff;
  1889. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  1890. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  1891. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  1892. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  1893. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  1894. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  1895. seq_printf(m, "Ring rptr %u\n", r_rptr);
  1896. seq_printf(m, "Ring wptr %u\n", r_wptr);
  1897. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  1898. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  1899. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  1900. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  1901. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  1902. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  1903. seq_printf(m, "Ring fifo:\n");
  1904. for (i = 0; i < 256; i++) {
  1905. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1906. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1907. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  1908. }
  1909. seq_printf(m, "Indirect1 fifo:\n");
  1910. for (i = 256; i <= 512; i++) {
  1911. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1912. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1913. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  1914. }
  1915. seq_printf(m, "Indirect2 fifo:\n");
  1916. for (i = 640; i < ib1_wptr; i++) {
  1917. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1918. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1919. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  1920. }
  1921. return 0;
  1922. }
  1923. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  1924. {
  1925. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1926. struct drm_device *dev = node->minor->dev;
  1927. struct radeon_device *rdev = dev->dev_private;
  1928. uint32_t tmp;
  1929. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  1930. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  1931. tmp = RREG32(RADEON_MC_FB_LOCATION);
  1932. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  1933. tmp = RREG32(RADEON_BUS_CNTL);
  1934. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  1935. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  1936. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  1937. tmp = RREG32(RADEON_AGP_BASE);
  1938. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  1939. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  1940. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  1941. tmp = RREG32(0x01D0);
  1942. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  1943. tmp = RREG32(RADEON_AIC_LO_ADDR);
  1944. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  1945. tmp = RREG32(RADEON_AIC_HI_ADDR);
  1946. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  1947. tmp = RREG32(0x01E4);
  1948. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  1949. return 0;
  1950. }
  1951. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  1952. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  1953. };
  1954. static struct drm_info_list r100_debugfs_cp_list[] = {
  1955. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  1956. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  1957. };
  1958. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  1959. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  1960. };
  1961. #endif
  1962. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  1963. {
  1964. #if defined(CONFIG_DEBUG_FS)
  1965. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  1966. #else
  1967. return 0;
  1968. #endif
  1969. }
  1970. int r100_debugfs_cp_init(struct radeon_device *rdev)
  1971. {
  1972. #if defined(CONFIG_DEBUG_FS)
  1973. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  1974. #else
  1975. return 0;
  1976. #endif
  1977. }
  1978. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  1979. {
  1980. #if defined(CONFIG_DEBUG_FS)
  1981. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  1982. #else
  1983. return 0;
  1984. #endif
  1985. }
  1986. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  1987. uint32_t tiling_flags, uint32_t pitch,
  1988. uint32_t offset, uint32_t obj_size)
  1989. {
  1990. int surf_index = reg * 16;
  1991. int flags = 0;
  1992. /* r100/r200 divide by 16 */
  1993. if (rdev->family < CHIP_R300)
  1994. flags = pitch / 16;
  1995. else
  1996. flags = pitch / 8;
  1997. if (rdev->family <= CHIP_RS200) {
  1998. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  1999. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2000. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2001. if (tiling_flags & RADEON_TILING_MACRO)
  2002. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2003. } else if (rdev->family <= CHIP_RV280) {
  2004. if (tiling_flags & (RADEON_TILING_MACRO))
  2005. flags |= R200_SURF_TILE_COLOR_MACRO;
  2006. if (tiling_flags & RADEON_TILING_MICRO)
  2007. flags |= R200_SURF_TILE_COLOR_MICRO;
  2008. } else {
  2009. if (tiling_flags & RADEON_TILING_MACRO)
  2010. flags |= R300_SURF_TILE_MACRO;
  2011. if (tiling_flags & RADEON_TILING_MICRO)
  2012. flags |= R300_SURF_TILE_MICRO;
  2013. }
  2014. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2015. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2016. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2017. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2018. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2019. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2020. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2021. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2022. return 0;
  2023. }
  2024. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2025. {
  2026. int surf_index = reg * 16;
  2027. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2028. }
  2029. void r100_bandwidth_update(struct radeon_device *rdev)
  2030. {
  2031. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2032. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2033. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2034. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2035. fixed20_12 memtcas_ff[8] = {
  2036. fixed_init(1),
  2037. fixed_init(2),
  2038. fixed_init(3),
  2039. fixed_init(0),
  2040. fixed_init_half(1),
  2041. fixed_init_half(2),
  2042. fixed_init(0),
  2043. };
  2044. fixed20_12 memtcas_rs480_ff[8] = {
  2045. fixed_init(0),
  2046. fixed_init(1),
  2047. fixed_init(2),
  2048. fixed_init(3),
  2049. fixed_init(0),
  2050. fixed_init_half(1),
  2051. fixed_init_half(2),
  2052. fixed_init_half(3),
  2053. };
  2054. fixed20_12 memtcas2_ff[8] = {
  2055. fixed_init(0),
  2056. fixed_init(1),
  2057. fixed_init(2),
  2058. fixed_init(3),
  2059. fixed_init(4),
  2060. fixed_init(5),
  2061. fixed_init(6),
  2062. fixed_init(7),
  2063. };
  2064. fixed20_12 memtrbs[8] = {
  2065. fixed_init(1),
  2066. fixed_init_half(1),
  2067. fixed_init(2),
  2068. fixed_init_half(2),
  2069. fixed_init(3),
  2070. fixed_init_half(3),
  2071. fixed_init(4),
  2072. fixed_init_half(4)
  2073. };
  2074. fixed20_12 memtrbs_r4xx[8] = {
  2075. fixed_init(4),
  2076. fixed_init(5),
  2077. fixed_init(6),
  2078. fixed_init(7),
  2079. fixed_init(8),
  2080. fixed_init(9),
  2081. fixed_init(10),
  2082. fixed_init(11)
  2083. };
  2084. fixed20_12 min_mem_eff;
  2085. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2086. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2087. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2088. disp_drain_rate2, read_return_rate;
  2089. fixed20_12 time_disp1_drop_priority;
  2090. int c;
  2091. int cur_size = 16; /* in octawords */
  2092. int critical_point = 0, critical_point2;
  2093. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2094. int stop_req, max_stop_req;
  2095. struct drm_display_mode *mode1 = NULL;
  2096. struct drm_display_mode *mode2 = NULL;
  2097. uint32_t pixel_bytes1 = 0;
  2098. uint32_t pixel_bytes2 = 0;
  2099. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2100. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2101. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2102. }
  2103. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2104. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2105. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2106. }
  2107. min_mem_eff.full = rfixed_const_8(0);
  2108. /* get modes */
  2109. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2110. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2111. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2112. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2113. /* check crtc enables */
  2114. if (mode2)
  2115. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2116. if (mode1)
  2117. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2118. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2119. }
  2120. /*
  2121. * determine is there is enough bw for current mode
  2122. */
  2123. mclk_ff.full = rfixed_const(rdev->clock.default_mclk);
  2124. temp_ff.full = rfixed_const(100);
  2125. mclk_ff.full = rfixed_div(mclk_ff, temp_ff);
  2126. sclk_ff.full = rfixed_const(rdev->clock.default_sclk);
  2127. sclk_ff.full = rfixed_div(sclk_ff, temp_ff);
  2128. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2129. temp_ff.full = rfixed_const(temp);
  2130. mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
  2131. pix_clk.full = 0;
  2132. pix_clk2.full = 0;
  2133. peak_disp_bw.full = 0;
  2134. if (mode1) {
  2135. temp_ff.full = rfixed_const(1000);
  2136. pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
  2137. pix_clk.full = rfixed_div(pix_clk, temp_ff);
  2138. temp_ff.full = rfixed_const(pixel_bytes1);
  2139. peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
  2140. }
  2141. if (mode2) {
  2142. temp_ff.full = rfixed_const(1000);
  2143. pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
  2144. pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
  2145. temp_ff.full = rfixed_const(pixel_bytes2);
  2146. peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
  2147. }
  2148. mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
  2149. if (peak_disp_bw.full >= mem_bw.full) {
  2150. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2151. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2152. }
  2153. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2154. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2155. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2156. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2157. mem_trp = ((temp & 0x3)) + 1;
  2158. mem_tras = ((temp & 0x70) >> 4) + 1;
  2159. } else if (rdev->family == CHIP_R300 ||
  2160. rdev->family == CHIP_R350) { /* r300, r350 */
  2161. mem_trcd = (temp & 0x7) + 1;
  2162. mem_trp = ((temp >> 8) & 0x7) + 1;
  2163. mem_tras = ((temp >> 11) & 0xf) + 4;
  2164. } else if (rdev->family == CHIP_RV350 ||
  2165. rdev->family <= CHIP_RV380) {
  2166. /* rv3x0 */
  2167. mem_trcd = (temp & 0x7) + 3;
  2168. mem_trp = ((temp >> 8) & 0x7) + 3;
  2169. mem_tras = ((temp >> 11) & 0xf) + 6;
  2170. } else if (rdev->family == CHIP_R420 ||
  2171. rdev->family == CHIP_R423 ||
  2172. rdev->family == CHIP_RV410) {
  2173. /* r4xx */
  2174. mem_trcd = (temp & 0xf) + 3;
  2175. if (mem_trcd > 15)
  2176. mem_trcd = 15;
  2177. mem_trp = ((temp >> 8) & 0xf) + 3;
  2178. if (mem_trp > 15)
  2179. mem_trp = 15;
  2180. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2181. if (mem_tras > 31)
  2182. mem_tras = 31;
  2183. } else { /* RV200, R200 */
  2184. mem_trcd = (temp & 0x7) + 1;
  2185. mem_trp = ((temp >> 8) & 0x7) + 1;
  2186. mem_tras = ((temp >> 12) & 0xf) + 4;
  2187. }
  2188. /* convert to FF */
  2189. trcd_ff.full = rfixed_const(mem_trcd);
  2190. trp_ff.full = rfixed_const(mem_trp);
  2191. tras_ff.full = rfixed_const(mem_tras);
  2192. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2193. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2194. data = (temp & (7 << 20)) >> 20;
  2195. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2196. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2197. tcas_ff = memtcas_rs480_ff[data];
  2198. else
  2199. tcas_ff = memtcas_ff[data];
  2200. } else
  2201. tcas_ff = memtcas2_ff[data];
  2202. if (rdev->family == CHIP_RS400 ||
  2203. rdev->family == CHIP_RS480) {
  2204. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2205. data = (temp >> 23) & 0x7;
  2206. if (data < 5)
  2207. tcas_ff.full += rfixed_const(data);
  2208. }
  2209. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2210. /* on the R300, Tcas is included in Trbs.
  2211. */
  2212. temp = RREG32(RADEON_MEM_CNTL);
  2213. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2214. if (data == 1) {
  2215. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2216. temp = RREG32(R300_MC_IND_INDEX);
  2217. temp &= ~R300_MC_IND_ADDR_MASK;
  2218. temp |= R300_MC_READ_CNTL_CD_mcind;
  2219. WREG32(R300_MC_IND_INDEX, temp);
  2220. temp = RREG32(R300_MC_IND_DATA);
  2221. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2222. } else {
  2223. temp = RREG32(R300_MC_READ_CNTL_AB);
  2224. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2225. }
  2226. } else {
  2227. temp = RREG32(R300_MC_READ_CNTL_AB);
  2228. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2229. }
  2230. if (rdev->family == CHIP_RV410 ||
  2231. rdev->family == CHIP_R420 ||
  2232. rdev->family == CHIP_R423)
  2233. trbs_ff = memtrbs_r4xx[data];
  2234. else
  2235. trbs_ff = memtrbs[data];
  2236. tcas_ff.full += trbs_ff.full;
  2237. }
  2238. sclk_eff_ff.full = sclk_ff.full;
  2239. if (rdev->flags & RADEON_IS_AGP) {
  2240. fixed20_12 agpmode_ff;
  2241. agpmode_ff.full = rfixed_const(radeon_agpmode);
  2242. temp_ff.full = rfixed_const_666(16);
  2243. sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
  2244. }
  2245. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2246. if (ASIC_IS_R300(rdev)) {
  2247. sclk_delay_ff.full = rfixed_const(250);
  2248. } else {
  2249. if ((rdev->family == CHIP_RV100) ||
  2250. rdev->flags & RADEON_IS_IGP) {
  2251. if (rdev->mc.vram_is_ddr)
  2252. sclk_delay_ff.full = rfixed_const(41);
  2253. else
  2254. sclk_delay_ff.full = rfixed_const(33);
  2255. } else {
  2256. if (rdev->mc.vram_width == 128)
  2257. sclk_delay_ff.full = rfixed_const(57);
  2258. else
  2259. sclk_delay_ff.full = rfixed_const(41);
  2260. }
  2261. }
  2262. mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
  2263. if (rdev->mc.vram_is_ddr) {
  2264. if (rdev->mc.vram_width == 32) {
  2265. k1.full = rfixed_const(40);
  2266. c = 3;
  2267. } else {
  2268. k1.full = rfixed_const(20);
  2269. c = 1;
  2270. }
  2271. } else {
  2272. k1.full = rfixed_const(40);
  2273. c = 3;
  2274. }
  2275. temp_ff.full = rfixed_const(2);
  2276. mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
  2277. temp_ff.full = rfixed_const(c);
  2278. mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
  2279. temp_ff.full = rfixed_const(4);
  2280. mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
  2281. mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
  2282. mc_latency_mclk.full += k1.full;
  2283. mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
  2284. mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
  2285. /*
  2286. HW cursor time assuming worst case of full size colour cursor.
  2287. */
  2288. temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2289. temp_ff.full += trcd_ff.full;
  2290. if (temp_ff.full < tras_ff.full)
  2291. temp_ff.full = tras_ff.full;
  2292. cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
  2293. temp_ff.full = rfixed_const(cur_size);
  2294. cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
  2295. /*
  2296. Find the total latency for the display data.
  2297. */
  2298. disp_latency_overhead.full = rfixed_const(80);
  2299. disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
  2300. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2301. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2302. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2303. disp_latency.full = mc_latency_mclk.full;
  2304. else
  2305. disp_latency.full = mc_latency_sclk.full;
  2306. /* setup Max GRPH_STOP_REQ default value */
  2307. if (ASIC_IS_RV100(rdev))
  2308. max_stop_req = 0x5c;
  2309. else
  2310. max_stop_req = 0x7c;
  2311. if (mode1) {
  2312. /* CRTC1
  2313. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2314. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2315. */
  2316. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2317. if (stop_req > max_stop_req)
  2318. stop_req = max_stop_req;
  2319. /*
  2320. Find the drain rate of the display buffer.
  2321. */
  2322. temp_ff.full = rfixed_const((16/pixel_bytes1));
  2323. disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
  2324. /*
  2325. Find the critical point of the display buffer.
  2326. */
  2327. crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
  2328. crit_point_ff.full += rfixed_const_half(0);
  2329. critical_point = rfixed_trunc(crit_point_ff);
  2330. if (rdev->disp_priority == 2) {
  2331. critical_point = 0;
  2332. }
  2333. /*
  2334. The critical point should never be above max_stop_req-4. Setting
  2335. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2336. */
  2337. if (max_stop_req - critical_point < 4)
  2338. critical_point = 0;
  2339. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2340. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2341. critical_point = 0x10;
  2342. }
  2343. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2344. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2345. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2346. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2347. if ((rdev->family == CHIP_R350) &&
  2348. (stop_req > 0x15)) {
  2349. stop_req -= 0x10;
  2350. }
  2351. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2352. temp |= RADEON_GRPH_BUFFER_SIZE;
  2353. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2354. RADEON_GRPH_CRITICAL_AT_SOF |
  2355. RADEON_GRPH_STOP_CNTL);
  2356. /*
  2357. Write the result into the register.
  2358. */
  2359. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2360. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2361. #if 0
  2362. if ((rdev->family == CHIP_RS400) ||
  2363. (rdev->family == CHIP_RS480)) {
  2364. /* attempt to program RS400 disp regs correctly ??? */
  2365. temp = RREG32(RS400_DISP1_REG_CNTL);
  2366. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2367. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2368. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2369. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2370. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2371. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2372. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2373. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2374. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2375. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2376. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2377. }
  2378. #endif
  2379. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2380. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2381. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2382. }
  2383. if (mode2) {
  2384. u32 grph2_cntl;
  2385. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2386. if (stop_req > max_stop_req)
  2387. stop_req = max_stop_req;
  2388. /*
  2389. Find the drain rate of the display buffer.
  2390. */
  2391. temp_ff.full = rfixed_const((16/pixel_bytes2));
  2392. disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
  2393. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2394. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2395. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2396. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2397. if ((rdev->family == CHIP_R350) &&
  2398. (stop_req > 0x15)) {
  2399. stop_req -= 0x10;
  2400. }
  2401. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2402. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2403. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2404. RADEON_GRPH_CRITICAL_AT_SOF |
  2405. RADEON_GRPH_STOP_CNTL);
  2406. if ((rdev->family == CHIP_RS100) ||
  2407. (rdev->family == CHIP_RS200))
  2408. critical_point2 = 0;
  2409. else {
  2410. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2411. temp_ff.full = rfixed_const(temp);
  2412. temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
  2413. if (sclk_ff.full < temp_ff.full)
  2414. temp_ff.full = sclk_ff.full;
  2415. read_return_rate.full = temp_ff.full;
  2416. if (mode1) {
  2417. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2418. time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
  2419. } else {
  2420. time_disp1_drop_priority.full = 0;
  2421. }
  2422. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2423. crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
  2424. crit_point_ff.full += rfixed_const_half(0);
  2425. critical_point2 = rfixed_trunc(crit_point_ff);
  2426. if (rdev->disp_priority == 2) {
  2427. critical_point2 = 0;
  2428. }
  2429. if (max_stop_req - critical_point2 < 4)
  2430. critical_point2 = 0;
  2431. }
  2432. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2433. /* some R300 cards have problem with this set to 0 */
  2434. critical_point2 = 0x10;
  2435. }
  2436. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2437. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2438. if ((rdev->family == CHIP_RS400) ||
  2439. (rdev->family == CHIP_RS480)) {
  2440. #if 0
  2441. /* attempt to program RS400 disp2 regs correctly ??? */
  2442. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2443. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2444. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2445. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2446. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2447. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2448. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2449. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2450. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2451. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2452. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2453. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2454. #endif
  2455. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2456. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2457. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2458. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2459. }
  2460. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2461. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2462. }
  2463. }
  2464. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2465. {
  2466. DRM_ERROR("pitch %d\n", t->pitch);
  2467. DRM_ERROR("width %d\n", t->width);
  2468. DRM_ERROR("height %d\n", t->height);
  2469. DRM_ERROR("num levels %d\n", t->num_levels);
  2470. DRM_ERROR("depth %d\n", t->txdepth);
  2471. DRM_ERROR("bpp %d\n", t->cpp);
  2472. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2473. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2474. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2475. }
  2476. static int r100_cs_track_cube(struct radeon_device *rdev,
  2477. struct r100_cs_track *track, unsigned idx)
  2478. {
  2479. unsigned face, w, h;
  2480. struct radeon_object *cube_robj;
  2481. unsigned long size;
  2482. for (face = 0; face < 5; face++) {
  2483. cube_robj = track->textures[idx].cube_info[face].robj;
  2484. w = track->textures[idx].cube_info[face].width;
  2485. h = track->textures[idx].cube_info[face].height;
  2486. size = w * h;
  2487. size *= track->textures[idx].cpp;
  2488. size += track->textures[idx].cube_info[face].offset;
  2489. if (size > radeon_object_size(cube_robj)) {
  2490. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2491. size, radeon_object_size(cube_robj));
  2492. r100_cs_track_texture_print(&track->textures[idx]);
  2493. return -1;
  2494. }
  2495. }
  2496. return 0;
  2497. }
  2498. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2499. struct r100_cs_track *track)
  2500. {
  2501. struct radeon_object *robj;
  2502. unsigned long size;
  2503. unsigned u, i, w, h;
  2504. int ret;
  2505. for (u = 0; u < track->num_texture; u++) {
  2506. if (!track->textures[u].enabled)
  2507. continue;
  2508. robj = track->textures[u].robj;
  2509. if (robj == NULL) {
  2510. DRM_ERROR("No texture bound to unit %u\n", u);
  2511. return -EINVAL;
  2512. }
  2513. size = 0;
  2514. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2515. if (track->textures[u].use_pitch) {
  2516. if (rdev->family < CHIP_R300)
  2517. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2518. else
  2519. w = track->textures[u].pitch / (1 << i);
  2520. } else {
  2521. w = track->textures[u].width / (1 << i);
  2522. if (rdev->family >= CHIP_RV515)
  2523. w |= track->textures[u].width_11;
  2524. if (track->textures[u].roundup_w)
  2525. w = roundup_pow_of_two(w);
  2526. }
  2527. h = track->textures[u].height / (1 << i);
  2528. if (rdev->family >= CHIP_RV515)
  2529. h |= track->textures[u].height_11;
  2530. if (track->textures[u].roundup_h)
  2531. h = roundup_pow_of_two(h);
  2532. size += w * h;
  2533. }
  2534. size *= track->textures[u].cpp;
  2535. switch (track->textures[u].tex_coord_type) {
  2536. case 0:
  2537. break;
  2538. case 1:
  2539. size *= (1 << track->textures[u].txdepth);
  2540. break;
  2541. case 2:
  2542. if (track->separate_cube) {
  2543. ret = r100_cs_track_cube(rdev, track, u);
  2544. if (ret)
  2545. return ret;
  2546. } else
  2547. size *= 6;
  2548. break;
  2549. default:
  2550. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2551. "%u\n", track->textures[u].tex_coord_type, u);
  2552. return -EINVAL;
  2553. }
  2554. if (size > radeon_object_size(robj)) {
  2555. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2556. "%lu\n", u, size, radeon_object_size(robj));
  2557. r100_cs_track_texture_print(&track->textures[u]);
  2558. return -EINVAL;
  2559. }
  2560. }
  2561. return 0;
  2562. }
  2563. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2564. {
  2565. unsigned i;
  2566. unsigned long size;
  2567. unsigned prim_walk;
  2568. unsigned nverts;
  2569. for (i = 0; i < track->num_cb; i++) {
  2570. if (track->cb[i].robj == NULL) {
  2571. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2572. return -EINVAL;
  2573. }
  2574. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2575. size += track->cb[i].offset;
  2576. if (size > radeon_object_size(track->cb[i].robj)) {
  2577. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2578. "(need %lu have %lu) !\n", i, size,
  2579. radeon_object_size(track->cb[i].robj));
  2580. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2581. i, track->cb[i].pitch, track->cb[i].cpp,
  2582. track->cb[i].offset, track->maxy);
  2583. return -EINVAL;
  2584. }
  2585. }
  2586. if (track->z_enabled) {
  2587. if (track->zb.robj == NULL) {
  2588. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2589. return -EINVAL;
  2590. }
  2591. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2592. size += track->zb.offset;
  2593. if (size > radeon_object_size(track->zb.robj)) {
  2594. DRM_ERROR("[drm] Buffer too small for z buffer "
  2595. "(need %lu have %lu) !\n", size,
  2596. radeon_object_size(track->zb.robj));
  2597. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2598. track->zb.pitch, track->zb.cpp,
  2599. track->zb.offset, track->maxy);
  2600. return -EINVAL;
  2601. }
  2602. }
  2603. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2604. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2605. switch (prim_walk) {
  2606. case 1:
  2607. for (i = 0; i < track->num_arrays; i++) {
  2608. size = track->arrays[i].esize * track->max_indx * 4;
  2609. if (track->arrays[i].robj == NULL) {
  2610. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2611. "bound\n", prim_walk, i);
  2612. return -EINVAL;
  2613. }
  2614. if (size > radeon_object_size(track->arrays[i].robj)) {
  2615. DRM_ERROR("(PW %u) Vertex array %u need %lu dwords "
  2616. "have %lu dwords\n", prim_walk, i,
  2617. size >> 2,
  2618. radeon_object_size(track->arrays[i].robj) >> 2);
  2619. DRM_ERROR("Max indices %u\n", track->max_indx);
  2620. return -EINVAL;
  2621. }
  2622. }
  2623. break;
  2624. case 2:
  2625. for (i = 0; i < track->num_arrays; i++) {
  2626. size = track->arrays[i].esize * (nverts - 1) * 4;
  2627. if (track->arrays[i].robj == NULL) {
  2628. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2629. "bound\n", prim_walk, i);
  2630. return -EINVAL;
  2631. }
  2632. if (size > radeon_object_size(track->arrays[i].robj)) {
  2633. DRM_ERROR("(PW %u) Vertex array %u need %lu dwords "
  2634. "have %lu dwords\n", prim_walk, i, size >> 2,
  2635. radeon_object_size(track->arrays[i].robj) >> 2);
  2636. return -EINVAL;
  2637. }
  2638. }
  2639. break;
  2640. case 3:
  2641. size = track->vtx_size * nverts;
  2642. if (size != track->immd_dwords) {
  2643. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2644. track->immd_dwords, size);
  2645. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2646. nverts, track->vtx_size);
  2647. return -EINVAL;
  2648. }
  2649. break;
  2650. default:
  2651. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2652. prim_walk);
  2653. return -EINVAL;
  2654. }
  2655. return r100_cs_track_texture_check(rdev, track);
  2656. }
  2657. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2658. {
  2659. unsigned i, face;
  2660. if (rdev->family < CHIP_R300) {
  2661. track->num_cb = 1;
  2662. if (rdev->family <= CHIP_RS200)
  2663. track->num_texture = 3;
  2664. else
  2665. track->num_texture = 6;
  2666. track->maxy = 2048;
  2667. track->separate_cube = 1;
  2668. } else {
  2669. track->num_cb = 4;
  2670. track->num_texture = 16;
  2671. track->maxy = 4096;
  2672. track->separate_cube = 0;
  2673. }
  2674. for (i = 0; i < track->num_cb; i++) {
  2675. track->cb[i].robj = NULL;
  2676. track->cb[i].pitch = 8192;
  2677. track->cb[i].cpp = 16;
  2678. track->cb[i].offset = 0;
  2679. }
  2680. track->z_enabled = true;
  2681. track->zb.robj = NULL;
  2682. track->zb.pitch = 8192;
  2683. track->zb.cpp = 4;
  2684. track->zb.offset = 0;
  2685. track->vtx_size = 0x7F;
  2686. track->immd_dwords = 0xFFFFFFFFUL;
  2687. track->num_arrays = 11;
  2688. track->max_indx = 0x00FFFFFFUL;
  2689. for (i = 0; i < track->num_arrays; i++) {
  2690. track->arrays[i].robj = NULL;
  2691. track->arrays[i].esize = 0x7F;
  2692. }
  2693. for (i = 0; i < track->num_texture; i++) {
  2694. track->textures[i].pitch = 16536;
  2695. track->textures[i].width = 16536;
  2696. track->textures[i].height = 16536;
  2697. track->textures[i].width_11 = 1 << 11;
  2698. track->textures[i].height_11 = 1 << 11;
  2699. track->textures[i].num_levels = 12;
  2700. if (rdev->family <= CHIP_RS200) {
  2701. track->textures[i].tex_coord_type = 0;
  2702. track->textures[i].txdepth = 0;
  2703. } else {
  2704. track->textures[i].txdepth = 16;
  2705. track->textures[i].tex_coord_type = 1;
  2706. }
  2707. track->textures[i].cpp = 64;
  2708. track->textures[i].robj = NULL;
  2709. /* CS IB emission code makes sure texture unit are disabled */
  2710. track->textures[i].enabled = false;
  2711. track->textures[i].roundup_w = true;
  2712. track->textures[i].roundup_h = true;
  2713. if (track->separate_cube)
  2714. for (face = 0; face < 5; face++) {
  2715. track->textures[i].cube_info[face].robj = NULL;
  2716. track->textures[i].cube_info[face].width = 16536;
  2717. track->textures[i].cube_info[face].height = 16536;
  2718. track->textures[i].cube_info[face].offset = 0;
  2719. }
  2720. }
  2721. }
  2722. int r100_ring_test(struct radeon_device *rdev)
  2723. {
  2724. uint32_t scratch;
  2725. uint32_t tmp = 0;
  2726. unsigned i;
  2727. int r;
  2728. r = radeon_scratch_get(rdev, &scratch);
  2729. if (r) {
  2730. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2731. return r;
  2732. }
  2733. WREG32(scratch, 0xCAFEDEAD);
  2734. r = radeon_ring_lock(rdev, 2);
  2735. if (r) {
  2736. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2737. radeon_scratch_free(rdev, scratch);
  2738. return r;
  2739. }
  2740. radeon_ring_write(rdev, PACKET0(scratch, 0));
  2741. radeon_ring_write(rdev, 0xDEADBEEF);
  2742. radeon_ring_unlock_commit(rdev);
  2743. for (i = 0; i < rdev->usec_timeout; i++) {
  2744. tmp = RREG32(scratch);
  2745. if (tmp == 0xDEADBEEF) {
  2746. break;
  2747. }
  2748. DRM_UDELAY(1);
  2749. }
  2750. if (i < rdev->usec_timeout) {
  2751. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2752. } else {
  2753. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  2754. scratch, tmp);
  2755. r = -EINVAL;
  2756. }
  2757. radeon_scratch_free(rdev, scratch);
  2758. return r;
  2759. }
  2760. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2761. {
  2762. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  2763. radeon_ring_write(rdev, ib->gpu_addr);
  2764. radeon_ring_write(rdev, ib->length_dw);
  2765. }
  2766. int r100_ib_test(struct radeon_device *rdev)
  2767. {
  2768. struct radeon_ib *ib;
  2769. uint32_t scratch;
  2770. uint32_t tmp = 0;
  2771. unsigned i;
  2772. int r;
  2773. r = radeon_scratch_get(rdev, &scratch);
  2774. if (r) {
  2775. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2776. return r;
  2777. }
  2778. WREG32(scratch, 0xCAFEDEAD);
  2779. r = radeon_ib_get(rdev, &ib);
  2780. if (r) {
  2781. return r;
  2782. }
  2783. ib->ptr[0] = PACKET0(scratch, 0);
  2784. ib->ptr[1] = 0xDEADBEEF;
  2785. ib->ptr[2] = PACKET2(0);
  2786. ib->ptr[3] = PACKET2(0);
  2787. ib->ptr[4] = PACKET2(0);
  2788. ib->ptr[5] = PACKET2(0);
  2789. ib->ptr[6] = PACKET2(0);
  2790. ib->ptr[7] = PACKET2(0);
  2791. ib->length_dw = 8;
  2792. r = radeon_ib_schedule(rdev, ib);
  2793. if (r) {
  2794. radeon_scratch_free(rdev, scratch);
  2795. radeon_ib_free(rdev, &ib);
  2796. return r;
  2797. }
  2798. r = radeon_fence_wait(ib->fence, false);
  2799. if (r) {
  2800. return r;
  2801. }
  2802. for (i = 0; i < rdev->usec_timeout; i++) {
  2803. tmp = RREG32(scratch);
  2804. if (tmp == 0xDEADBEEF) {
  2805. break;
  2806. }
  2807. DRM_UDELAY(1);
  2808. }
  2809. if (i < rdev->usec_timeout) {
  2810. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2811. } else {
  2812. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2813. scratch, tmp);
  2814. r = -EINVAL;
  2815. }
  2816. radeon_scratch_free(rdev, scratch);
  2817. radeon_ib_free(rdev, &ib);
  2818. return r;
  2819. }
  2820. void r100_ib_fini(struct radeon_device *rdev)
  2821. {
  2822. radeon_ib_pool_fini(rdev);
  2823. }
  2824. int r100_ib_init(struct radeon_device *rdev)
  2825. {
  2826. int r;
  2827. r = radeon_ib_pool_init(rdev);
  2828. if (r) {
  2829. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  2830. r100_ib_fini(rdev);
  2831. return r;
  2832. }
  2833. r = r100_ib_test(rdev);
  2834. if (r) {
  2835. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  2836. r100_ib_fini(rdev);
  2837. return r;
  2838. }
  2839. return 0;
  2840. }
  2841. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  2842. {
  2843. /* Shutdown CP we shouldn't need to do that but better be safe than
  2844. * sorry
  2845. */
  2846. rdev->cp.ready = false;
  2847. WREG32(R_000740_CP_CSQ_CNTL, 0);
  2848. /* Save few CRTC registers */
  2849. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  2850. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  2851. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  2852. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  2853. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2854. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  2855. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  2856. }
  2857. /* Disable VGA aperture access */
  2858. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  2859. /* Disable cursor, overlay, crtc */
  2860. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  2861. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  2862. S_000054_CRTC_DISPLAY_DIS(1));
  2863. WREG32(R_000050_CRTC_GEN_CNTL,
  2864. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  2865. S_000050_CRTC_DISP_REQ_EN_B(1));
  2866. WREG32(R_000420_OV0_SCALE_CNTL,
  2867. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  2868. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  2869. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2870. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  2871. S_000360_CUR2_LOCK(1));
  2872. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  2873. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  2874. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  2875. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  2876. WREG32(R_000360_CUR2_OFFSET,
  2877. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  2878. }
  2879. }
  2880. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  2881. {
  2882. /* Update base address for crtc */
  2883. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_location);
  2884. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2885. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR,
  2886. rdev->mc.vram_location);
  2887. }
  2888. /* Restore CRTC registers */
  2889. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  2890. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  2891. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  2892. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2893. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  2894. }
  2895. }
  2896. void r100_vga_render_disable(struct radeon_device *rdev)
  2897. {
  2898. u32 tmp;
  2899. tmp = RREG8(R_0003C2_GENMO_WT);
  2900. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  2901. }